blob: 5430d4f5d34e569b318b0658a2a6742666f718df [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "lowersubregs"
11#include "llvm/CodeGen/Passes.h"
12#include "llvm/Function.h"
13#include "llvm/CodeGen/MachineFunctionPass.h"
14#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000015#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000016#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000017#include "llvm/Target/TargetInstrInfo.h"
18#include "llvm/Target/TargetMachine.h"
19#include "llvm/Support/Debug.h"
20#include "llvm/Support/Compiler.h"
21using namespace llvm;
22
23namespace {
24 struct VISIBILITY_HIDDEN LowerSubregsInstructionPass
25 : public MachineFunctionPass {
26 static char ID; // Pass identification, replacement for typeid
Dan Gohmanae73dc12008-09-04 17:05:41 +000027 LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {}
Christopher Lambbab24742007-07-26 08:18:32 +000028
29 const char *getPassName() const {
30 return "Subregister lowering instruction pass";
31 }
32
Evan Chengbbeeb2a2008-09-22 20:58:04 +000033 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
34 AU.setPreservesAll();
35 MachineFunctionPass::getAnalysisUsage(AU);
36 }
37
Christopher Lambbab24742007-07-26 08:18:32 +000038 /// runOnMachineFunction - pass entry point
39 bool runOnMachineFunction(MachineFunction&);
Christopher Lamb98363222007-08-06 16:33:56 +000040
41 bool LowerExtract(MachineInstr *MI);
42 bool LowerInsert(MachineInstr *MI);
Christopher Lambc9298232008-03-16 03:12:01 +000043 bool LowerSubregToReg(MachineInstr *MI);
Christopher Lambbab24742007-07-26 08:18:32 +000044 };
45
46 char LowerSubregsInstructionPass::ID = 0;
47}
48
49FunctionPass *llvm::createLowerSubregsPass() {
50 return new LowerSubregsInstructionPass();
51}
52
Christopher Lamb98363222007-08-06 16:33:56 +000053bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
54 MachineBasicBlock *MBB = MI->getParent();
55 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +000056 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +000057 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Christopher Lamb98363222007-08-06 16:33:56 +000058
59 assert(MI->getOperand(0).isRegister() && MI->getOperand(0).isDef() &&
60 MI->getOperand(1).isRegister() && MI->getOperand(1).isUse() &&
Dan Gohman92dfe202007-09-14 20:33:02 +000061 MI->getOperand(2).isImmediate() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +000062
Christopher Lambc9298232008-03-16 03:12:01 +000063 unsigned DstReg = MI->getOperand(0).getReg();
Christopher Lamb98363222007-08-06 16:33:56 +000064 unsigned SuperReg = MI->getOperand(1).getReg();
Christopher Lambc9298232008-03-16 03:12:01 +000065 unsigned SubIdx = MI->getOperand(2).getImm();
66 unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +000067
Dan Gohman6f0d0242008-02-10 18:45:23 +000068 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000069 "Extract supperg source must be a physical register");
Christopher Lambc9298232008-03-16 03:12:01 +000070 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
71 "Insert destination must be in a physical register");
72
Christopher Lamb98363222007-08-06 16:33:56 +000073 DOUT << "subreg: CONVERTING: " << *MI;
74
75 if (SrcReg != DstReg) {
Christopher Lambc9298232008-03-16 03:12:01 +000076 const TargetRegisterClass *TRC = TRI.getPhysicalRegisterRegClass(DstReg);
Evan Chengea237812008-03-11 07:55:13 +000077 assert(TRC == TRI.getPhysicalRegisterRegClass(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000078 "Extract subreg and Dst must be of same register class");
Owen Andersond10fd972007-12-31 06:32:00 +000079 TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC, TRC);
Christopher Lambc9298232008-03-16 03:12:01 +000080
81#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +000082 MachineBasicBlock::iterator dMI = MI;
83 DOUT << "subreg: " << *(--dMI);
Christopher Lambc9298232008-03-16 03:12:01 +000084#endif
Christopher Lamb98363222007-08-06 16:33:56 +000085 }
86
87 DOUT << "\n";
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000088 MBB->erase(MI);
Christopher Lamb98363222007-08-06 16:33:56 +000089 return true;
90}
91
Christopher Lambc9298232008-03-16 03:12:01 +000092bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
93 MachineBasicBlock *MBB = MI->getParent();
94 MachineFunction &MF = *MBB->getParent();
95 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
96 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
97 assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
98 MI->getOperand(1).isImmediate() &&
99 (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) &&
100 MI->getOperand(3).isImmediate() && "Invalid subreg_to_reg");
101
102 unsigned DstReg = MI->getOperand(0).getReg();
103 unsigned InsReg = MI->getOperand(2).getReg();
104 unsigned SubIdx = MI->getOperand(3).getImm();
105
106 assert(SubIdx != 0 && "Invalid index for insert_subreg");
107 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
108
109 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
110 "Insert destination must be in a physical register");
111 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
112 "Inserted value must be in a physical register");
113
114 DOUT << "subreg: CONVERTING: " << *MI;
115
Dan Gohmane3d92062008-08-07 02:54:50 +0000116 if (DstSubReg == InsReg) {
117 // No need to insert an identify copy instruction.
118 DOUT << "subreg: eliminated!";
119 } else {
120 // Insert sub-register copy
121 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
122 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
123 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
Christopher Lambc9298232008-03-16 03:12:01 +0000124
125#ifndef NDEBUG
Dan Gohman08293f62008-08-20 13:50:12 +0000126 MachineBasicBlock::iterator dMI = MI;
127 DOUT << "subreg: " << *(--dMI);
Christopher Lambc9298232008-03-16 03:12:01 +0000128#endif
Dan Gohmane3d92062008-08-07 02:54:50 +0000129 }
Christopher Lambc9298232008-03-16 03:12:01 +0000130
131 DOUT << "\n";
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000132 MBB->erase(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000133 return true;
134}
Christopher Lamb98363222007-08-06 16:33:56 +0000135
136bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
137 MachineBasicBlock *MBB = MI->getParent();
138 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000139 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +0000140 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000141 assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
Christopher Lambc9298232008-03-16 03:12:01 +0000142 (MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) &&
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000143 (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) &&
144 MI->getOperand(3).isImmediate() && "Invalid insert_subreg");
145
146 unsigned DstReg = MI->getOperand(0).getReg();
Christopher Lambc9298232008-03-16 03:12:01 +0000147 unsigned SrcReg = MI->getOperand(1).getReg();
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000148 unsigned InsReg = MI->getOperand(2).getReg();
149 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamb98363222007-08-06 16:33:56 +0000150
Christopher Lambc9298232008-03-16 03:12:01 +0000151 assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
152 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000153 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Christopher Lambc9298232008-03-16 03:12:01 +0000154
Dan Gohman6f0d0242008-02-10 18:45:23 +0000155 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000156 "Insert superreg source must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000157 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000158 "Inserted value must be in a physical register");
159
160 DOUT << "subreg: CONVERTING: " << *MI;
Christopher Lambc9298232008-03-16 03:12:01 +0000161
Evan Chengc3de8022008-06-16 22:52:53 +0000162 if (DstSubReg == InsReg) {
163 // No need to insert an identify copy instruction.
164 DOUT << "subreg: eliminated!";
165 } else {
166 // Insert sub-register copy
167 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
168 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
169 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
Christopher Lamb8b165732007-08-10 21:11:55 +0000170#ifndef NDEBUG
Evan Chengc3de8022008-06-16 22:52:53 +0000171 MachineBasicBlock::iterator dMI = MI;
172 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000173#endif
Evan Chengc3de8022008-06-16 22:52:53 +0000174 }
Christopher Lamb98363222007-08-06 16:33:56 +0000175
176 DOUT << "\n";
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000177 MBB->erase(MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000178 return true;
179}
Christopher Lambbab24742007-07-26 08:18:32 +0000180
181/// runOnMachineFunction - Reduce subregister inserts and extracts to register
182/// copies.
183///
184bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
185 DOUT << "Machine Function\n";
Christopher Lambbab24742007-07-26 08:18:32 +0000186
187 bool MadeChange = false;
188
189 DOUT << "********** LOWERING SUBREG INSTRS **********\n";
190 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
191
192 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
193 mbbi != mbbe; ++mbbi) {
194 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000195 mi != me;) {
196 MachineInstr *MI = mi++;
197
198 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
199 MadeChange |= LowerExtract(MI);
200 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
201 MadeChange |= LowerInsert(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000202 } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) {
203 MadeChange |= LowerSubregToReg(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000204 }
205 }
206 }
207
208 return MadeChange;
209}