blob: c4eeaac479cf98d945d17288ff9e6ae038a7e453 [file] [log] [blame]
Rafael Espindola4d4c0212006-09-19 16:41:40 +00001//===-- ARMMul.cpp - Define TargetMachine for A5CRM -----------------------===//
Rafael Espindola71f3b942006-09-19 15:49:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
Rafael Espindolabec2e382006-10-16 16:33:29 +000011// Modify the ARM multiplication instructions so that Rd{Hi,Lo} and Rm are distinct
Rafael Espindola71f3b942006-09-19 15:49:25 +000012//
13//===----------------------------------------------------------------------===//
14
15
16#include "ARM.h"
17#include "llvm/CodeGen/MachineInstrBuilder.h"
18#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chengc0f64ff2006-11-27 23:37:22 +000019#include "llvm/Target/TargetMachine.h"
20#include "llvm/Target/TargetInstrInfo.h"
Rafael Espindola71f3b942006-09-19 15:49:25 +000021#include "llvm/Support/Compiler.h"
22
23using namespace llvm;
24
25namespace {
26 class VISIBILITY_HIDDEN FixMul : public MachineFunctionPass {
27 virtual bool runOnMachineFunction(MachineFunction &MF);
28 };
29}
30
31FunctionPass *llvm::createARMFixMulPass() { return new FixMul(); }
32
33bool FixMul::runOnMachineFunction(MachineFunction &MF) {
34 bool Changed = false;
35
36 for (MachineFunction::iterator BB = MF.begin(), E = MF.end();
37 BB != E; ++BB) {
38 MachineBasicBlock &MBB = *BB;
39
40 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
41 I != E; ++I) {
42 MachineInstr *MI = I;
43
Rafael Espindolabec2e382006-10-16 16:33:29 +000044 int Op = MI->getOpcode();
45 if (Op == ARM::MUL ||
46 Op == ARM::SMULL ||
47 Op == ARM::UMULL) {
Rafael Espindola4d4c0212006-09-19 16:41:40 +000048 MachineOperand &RdOp = MI->getOperand(0);
49 MachineOperand &RmOp = MI->getOperand(1);
50 MachineOperand &RsOp = MI->getOperand(2);
Rafael Espindola71f3b942006-09-19 15:49:25 +000051
Rafael Espindola4d4c0212006-09-19 16:41:40 +000052 unsigned Rd = RdOp.getReg();
53 unsigned Rm = RmOp.getReg();
54 unsigned Rs = RsOp.getReg();
Rafael Espindola71f3b942006-09-19 15:49:25 +000055
Rafael Espindolabec2e382006-10-16 16:33:29 +000056 if (Rd == Rm) {
Rafael Espindola4d4c0212006-09-19 16:41:40 +000057 Changed = true;
58 if (Rd != Rs) {
59 //Rd and Rm must be distinct, but Rd can be equal to Rs.
60 //Swap Rs and Rm
61 RmOp.setReg(Rs);
62 RsOp.setReg(Rm);
63 } else {
Rafael Espindolabec2e382006-10-16 16:33:29 +000064 unsigned scratch = Op == ARM::MUL ? ARM::R12 : ARM::R0;
Evan Chengc0f64ff2006-11-27 23:37:22 +000065 BuildMI(MBB, I, MF.getTarget().getInstrInfo()->get(ARM::MOV),
66 scratch).addReg(Rm).addImm(0).addImm(ARMShift::LSL);
Rafael Espindolabec2e382006-10-16 16:33:29 +000067 RmOp.setReg(scratch);
Rafael Espindola4d4c0212006-09-19 16:41:40 +000068 }
69 }
Rafael Espindola71f3b942006-09-19 15:49:25 +000070 }
71 }
72 }
73
74 return Changed;
75}