blob: eb4867d668958f871a3bca5ec2ad91af37eb5c73 [file] [log] [blame]
Andrew Lenharth2ab804c2006-09-18 19:44:29 +00001//===-- AlphaLLRP.cpp - Alpha Load Load Replay Trap elimination pass. -- --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Here we check for potential replay traps introduced by the spiller
11// We also align some branch targets if we can do so for free
12//===----------------------------------------------------------------------===//
13
14
15#include "Alpha.h"
16#include "llvm/CodeGen/MachineFunctionPass.h"
17#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengc0f64ff2006-11-27 23:37:22 +000018#include "llvm/Target/TargetMachine.h"
19#include "llvm/Target/TargetInstrInfo.h"
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000020#include "llvm/ADT/SetOperations.h"
21#include "llvm/ADT/Statistic.h"
22#include "llvm/Support/CommandLine.h"
23using namespace llvm;
24
25namespace {
26 Statistic<> nopintro("alpha-nops", "Number of nops inserted");
27 Statistic<> nopalign("alpha-nops-align",
28 "Number of nops inserted for alignment");
29
30 cl::opt<bool>
31 AlignAll("alpha-align-all", cl::Hidden,
32 cl::desc("Align all blocks"));
33
34 struct AlphaLLRPPass : public MachineFunctionPass {
35 /// Target machine description which we query for reg. names, data
36 /// layout, etc.
37 ///
38 AlphaTargetMachine &TM;
39
40 AlphaLLRPPass(AlphaTargetMachine &tm) : TM(tm) { }
41
42 virtual const char *getPassName() const {
43 return "Alpha NOP inserter";
44 }
45
46 bool runOnMachineFunction(MachineFunction &F) {
Evan Chengc0f64ff2006-11-27 23:37:22 +000047 const TargetInstrInfo *TII = F.getTarget().getInstrInfo();
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000048 bool Changed = false;
49 MachineInstr* prev[3] = {0,0,0};
50 unsigned count = 0;
51 for (MachineFunction::iterator FI = F.begin(), FE = F.end();
52 FI != FE; ++FI) {
53 MachineBasicBlock& MBB = *FI;
54 bool ub = false;
55 for (MachineBasicBlock::iterator I = MBB.begin(); I != MBB.end(); ) {
56 if (count%4 == 0)
57 prev[0] = prev[1] = prev[2] = 0; //Slots cleared at fetch boundary
58 ++count;
59 MachineInstr *MI = I++;
60 switch (MI->getOpcode()) {
61 case Alpha::LDQ: case Alpha::LDL:
62 case Alpha::LDWU: case Alpha::LDBU:
63 case Alpha::LDT: case Alpha::LDS:
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000064 case Alpha::STQ: case Alpha::STL:
65 case Alpha::STW: case Alpha::STB:
66 case Alpha::STT: case Alpha::STS:
67 if (MI->getOperand(2).getReg() == Alpha::R30) {
68 if (prev[0]
69 && prev[0]->getOperand(2).getReg() ==
70 MI->getOperand(2).getReg()
71 && prev[0]->getOperand(1).getImmedValue() ==
72 MI->getOperand(1).getImmedValue()) {
73 prev[0] = prev[1];
74 prev[1] = prev[2];
75 prev[2] = 0;
Evan Chengc0f64ff2006-11-27 23:37:22 +000076 BuildMI(MBB, MI, TII->get(Alpha::BISr), Alpha::R31).addReg(Alpha::R31)
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000077 .addReg(Alpha::R31);
78 Changed = true; nopintro += 1;
79 count += 1;
80 } else if (prev[1]
81 && prev[1]->getOperand(2).getReg() ==
82 MI->getOperand(2).getReg()
83 && prev[1]->getOperand(1).getImmedValue() ==
84 MI->getOperand(1).getImmedValue()) {
85 prev[0] = prev[2];
86 prev[1] = prev[2] = 0;
Evan Chengc0f64ff2006-11-27 23:37:22 +000087 BuildMI(MBB, MI, TII->get(Alpha::BISr), Alpha::R31).addReg(Alpha::R31)
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000088 .addReg(Alpha::R31);
Evan Chengc0f64ff2006-11-27 23:37:22 +000089 BuildMI(MBB, MI, TII->get(Alpha::BISr), Alpha::R31).addReg(Alpha::R31)
Andrew Lenharth2ab804c2006-09-18 19:44:29 +000090 .addReg(Alpha::R31);
91 Changed = true; nopintro += 2;
92 count += 2;
93 } else if (prev[2]
Andrew Lenharthc459bbf2006-09-20 20:08:52 +000094 && prev[2]->getOperand(2).getReg() ==
95 MI->getOperand(2).getReg()
96 && prev[2]->getOperand(1).getImmedValue() ==
97 MI->getOperand(1).getImmedValue()) {
98 prev[0] = prev[1] = prev[2] = 0;
Evan Chengc0f64ff2006-11-27 23:37:22 +000099 BuildMI(MBB, MI, TII->get(Alpha::BISr), Alpha::R31).addReg(Alpha::R31)
Andrew Lenharthc459bbf2006-09-20 20:08:52 +0000100 .addReg(Alpha::R31);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000101 BuildMI(MBB, MI, TII->get(Alpha::BISr), Alpha::R31).addReg(Alpha::R31)
Andrew Lenharthc459bbf2006-09-20 20:08:52 +0000102 .addReg(Alpha::R31);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000103 BuildMI(MBB, MI, TII->get(Alpha::BISr), Alpha::R31).addReg(Alpha::R31)
Andrew Lenharthc459bbf2006-09-20 20:08:52 +0000104 .addReg(Alpha::R31);
105 Changed = true; nopintro += 3;
106 count += 3;
107 }
108 prev[0] = prev[1];
109 prev[1] = prev[2];
110 prev[2] = MI;
111 break;
112 }
113 prev[0] = prev[1];
114 prev[1] = prev[2];
115 prev[2] = 0;
116 break;
117 case Alpha::ALTENT:
118 case Alpha::MEMLABEL:
119 case Alpha::PCLABEL:
120 --count;
121 break;
122 case Alpha::BR:
123 case Alpha::JMP:
124 ub = true;
125 //fall through
126 default:
127 prev[0] = prev[1];
128 prev[1] = prev[2];
129 prev[2] = 0;
130 break;
131 }
132 }
133 if (ub || AlignAll) {
134 //we can align stuff for free at this point
135 while (count % 4) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000136 BuildMI(MBB, MBB.end(), TII->get(Alpha::BISr), Alpha::R31)
Andrew Lenharthc459bbf2006-09-20 20:08:52 +0000137 .addReg(Alpha::R31).addReg(Alpha::R31);
138 ++count;
139 ++nopalign;
140 prev[0] = prev[1];
141 prev[1] = prev[2];
142 prev[2] = 0;
143 }
144 }
Andrew Lenharth2ab804c2006-09-18 19:44:29 +0000145 }
146 return Changed;
147 }
148 };
149} // end of anonymous namespace
150
151FunctionPass *llvm::createAlphaLLRPPass(AlphaTargetMachine &tm) {
152 return new AlphaLLRPPass(tm);
153}