blob: 9881ac3405fcc3fce1f11e71429327787133792f [file] [log] [blame]
Andrew Lenharthd97591a2005-10-20 00:29:02 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
17#include "AlphaISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth7f0db912005-11-30 07:19:56 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000020#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/SSARegMap.h"
22#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000025#include "llvm/Constants.h"
26#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000027#include "llvm/Intrinsics.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000028#include "llvm/Support/Debug.h"
29#include "llvm/Support/MathExtras.h"
Andrew Lenharth756fbeb2005-10-22 22:06:58 +000030#include <algorithm>
Evan Cheng2ef88a02006-08-07 22:28:20 +000031#include <queue>
Evan Chengba2f0a92006-02-05 06:46:41 +000032#include <set>
Andrew Lenharthd97591a2005-10-20 00:29:02 +000033using namespace llvm;
34
35namespace {
36
37 //===--------------------------------------------------------------------===//
38 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
39 /// instructions for SelectionDAG operations.
Andrew Lenharthd97591a2005-10-20 00:29:02 +000040 class AlphaDAGToDAGISel : public SelectionDAGISel {
41 AlphaTargetLowering AlphaLowering;
42
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +000043 static const int64_t IMM_LOW = -32768;
44 static const int64_t IMM_HIGH = 32767;
45 static const int64_t IMM_MULT = 65536;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000046 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
47 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
48
49 static int64_t get_ldah16(int64_t x) {
50 int64_t y = x / IMM_MULT;
51 if (x % IMM_MULT > IMM_HIGH)
52 ++y;
53 return y;
54 }
55
56 static int64_t get_lda16(int64_t x) {
57 return x - get_ldah16(x) * IMM_MULT;
58 }
59
Chris Lattnerd615ded2006-10-11 05:13:56 +000060 /// get_zapImm - Return a zap mask if X is a valid immediate for a zapnot
61 /// instruction (if not, return 0). Note that this code accepts partial
62 /// zap masks. For example (and LHS, 1) is a valid zap, as long we know
63 /// that the bits 1-7 of LHS are already zero. If LHS is non-null, we are
64 /// in checking mode. If LHS is null, we assume that the mask has already
65 /// been validated before.
66 uint64_t get_zapImm(SDOperand LHS, uint64_t Constant) {
67 uint64_t BitsToCheck = 0;
68 unsigned Result = 0;
69 for (unsigned i = 0; i != 8; ++i) {
70 if (((Constant >> 8*i) & 0xFF) == 0) {
71 // nothing to do.
72 } else {
73 Result |= 1 << i;
74 if (((Constant >> 8*i) & 0xFF) == 0xFF) {
75 // If the entire byte is set, zapnot the byte.
76 } else if (LHS.Val == 0) {
77 // Otherwise, if the mask was previously validated, we know its okay
78 // to zapnot this entire byte even though all the bits aren't set.
79 } else {
80 // Otherwise we don't know that the it's okay to zapnot this entire
81 // byte. Only do this iff we can prove that the missing bits are
82 // already null, so the bytezap doesn't need to really null them.
83 BitsToCheck |= ~Constant & (0xFF << 8*i);
84 }
85 }
86 }
87
88 // If there are missing bits in a byte (for example, X & 0xEF00), check to
89 // see if the missing bits (0x1000) are already known zero if not, the zap
90 // isn't okay to do, as it won't clear all the required bits.
91 if (BitsToCheck &&
92 !getTargetLowering().MaskedValueIsZero(LHS, BitsToCheck))
93 return 0;
94
95 return Result;
96 }
97
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000098 static uint64_t get_zapImm(uint64_t x) {
Chris Lattnerd615ded2006-10-11 05:13:56 +000099 unsigned build = 0;
100 for(int i = 0; i != 8; ++i) {
101 if ((x & 0x00FF) == 0x00FF)
102 build |= 1 << i;
103 else if ((x & 0x00FF) != 0)
104 return 0;
105 x >>= 8;
106 }
Andrew Lenharth5d423602006-01-02 21:15:53 +0000107 return build;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000108 }
Chris Lattnerd615ded2006-10-11 05:13:56 +0000109
110
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000111 static uint64_t getNearPower2(uint64_t x) {
112 if (!x) return 0;
113 unsigned at = CountLeadingZeros_64(x);
114 uint64_t complow = 1 << (63 - at);
115 uint64_t comphigh = 1 << (64 - at);
Bill Wendlingf5da1332006-12-07 22:21:48 +0000116 //cerr << x << ":" << complow << ":" << comphigh << "\n";
Andrew Lenharthf87e7932006-04-03 04:19:17 +0000117 if (abs(complow - x) <= abs(comphigh - x))
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000118 return complow;
119 else
120 return comphigh;
121 }
122
Andrew Lenharth956a4312006-10-31 19:52:12 +0000123 static bool chkRemNearPower2(uint64_t x, uint64_t r, bool swap) {
124 uint64_t y = getNearPower2(x);
125 if (swap)
126 return (y - x) == r;
127 else
128 return (x - y) == r;
129 }
130
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000131 static bool isFPZ(SDOperand N) {
132 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
133 return (CN && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)));
134 }
135 static bool isFPZn(SDOperand N) {
136 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
137 return (CN && CN->isExactlyValue(-0.0));
138 }
139 static bool isFPZp(SDOperand N) {
140 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
141 return (CN && CN->isExactlyValue(+0.0));
142 }
143
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000144 public:
145 AlphaDAGToDAGISel(TargetMachine &TM)
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000146 : SelectionDAGISel(AlphaLowering),
147 AlphaLowering(*(AlphaTargetLowering*)(TM.getTargetLowering()))
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000148 {}
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000149
150 /// getI64Imm - Return a target constant with the specified value, of type
151 /// i64.
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000152 inline SDOperand getI64Imm(int64_t Imm) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000153 return CurDAG->getTargetConstant(Imm, MVT::i64);
154 }
155
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000156 // Select - Convert the specified operand from a target-independent to a
157 // target-specific node if it hasn't already been changed.
Evan Cheng9ade2182006-08-26 05:34:46 +0000158 SDNode *Select(SDOperand Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000159
160 /// InstructionSelectBasicBlock - This callback is invoked by
161 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
162 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
163
164 virtual const char *getPassName() const {
165 return "Alpha DAG->DAG Pattern Instruction Selection";
166 }
167
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000168 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
169 /// inline asm expressions.
170 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
171 char ConstraintCode,
172 std::vector<SDOperand> &OutOps,
173 SelectionDAG &DAG) {
174 SDOperand Op0;
175 switch (ConstraintCode) {
176 default: return true;
177 case 'm': // memory
Evan Cheng6da2f322006-08-26 01:07:58 +0000178 Op0 = Op;
179 AddToISelQueue(Op0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000180 break;
181 }
182
183 OutOps.push_back(Op0);
184 return false;
185 }
186
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000187// Include the pieces autogenerated from the target description.
188#include "AlphaGenDAGISel.inc"
189
190private:
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000191 SDOperand getGlobalBaseReg();
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000192 SDOperand getGlobalRetAddr();
Evan Cheng9ade2182006-08-26 05:34:46 +0000193 void SelectCALL(SDOperand Op);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000194
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000195 };
196}
197
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000198/// getGlobalBaseReg - Output the instructions required to put the
199/// GOT address into a register.
200///
201SDOperand AlphaDAGToDAGISel::getGlobalBaseReg() {
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000202 MachineFunction* MF = BB->getParent();
203 unsigned GP = 0;
204 for(MachineFunction::livein_iterator ii = MF->livein_begin(),
205 ee = MF->livein_end(); ii != ee; ++ii)
206 if (ii->first == Alpha::R29) {
207 GP = ii->second;
208 break;
209 }
210 assert(GP && "GOT PTR not in liveins");
Andrew Lenharth93526222005-12-01 01:53:10 +0000211 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000212 GP, MVT::i64);
Andrew Lenharth93526222005-12-01 01:53:10 +0000213}
214
215/// getRASaveReg - Grab the return address
216///
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000217SDOperand AlphaDAGToDAGISel::getGlobalRetAddr() {
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000218 MachineFunction* MF = BB->getParent();
219 unsigned RA = 0;
220 for(MachineFunction::livein_iterator ii = MF->livein_begin(),
221 ee = MF->livein_end(); ii != ee; ++ii)
222 if (ii->first == Alpha::R26) {
223 RA = ii->second;
224 break;
225 }
226 assert(RA && "RA PTR not in liveins");
Andrew Lenharth93526222005-12-01 01:53:10 +0000227 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000228 RA, MVT::i64);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000229}
230
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000231/// InstructionSelectBasicBlock - This callback is invoked by
232/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
233void AlphaDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
234 DEBUG(BB->dump());
235
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000236 // Select target instructions for the DAG.
Evan Chengba2f0a92006-02-05 06:46:41 +0000237 DAG.setRoot(SelectRoot(DAG.getRoot()));
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000238 DAG.RemoveDeadNodes();
239
240 // Emit machine code to BB.
241 ScheduleAndEmitDAG(DAG);
242}
243
244// Select - Convert the specified operand from a target-independent to a
245// target-specific node if it hasn't already been changed.
Evan Cheng9ade2182006-08-26 05:34:46 +0000246SDNode *AlphaDAGToDAGISel::Select(SDOperand Op) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000247 SDNode *N = Op.Val;
248 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng34167212006-02-09 00:37:58 +0000249 N->getOpcode() < AlphaISD::FIRST_NUMBER) {
Evan Cheng64a752f2006-08-11 09:08:15 +0000250 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +0000251 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000252
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000253 switch (N->getOpcode()) {
254 default: break;
Evan Cheng34167212006-02-09 00:37:58 +0000255 case AlphaISD::CALL:
Evan Cheng9ade2182006-08-26 05:34:46 +0000256 SelectCALL(Op);
Evan Cheng64a752f2006-08-11 09:08:15 +0000257 return NULL;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000258
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000259 case ISD::FrameIndex: {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000260 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Cheng23329f52006-08-16 07:30:09 +0000261 return CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
262 CurDAG->getTargetFrameIndex(FI, MVT::i32),
Evan Cheng95514ba2006-08-26 08:00:10 +0000263 getI64Imm(0));
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000264 }
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000265 case ISD::GLOBAL_OFFSET_TABLE: {
Evan Cheng9ade2182006-08-26 05:34:46 +0000266 SDOperand Result = getGlobalBaseReg();
Evan Cheng2ef88a02006-08-07 22:28:20 +0000267 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000268 return NULL;
Evan Cheng9ade2182006-08-26 05:34:46 +0000269 }
270 case AlphaISD::GlobalRetAddr: {
271 SDOperand Result = getGlobalRetAddr();
Evan Cheng2ef88a02006-08-07 22:28:20 +0000272 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000273 return NULL;
Evan Cheng9ade2182006-08-26 05:34:46 +0000274 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000275
Andrew Lenharth53d89702005-12-25 01:34:27 +0000276 case AlphaISD::DivCall: {
277 SDOperand Chain = CurDAG->getEntryNode();
Evan Cheng6da2f322006-08-26 01:07:58 +0000278 SDOperand N0 = Op.getOperand(0);
279 SDOperand N1 = Op.getOperand(1);
280 SDOperand N2 = Op.getOperand(2);
281 AddToISelQueue(N0);
282 AddToISelQueue(N1);
283 AddToISelQueue(N2);
Evan Cheng34167212006-02-09 00:37:58 +0000284 Chain = CurDAG->getCopyToReg(Chain, Alpha::R24, N1,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000285 SDOperand(0,0));
Evan Cheng34167212006-02-09 00:37:58 +0000286 Chain = CurDAG->getCopyToReg(Chain, Alpha::R25, N2,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000287 Chain.getValue(1));
Evan Cheng34167212006-02-09 00:37:58 +0000288 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, N0,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000289 Chain.getValue(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000290 SDNode *CNode =
291 CurDAG->getTargetNode(Alpha::JSRs, MVT::Other, MVT::Flag,
292 Chain, Chain.getValue(1));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000293 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R27, MVT::i64,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000294 SDOperand(CNode, 1));
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000295 return CurDAG->SelectNodeTo(N, Alpha::BISr, MVT::i64, Chain, Chain);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000296 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000297
Andrew Lenharth739027e2006-01-16 21:22:38 +0000298 case ISD::READCYCLECOUNTER: {
Evan Cheng6da2f322006-08-26 01:07:58 +0000299 SDOperand Chain = N->getOperand(0);
300 AddToISelQueue(Chain); //Select chain
Evan Cheng9ade2182006-08-26 05:34:46 +0000301 return CurDAG->getTargetNode(Alpha::RPCC, MVT::i64, MVT::Other,
302 Chain);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000303 }
304
Andrew Lenharth50b37842005-11-22 04:20:06 +0000305 case ISD::Constant: {
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000306 uint64_t uval = cast<ConstantSDNode>(N)->getValue();
Andrew Lenharth919e6662006-01-06 19:41:51 +0000307
Evan Cheng34167212006-02-09 00:37:58 +0000308 if (uval == 0) {
Evan Cheng9ade2182006-08-26 05:34:46 +0000309 SDOperand Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
310 Alpha::R31, MVT::i64);
Evan Cheng2ef88a02006-08-07 22:28:20 +0000311 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000312 return NULL;
Evan Cheng34167212006-02-09 00:37:58 +0000313 }
Andrew Lenharth919e6662006-01-06 19:41:51 +0000314
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000315 int64_t val = (int64_t)uval;
316 int32_t val32 = (int32_t)val;
317 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
318 val >= IMM_LOW + IMM_LOW * IMM_MULT)
319 break; //(LDAH (LDA))
320 if ((uval >> 32) == 0 && //empty upper bits
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000321 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
322 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000323 break; //(zext (LDAH (LDA)))
324 //Else use the constant pool
Reid Spencer47857812006-12-31 05:55:36 +0000325 ConstantInt *C = ConstantInt::get(Type::Int64Ty, uval);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000326 SDOperand CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
327 SDNode *Tmp = CurDAG->getTargetNode(Alpha::LDAHr, MVT::i64, CPI,
328 getGlobalBaseReg());
Evan Cheng23329f52006-08-16 07:30:09 +0000329 return CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
Evan Cheng95514ba2006-08-26 08:00:10 +0000330 CPI, SDOperand(Tmp, 0), CurDAG->getEntryNode());
Andrew Lenharth50b37842005-11-22 04:20:06 +0000331 }
Chris Lattner08a90222006-01-29 06:25:22 +0000332 case ISD::TargetConstantFP: {
333 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
334 bool isDouble = N->getValueType(0) == MVT::f64;
335 MVT::ValueType T = isDouble ? MVT::f64 : MVT::f32;
336 if (CN->isExactlyValue(+0.0)) {
Evan Cheng23329f52006-08-16 07:30:09 +0000337 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
338 T, CurDAG->getRegister(Alpha::F31, T),
Evan Cheng95514ba2006-08-26 08:00:10 +0000339 CurDAG->getRegister(Alpha::F31, T));
Chris Lattner08a90222006-01-29 06:25:22 +0000340 } else if ( CN->isExactlyValue(-0.0)) {
Evan Cheng23329f52006-08-16 07:30:09 +0000341 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
342 T, CurDAG->getRegister(Alpha::F31, T),
Evan Cheng95514ba2006-08-26 08:00:10 +0000343 CurDAG->getRegister(Alpha::F31, T));
Chris Lattner08a90222006-01-29 06:25:22 +0000344 } else {
345 abort();
Andrew Lenharth50b37842005-11-22 04:20:06 +0000346 }
Chris Lattner08a90222006-01-29 06:25:22 +0000347 break;
348 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000349
350 case ISD::SETCC:
351 if (MVT::isFloatingPoint(N->getOperand(0).Val->getValueType(0))) {
352 unsigned Opc = Alpha::WTF;
353 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
354 bool rev = false;
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000355 bool isNE = false;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000356 switch(CC) {
Jim Laskeye37fe9b2006-07-11 17:58:07 +0000357 default: DEBUG(N->dump()); assert(0 && "Unknown FP comparison!");
Andrew Lenharthc8aba852006-06-13 20:34:47 +0000358 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ: Opc = Alpha::CMPTEQ; break;
359 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT: Opc = Alpha::CMPTLT; break;
360 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE: Opc = Alpha::CMPTLE; break;
361 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT: Opc = Alpha::CMPTLT; rev = true; break;
362 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE: Opc = Alpha::CMPTLE; rev = true; break;
363 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE: Opc = Alpha::CMPTEQ; isNE = true; break;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000364 };
Evan Cheng6da2f322006-08-26 01:07:58 +0000365 SDOperand tmp1 = N->getOperand(0);
366 SDOperand tmp2 = N->getOperand(1);
367 AddToISelQueue(tmp1);
368 AddToISelQueue(tmp2);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000369 SDNode *cmp = CurDAG->getTargetNode(Opc, MVT::f64,
370 rev?tmp2:tmp1,
371 rev?tmp1:tmp2);
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000372 if (isNE)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000373 cmp = CurDAG->getTargetNode(Alpha::CMPTEQ, MVT::f64, SDOperand(cmp, 0),
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000374 CurDAG->getRegister(Alpha::F31, MVT::f64));
375
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000376 SDOperand LD;
377 if (AlphaLowering.hasITOF()) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000378 LD = CurDAG->getNode(AlphaISD::FTOIT_, MVT::i64, SDOperand(cmp, 0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000379 } else {
380 int FrameIdx =
381 CurDAG->getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
382 SDOperand FI = CurDAG->getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000383 SDOperand ST =
384 SDOperand(CurDAG->getTargetNode(Alpha::STT, MVT::Other,
385 SDOperand(cmp, 0), FI,
386 CurDAG->getRegister(Alpha::R31, MVT::i64)), 0);
387 LD = SDOperand(CurDAG->getTargetNode(Alpha::LDQ, MVT::i64, FI,
388 CurDAG->getRegister(Alpha::R31, MVT::i64),
389 ST), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000390 }
Evan Cheng9ade2182006-08-26 05:34:46 +0000391 return CurDAG->getTargetNode(Alpha::CMPULT, MVT::i64,
392 CurDAG->getRegister(Alpha::R31, MVT::i64),
393 LD);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000394 }
395 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000396
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000397 case ISD::SELECT:
398 if (MVT::isFloatingPoint(N->getValueType(0)) &&
399 (N->getOperand(0).getOpcode() != ISD::SETCC ||
400 !MVT::isFloatingPoint(N->getOperand(0).getOperand(1).getValueType()))) {
401 //This should be the condition not covered by the Patterns
402 //FIXME: Don't have SelectCode die, but rather return something testable
403 // so that things like this can be caught in fall though code
404 //move int to fp
405 bool isDouble = N->getValueType(0) == MVT::f64;
Evan Cheng6da2f322006-08-26 01:07:58 +0000406 SDOperand LD;
407 SDOperand cond = N->getOperand(0);
408 SDOperand TV = N->getOperand(1);
409 SDOperand FV = N->getOperand(2);
410 AddToISelQueue(cond);
411 AddToISelQueue(TV);
412 AddToISelQueue(FV);
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000413
414 if (AlphaLowering.hasITOF()) {
415 LD = CurDAG->getNode(AlphaISD::ITOFT_, MVT::f64, cond);
416 } else {
417 int FrameIdx =
418 CurDAG->getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
419 SDOperand FI = CurDAG->getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000420 SDOperand ST =
421 SDOperand(CurDAG->getTargetNode(Alpha::STQ, MVT::Other,
422 cond, FI, CurDAG->getRegister(Alpha::R31, MVT::i64)), 0);
423 LD = SDOperand(CurDAG->getTargetNode(Alpha::LDT, MVT::f64, FI,
424 CurDAG->getRegister(Alpha::R31, MVT::i64),
425 ST), 0);
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000426 }
Evan Cheng9ade2182006-08-26 05:34:46 +0000427 return CurDAG->getTargetNode(isDouble?Alpha::FCMOVNET:Alpha::FCMOVNES,
428 MVT::f64, FV, TV, LD);
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000429 }
430 break;
431
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000432 case ISD::AND: {
Andrew Lenharthd56aa552006-05-18 17:29:34 +0000433 ConstantSDNode* SC = NULL;
434 ConstantSDNode* MC = NULL;
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000435 if (N->getOperand(0).getOpcode() == ISD::SRL &&
436 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
437 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1))))
438 {
439 uint64_t sval = SC->getValue();
440 uint64_t mval = MC->getValue();
Chris Lattnerd615ded2006-10-11 05:13:56 +0000441 // If the result is a zap, let the autogened stuff handle it.
442 if (get_zapImm(N->getOperand(0), mval))
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000443 break;
Chris Lattnerd615ded2006-10-11 05:13:56 +0000444 // given mask X, and shift S, we want to see if there is any zap in the
445 // mask if we play around with the botton S bits
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000446 uint64_t dontcare = (~0ULL) >> (64 - sval);
447 uint64_t mask = mval << sval;
448
449 if (get_zapImm(mask | dontcare))
450 mask = mask | dontcare;
451
452 if (get_zapImm(mask)) {
Evan Cheng6da2f322006-08-26 01:07:58 +0000453 AddToISelQueue(N->getOperand(0).getOperand(0));
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000454 SDOperand Z =
Evan Cheng6da2f322006-08-26 01:07:58 +0000455 SDOperand(CurDAG->getTargetNode(Alpha::ZAPNOTi, MVT::i64,
456 N->getOperand(0).getOperand(0),
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000457 getI64Imm(get_zapImm(mask))), 0);
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000458 return CurDAG->getTargetNode(Alpha::SRLr, MVT::i64, Z,
Evan Cheng9ade2182006-08-26 05:34:46 +0000459 getI64Imm(sval));
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000460 }
461 }
462 break;
463 }
464
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000465 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000466
Evan Cheng9ade2182006-08-26 05:34:46 +0000467 return SelectCode(Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000468}
469
Evan Cheng9ade2182006-08-26 05:34:46 +0000470void AlphaDAGToDAGISel::SelectCALL(SDOperand Op) {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000471 //TODO: add flag stuff to prevent nondeturministic breakage!
472
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000473 SDNode *N = Op.Val;
Evan Cheng6da2f322006-08-26 01:07:58 +0000474 SDOperand Chain = N->getOperand(0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000475 SDOperand Addr = N->getOperand(1);
Reid Spencer4490de02006-04-08 05:38:03 +0000476 SDOperand InFlag(0,0); // Null incoming flag value.
Evan Cheng6da2f322006-08-26 01:07:58 +0000477 AddToISelQueue(Chain);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000478
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000479 std::vector<SDOperand> CallOperands;
480 std::vector<MVT::ValueType> TypeOperands;
481
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000482 //grab the arguments
483 for(int i = 2, e = N->getNumOperands(); i < e; ++i) {
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000484 TypeOperands.push_back(N->getOperand(i).getValueType());
Evan Cheng6da2f322006-08-26 01:07:58 +0000485 AddToISelQueue(N->getOperand(i));
486 CallOperands.push_back(N->getOperand(i));
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000487 }
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000488 int count = N->getNumOperands() - 2;
489
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000490 static const unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
491 Alpha::R19, Alpha::R20, Alpha::R21};
492 static const unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
493 Alpha::F19, Alpha::F20, Alpha::F21};
494
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000495 for (int i = 6; i < count; ++i) {
496 unsigned Opc = Alpha::WTF;
497 if (MVT::isInteger(TypeOperands[i])) {
498 Opc = Alpha::STQ;
499 } else if (TypeOperands[i] == MVT::f32) {
500 Opc = Alpha::STS;
501 } else if (TypeOperands[i] == MVT::f64) {
502 Opc = Alpha::STT;
503 } else
504 assert(0 && "Unknown operand");
Evan Cheng0b828e02006-08-27 08:14:06 +0000505
506 SDOperand Ops[] = { CallOperands[i], getI64Imm((i - 6) * 8),
507 CurDAG->getCopyFromReg(Chain, Alpha::R30, MVT::i64),
508 Chain };
509 Chain = SDOperand(CurDAG->getTargetNode(Opc, MVT::Other, Ops, 4), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000510 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000511 for (int i = 0; i < std::min(6, count); ++i) {
512 if (MVT::isInteger(TypeOperands[i])) {
513 Chain = CurDAG->getCopyToReg(Chain, args_int[i], CallOperands[i], InFlag);
514 InFlag = Chain.getValue(1);
515 } else if (TypeOperands[i] == MVT::f32 || TypeOperands[i] == MVT::f64) {
516 Chain = CurDAG->getCopyToReg(Chain, args_float[i], CallOperands[i], InFlag);
517 InFlag = Chain.getValue(1);
518 } else
519 assert(0 && "Unknown operand");
520 }
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000521
522 // Finally, once everything is in registers to pass to the call, emit the
523 // call itself.
Andrew Lenhartheececba2005-12-25 17:36:48 +0000524 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
525 SDOperand GOT = getGlobalBaseReg();
526 Chain = CurDAG->getCopyToReg(Chain, Alpha::R29, GOT, InFlag);
527 InFlag = Chain.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000528 Chain = SDOperand(CurDAG->getTargetNode(Alpha::BSR, MVT::Other, MVT::Flag,
529 Addr.getOperand(0), Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000530 } else {
Evan Cheng6da2f322006-08-26 01:07:58 +0000531 AddToISelQueue(Addr);
Evan Cheng34167212006-02-09 00:37:58 +0000532 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, Addr, InFlag);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000533 InFlag = Chain.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000534 Chain = SDOperand(CurDAG->getTargetNode(Alpha::JSR, MVT::Other, MVT::Flag,
535 Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000536 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000537 InFlag = Chain.getValue(1);
538
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000539 std::vector<SDOperand> CallResults;
540
541 switch (N->getValueType(0)) {
542 default: assert(0 && "Unexpected ret value!");
543 case MVT::Other: break;
544 case MVT::i64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000545 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R0, MVT::i64, InFlag).getValue(1);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000546 CallResults.push_back(Chain.getValue(0));
547 break;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000548 case MVT::f32:
Andrew Lenharth93526222005-12-01 01:53:10 +0000549 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f32, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000550 CallResults.push_back(Chain.getValue(0));
551 break;
552 case MVT::f64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000553 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f64, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000554 CallResults.push_back(Chain.getValue(0));
555 break;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000556 }
557
558 CallResults.push_back(Chain);
559 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
Evan Cheng2ef88a02006-08-07 22:28:20 +0000560 ReplaceUses(Op.getValue(i), CallResults[i]);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000561}
562
563
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000564/// createAlphaISelDag - This pass converts a legalized DAG into a
565/// Alpha-specific DAG, ready for instruction scheduling.
566///
567FunctionPass *llvm::createAlphaISelDag(TargetMachine &TM) {
568 return new AlphaDAGToDAGISel(TM);
569}