blob: 2260fe48b313d606ee572607e24ee44b44898bca [file] [log] [blame]
Chris Lattnerd23405e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SparcMachineFunctionInfo.h"
Venkatraman Govindaraju1b418352013-09-05 05:32:16 +000017#include "SparcRegisterInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "SparcTargetMachine.h"
Jakob Stoklund Olesen0ec587e2013-04-14 01:33:32 +000019#include "MCTargetDesc/SparcBaseInfo.h"
Chris Lattner5a65b922008-03-17 05:41:48 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/DerivedTypes.h"
28#include "llvm/IR/Function.h"
29#include "llvm/IR/Module.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000030#include "llvm/Support/ErrorHandling.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000031using namespace llvm;
32
Chris Lattner5a65b922008-03-17 05:41:48 +000033
34//===----------------------------------------------------------------------===//
35// Calling Convention Implementation
36//===----------------------------------------------------------------------===//
37
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +000038static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
39 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
40 ISD::ArgFlagsTy &ArgFlags, CCState &State)
41{
42 assert (ArgFlags.isSRet());
43
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +000044 // Assign SRet argument.
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +000045 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
46 0,
47 LocVT, LocInfo));
48 return true;
49}
50
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000051static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
52 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags, CCState &State)
54{
Craig Topperc5eaae42012-03-11 07:57:25 +000055 static const uint16_t RegList[] = {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000056 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
57 };
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +000058 // Try to get first reg.
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000059 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
60 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
61 } else {
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +000062 // Assign whole thing in stack.
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000063 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
64 State.AllocateStack(8,4),
65 LocVT, LocInfo));
66 return true;
67 }
68
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +000069 // Try to get second reg.
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000070 if (unsigned Reg = State.AllocateReg(RegList, 6))
71 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
72 else
73 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
74 State.AllocateStack(4,4),
75 LocVT, LocInfo));
76 return true;
77}
78
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +000079// Allocate a full-sized argument for the 64-bit ABI.
80static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
81 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
82 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
83 assert((LocVT == MVT::f32 || LocVT.getSizeInBits() == 64) &&
84 "Can't handle non-64 bits locations");
85
86 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
87 unsigned Offset = State.AllocateStack(8, 8);
88 unsigned Reg = 0;
89
90 if (LocVT == MVT::i64 && Offset < 6*8)
91 // Promote integers to %i0-%i5.
92 Reg = SP::I0 + Offset/8;
93 else if (LocVT == MVT::f64 && Offset < 16*8)
94 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
95 Reg = SP::D0 + Offset/8;
96 else if (LocVT == MVT::f32 && Offset < 16*8)
97 // Promote floats to %f1, %f3, ...
98 Reg = SP::F1 + Offset/4;
99
100 // Promote to register when possible, otherwise use the stack slot.
101 if (Reg) {
102 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
103 return true;
104 }
105
106 // This argument goes on the stack in an 8-byte slot.
107 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
108 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
109 if (LocVT == MVT::f32)
110 Offset += 4;
111
112 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
113 return true;
114}
115
116// Allocate a half-sized argument for the 64-bit ABI.
117//
118// This is used when passing { float, int } structs by value in registers.
119static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
120 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
121 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
122 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
123 unsigned Offset = State.AllocateStack(4, 4);
124
125 if (LocVT == MVT::f32 && Offset < 16*8) {
126 // Promote floats to %f0-%f31.
127 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
128 LocVT, LocInfo));
129 return true;
130 }
131
132 if (LocVT == MVT::i32 && Offset < 6*8) {
133 // Promote integers to %i0-%i5, using half the register.
134 unsigned Reg = SP::I0 + Offset/8;
135 LocVT = MVT::i64;
136 LocInfo = CCValAssign::AExt;
137
138 // Set the Custom bit if this i32 goes in the high bits of a register.
139 if (Offset % 8 == 0)
140 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
141 LocVT, LocInfo));
142 else
143 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
144 return true;
145 }
146
147 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
148 return true;
149}
150
Chris Lattner5a65b922008-03-17 05:41:48 +0000151#include "SparcGenCallingConv.inc"
152
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +0000153// The calling conventions in SparcCallingConv.td are described in terms of the
154// callee's register window. This function translates registers to the
155// corresponding caller window %o register.
156static unsigned toCallerWindow(unsigned Reg) {
157 assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7 && "Unexpected enum");
158 if (Reg >= SP::I0 && Reg <= SP::I7)
159 return Reg - SP::I0 + SP::O0;
160 return Reg;
161}
162
Dan Gohman98ca4f22009-08-05 01:29:28 +0000163SDValue
164SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000165 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000166 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000167 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000168 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000169 if (Subtarget->is64Bit())
170 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
171 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
172}
Dan Gohman98ca4f22009-08-05 01:29:28 +0000173
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000174SDValue
175SparcTargetLowering::LowerReturn_32(SDValue Chain,
176 CallingConv::ID CallConv, bool IsVarArg,
177 const SmallVectorImpl<ISD::OutputArg> &Outs,
178 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000179 SDLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000180 MachineFunction &MF = DAG.getMachineFunction();
181
Chris Lattner5a65b922008-03-17 05:41:48 +0000182 // CCValAssign - represent the assignment of the return value to locations.
183 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000184
Chris Lattner5a65b922008-03-17 05:41:48 +0000185 // CCState - Info about the registers and stack slot.
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000186 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000187 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000188
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000189 // Analyze return values.
190 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000191
Dan Gohman475871a2008-07-27 21:46:04 +0000192 SDValue Flag;
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000193 SmallVector<SDValue, 4> RetOps(1, Chain);
194 // Make room for the return address offset.
195 RetOps.push_back(SDValue());
Chris Lattner5a65b922008-03-17 05:41:48 +0000196
197 // Copy the result values into the output registers.
198 for (unsigned i = 0; i != RVLocs.size(); ++i) {
199 CCValAssign &VA = RVLocs[i];
200 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikov53835702008-10-10 20:27:31 +0000201
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000202 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +0000203 OutVals[i], Flag);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000204
Chris Lattner5a65b922008-03-17 05:41:48 +0000205 // Guarantee that all emitted copies are stuck together with flags.
206 Flag = Chain.getValue(1);
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000207 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner5a65b922008-03-17 05:41:48 +0000208 }
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000209
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000210 unsigned RetAddrOffset = 8; // Call Inst + Delay Slot
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000211 // If the function returns a struct, copy the SRetReturnReg to I0
212 if (MF.getFunction()->hasStructRetAttr()) {
213 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
214 unsigned Reg = SFI->getSRetReturnReg();
215 if (!Reg)
216 llvm_unreachable("sret virtual register not created in the entry block");
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000217 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
218 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000219 Flag = Chain.getValue(1);
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000220 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000221 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000222 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000223
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000224 RetOps[0] = Chain; // Update chain.
225 RetOps[1] = DAG.getConstant(RetAddrOffset, MVT::i32);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000226
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000227 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +0000228 if (Flag.getNode())
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000229 RetOps.push_back(Flag);
230
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000231 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
232 &RetOps[0], RetOps.size());
233}
234
235// Lower return values for the 64-bit ABI.
236// Return values are passed the exactly the same way as function arguments.
237SDValue
238SparcTargetLowering::LowerReturn_64(SDValue Chain,
239 CallingConv::ID CallConv, bool IsVarArg,
240 const SmallVectorImpl<ISD::OutputArg> &Outs,
241 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000242 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000243 // CCValAssign - represent the assignment of the return value to locations.
244 SmallVector<CCValAssign, 16> RVLocs;
245
246 // CCState - Info about the registers and stack slot.
247 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
248 DAG.getTarget(), RVLocs, *DAG.getContext());
249
250 // Analyze return values.
251 CCInfo.AnalyzeReturn(Outs, CC_Sparc64);
252
253 SDValue Flag;
254 SmallVector<SDValue, 4> RetOps(1, Chain);
255
256 // The second operand on the return instruction is the return address offset.
257 // The return address is always %i7+8 with the 64-bit ABI.
258 RetOps.push_back(DAG.getConstant(8, MVT::i32));
259
260 // Copy the result values into the output registers.
261 for (unsigned i = 0; i != RVLocs.size(); ++i) {
262 CCValAssign &VA = RVLocs[i];
263 assert(VA.isRegLoc() && "Can only return in registers!");
264 SDValue OutVal = OutVals[i];
265
266 // Integer return values must be sign or zero extended by the callee.
267 switch (VA.getLocInfo()) {
268 case CCValAssign::SExt:
269 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
270 break;
271 case CCValAssign::ZExt:
272 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
273 break;
274 case CCValAssign::AExt:
275 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
276 default:
277 break;
278 }
279
280 // The custom bit on an i32 return value indicates that it should be passed
281 // in the high bits of the register.
282 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
283 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
284 DAG.getConstant(32, MVT::i32));
285
286 // The next value may go in the low bits of the same register.
287 // Handle both at once.
288 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
289 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
290 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
291 // Skip the next value, it's already done.
292 ++i;
293 }
294 }
295
296 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
297
298 // Guarantee that all emitted copies are stuck together with flags.
299 Flag = Chain.getValue(1);
300 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
301 }
302
303 RetOps[0] = Chain; // Update chain.
304
305 // Add the flag if we have it.
306 if (Flag.getNode())
307 RetOps.push_back(Flag);
308
309 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000310 &RetOps[0], RetOps.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000311}
312
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000313SDValue SparcTargetLowering::
314LowerFormalArguments(SDValue Chain,
315 CallingConv::ID CallConv,
316 bool IsVarArg,
317 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000318 SDLoc DL,
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000319 SelectionDAG &DAG,
320 SmallVectorImpl<SDValue> &InVals) const {
321 if (Subtarget->is64Bit())
322 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
323 DL, DAG, InVals);
324 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
325 DL, DAG, InVals);
326}
327
328/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohman98ca4f22009-08-05 01:29:28 +0000329/// passed in either one or two GPRs, including FP values. TODO: we should
330/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000331SDValue SparcTargetLowering::
332LowerFormalArguments_32(SDValue Chain,
333 CallingConv::ID CallConv,
334 bool isVarArg,
335 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000336 SDLoc dl,
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000337 SelectionDAG &DAG,
338 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner5a65b922008-03-17 05:41:48 +0000339 MachineFunction &MF = DAG.getMachineFunction();
340 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +0000341 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmana786c7b2009-07-19 19:53:46 +0000342
343 // Assign locations to all of the incoming arguments.
344 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000345 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000346 getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000347 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000348
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000349 const unsigned StackOffset = 92;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000350
Eli Friedmana786c7b2009-07-19 19:53:46 +0000351 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Eli Friedmana786c7b2009-07-19 19:53:46 +0000352 CCValAssign &VA = ArgLocs[i];
Chris Lattner5a65b922008-03-17 05:41:48 +0000353
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000354 if (i == 0 && Ins[i].Flags.isSRet()) {
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000355 // Get SRet from [%fp+64].
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000356 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
357 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
358 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
359 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000360 false, false, false, 0);
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000361 InVals.push_back(Arg);
362 continue;
363 }
364
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000365 if (VA.isRegLoc()) {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000366 if (VA.needsCustom()) {
367 assert(VA.getLocVT() == MVT::f64);
368 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
369 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
370 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000371
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000372 assert(i+1 < e);
373 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikov53835702008-10-10 20:27:31 +0000374
Dan Gohman475871a2008-07-27 21:46:04 +0000375 SDValue LoVal;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000376 if (NextVA.isMemLoc()) {
377 int FrameIdx = MF.getFrameInfo()->
378 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000380 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
381 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000382 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000383 } else {
384 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patel68e6bee2011-02-21 23:21:26 +0000385 &SP::IntRegsRegClass);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000386 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000387 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000388 SDValue WholeValue =
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000390 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000391 InVals.push_back(WholeValue);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000392 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000393 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000394 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
395 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
396 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
397 if (VA.getLocVT() == MVT::f32)
398 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
399 else if (VA.getLocVT() != MVT::i32) {
400 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
401 DAG.getValueType(VA.getLocVT()));
402 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
403 }
404 InVals.push_back(Arg);
405 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000406 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000407
408 assert(VA.isMemLoc());
409
410 unsigned Offset = VA.getLocMemOffset()+StackOffset;
411
412 if (VA.needsCustom()) {
413 assert(VA.getValVT() == MVT::f64);
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000414 // If it is double-word aligned, just load.
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000415 if (Offset % 8 == 0) {
416 int FI = MF.getFrameInfo()->CreateFixedObject(8,
417 Offset,
418 true);
419 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
420 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
421 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000422 false,false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000423 InVals.push_back(Load);
424 continue;
425 }
426
427 int FI = MF.getFrameInfo()->CreateFixedObject(4,
428 Offset,
429 true);
430 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
431 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
432 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000433 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000434 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
435 Offset+4,
436 true);
437 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
438
439 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
440 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000441 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000442
443 SDValue WholeValue =
444 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
445 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
446 InVals.push_back(WholeValue);
447 continue;
448 }
449
450 int FI = MF.getFrameInfo()->CreateFixedObject(4,
451 Offset,
452 true);
453 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
454 SDValue Load ;
455 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
456 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
457 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000458 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000459 } else {
460 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
461 // Sparc is big endian, so add an offset based on the ObjectVT.
462 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
463 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
464 DAG.getConstant(Offset, MVT::i32));
Stuart Hastingsa9011292011-02-16 16:23:55 +0000465 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000466 MachinePointerInfo(),
467 VA.getValVT(), false, false,0);
468 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
469 }
470 InVals.push_back(Load);
Chris Lattner5a65b922008-03-17 05:41:48 +0000471 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000472
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000473 if (MF.getFunction()->hasStructRetAttr()) {
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000474 // Copy the SRet Argument to SRetReturnReg.
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000475 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
476 unsigned Reg = SFI->getSRetReturnReg();
477 if (!Reg) {
478 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
479 SFI->setSRetReturnReg(Reg);
480 }
481 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
482 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
483 }
484
Chris Lattner5a65b922008-03-17 05:41:48 +0000485 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmana786c7b2009-07-19 19:53:46 +0000486 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +0000487 static const uint16_t ArgRegs[] = {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000488 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
489 };
490 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
Craig Topperc5eaae42012-03-11 07:57:25 +0000491 const uint16_t *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000492 unsigned ArgOffset = CCInfo.getNextStackOffset();
493 if (NumAllocated == 6)
494 ArgOffset += StackOffset;
495 else {
496 assert(!ArgOffset);
497 ArgOffset = 68+4*NumAllocated;
498 }
499
Chris Lattner5a65b922008-03-17 05:41:48 +0000500 // Remember the vararg offset for the va_start implementation.
Dan Gohman1e93df62010-04-17 14:41:14 +0000501 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000502
Eli Friedmana786c7b2009-07-19 19:53:46 +0000503 std::vector<SDValue> OutChains;
504
Chris Lattner5a65b922008-03-17 05:41:48 +0000505 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
506 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
507 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000509
David Greene3f2bf852009-11-12 20:49:22 +0000510 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Chenged2ae132010-07-03 00:40:23 +0000511 true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000513
Chris Lattner6229d0a2010-09-21 18:41:36 +0000514 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
515 MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000516 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000517 ArgOffset += 4;
518 }
Eli Friedmana786c7b2009-07-19 19:53:46 +0000519
520 if (!OutChains.empty()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000521 OutChains.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000523 &OutChains[0], OutChains.size());
Eli Friedmana786c7b2009-07-19 19:53:46 +0000524 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000525 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000526
Dan Gohman98ca4f22009-08-05 01:29:28 +0000527 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000528}
529
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000530// Lower formal arguments for the 64 bit ABI.
531SDValue SparcTargetLowering::
532LowerFormalArguments_64(SDValue Chain,
533 CallingConv::ID CallConv,
534 bool IsVarArg,
535 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000536 SDLoc DL,
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000537 SelectionDAG &DAG,
538 SmallVectorImpl<SDValue> &InVals) const {
539 MachineFunction &MF = DAG.getMachineFunction();
540
541 // Analyze arguments according to CC_Sparc64.
542 SmallVector<CCValAssign, 16> ArgLocs;
543 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
544 getTargetMachine(), ArgLocs, *DAG.getContext());
545 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
546
Jakob Stoklund Olesenda8768b2013-04-20 22:49:16 +0000547 // The argument array begins at %fp+BIAS+128, after the register save area.
548 const unsigned ArgArea = 128;
549
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000550 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
551 CCValAssign &VA = ArgLocs[i];
552 if (VA.isRegLoc()) {
553 // This argument is passed in a register.
554 // All integer register arguments are promoted by the caller to i64.
555
556 // Create a virtual register for the promoted live-in value.
557 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
558 getRegClassFor(VA.getLocVT()));
559 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
560
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +0000561 // Get the high bits for i32 struct elements.
562 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
563 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
564 DAG.getConstant(32, MVT::i32));
565
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000566 // The caller promoted the argument, so insert an Assert?ext SDNode so we
567 // won't promote the value again in this function.
568 switch (VA.getLocInfo()) {
569 case CCValAssign::SExt:
570 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
571 DAG.getValueType(VA.getValVT()));
572 break;
573 case CCValAssign::ZExt:
574 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
575 DAG.getValueType(VA.getValVT()));
576 break;
577 default:
578 break;
579 }
580
581 // Truncate the register down to the argument type.
582 if (VA.isExtInLoc())
583 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
584
585 InVals.push_back(Arg);
586 continue;
587 }
588
589 // The registers are exhausted. This argument was passed on the stack.
590 assert(VA.isMemLoc());
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +0000591 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
592 // beginning of the arguments area at %fp+BIAS+128.
Jakob Stoklund Olesenda8768b2013-04-20 22:49:16 +0000593 unsigned Offset = VA.getLocMemOffset() + ArgArea;
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +0000594 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
595 // Adjust offset for extended arguments, SPARC is big-endian.
596 // The caller will have written the full slot with extended bytes, but we
597 // prefer our own extending loads.
598 if (VA.isExtInLoc())
599 Offset += 8 - ValSize;
600 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
601 InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain,
602 DAG.getFrameIndex(FI, getPointerTy()),
603 MachinePointerInfo::getFixedStack(FI),
604 false, false, false, 0));
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000605 }
Jakob Stoklund Olesenda8768b2013-04-20 22:49:16 +0000606
607 if (!IsVarArg)
608 return Chain;
609
610 // This function takes variable arguments, some of which may have been passed
611 // in registers %i0-%i5. Variable floating point arguments are never passed
612 // in floating point registers. They go on %i0-%i5 or on the stack like
613 // integer arguments.
614 //
615 // The va_start intrinsic needs to know the offset to the first variable
616 // argument.
617 unsigned ArgOffset = CCInfo.getNextStackOffset();
618 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
619 // Skip the 128 bytes of register save area.
620 FuncInfo->setVarArgsFrameOffset(ArgOffset + ArgArea +
621 Subtarget->getStackPointerBias());
622
623 // Save the variable arguments that were passed in registers.
624 // The caller is required to reserve stack space for 6 arguments regardless
625 // of how many arguments were actually passed.
626 SmallVector<SDValue, 8> OutChains;
627 for (; ArgOffset < 6*8; ArgOffset += 8) {
628 unsigned VReg = MF.addLiveIn(SP::I0 + ArgOffset/8, &SP::I64RegsRegClass);
629 SDValue VArg = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
630 int FI = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset + ArgArea, true);
631 OutChains.push_back(DAG.getStore(Chain, DL, VArg,
632 DAG.getFrameIndex(FI, getPointerTy()),
633 MachinePointerInfo::getFixedStack(FI),
634 false, false, 0));
635 }
636
637 if (!OutChains.empty())
638 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
639 &OutChains[0], OutChains.size());
640
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000641 return Chain;
642}
643
Dan Gohman98ca4f22009-08-05 01:29:28 +0000644SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000645SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +0000646 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +0000647 if (Subtarget->is64Bit())
648 return LowerCall_64(CLI, InVals);
649 return LowerCall_32(CLI, InVals);
650}
651
Venkatraman Govindaraju1b418352013-09-05 05:32:16 +0000652static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee,
653 ImmutableCallSite *CS) {
654 if (CS)
655 return CS->hasFnAttr(Attribute::ReturnsTwice);
656
657 const Function *CalleeFn = 0;
658 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
659 CalleeFn = dyn_cast<Function>(G->getGlobal());
660 } else if (ExternalSymbolSDNode *E =
661 dyn_cast<ExternalSymbolSDNode>(Callee)) {
662 const Function *Fn = DAG.getMachineFunction().getFunction();
663 const Module *M = Fn->getParent();
664 const char *CalleeName = E->getSymbol();
665 CalleeFn = M->getFunction(CalleeName);
666 }
667
668 if (!CalleeFn)
669 return false;
670 return CalleeFn->hasFnAttribute(Attribute::ReturnsTwice);
671}
672
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +0000673// Lower a call for the 32-bit ABI.
674SDValue
675SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
676 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000677 SelectionDAG &DAG = CLI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000678 SDLoc &dl = CLI.DL;
Craig Toppera0ec3f92013-07-14 04:42:23 +0000679 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
680 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
681 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000682 SDValue Chain = CLI.Chain;
683 SDValue Callee = CLI.Callee;
684 bool &isTailCall = CLI.IsTailCall;
685 CallingConv::ID CallConv = CLI.CallConv;
686 bool isVarArg = CLI.IsVarArg;
687
Evan Cheng0c439eb2010-01-27 00:07:07 +0000688 // Sparc target does not yet support tail call optimization.
689 isTailCall = false;
Chris Lattner98949a62008-03-17 06:01:07 +0000690
Chris Lattner315123f2008-03-17 06:58:37 +0000691 // Analyze operands of the call, assigning locations to each operand.
692 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000693 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000694 DAG.getTarget(), ArgLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000695 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000696
Chris Lattner315123f2008-03-17 06:58:37 +0000697 // Get the size of the outgoing arguments stack space requirement.
698 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000699
Chris Lattner5a65b922008-03-17 05:41:48 +0000700 // Keep stack frames 8-byte aligned.
701 ArgsSize = (ArgsSize+7) & ~7;
702
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000703 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
704
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000705 // Create local copies for byval args.
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000706 SmallVector<SDValue, 8> ByValArgs;
707 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
708 ISD::ArgFlagsTy Flags = Outs[i].Flags;
709 if (!Flags.isByVal())
710 continue;
711
712 SDValue Arg = OutVals[i];
713 unsigned Size = Flags.getByValSize();
714 unsigned Align = Flags.getByValAlign();
715
716 int FI = MFI->CreateStackObject(Size, Align, false);
717 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
718 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
719
720 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000721 false, // isVolatile,
722 (Size <= 32), // AlwaysInline if size <= 32
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000723 MachinePointerInfo(), MachinePointerInfo());
724 ByValArgs.push_back(FIPtr);
725 }
726
Andrew Trick6e0b2a02013-05-29 22:03:55 +0000727 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
728 dl);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000729
Dan Gohman475871a2008-07-27 21:46:04 +0000730 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
731 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000732
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000733 const unsigned StackOffset = 92;
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000734 bool hasStructRetAttr = false;
Chris Lattner315123f2008-03-17 06:58:37 +0000735 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000736 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000737 i != e;
738 ++i, ++realArgIdx) {
Chris Lattner315123f2008-03-17 06:58:37 +0000739 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000740 SDValue Arg = OutVals[realArgIdx];
Chris Lattner315123f2008-03-17 06:58:37 +0000741
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000742 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
743
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000744 // Use local copy if it is a byval arg.
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000745 if (Flags.isByVal())
746 Arg = ByValArgs[byvalArgIdx++];
747
Chris Lattner315123f2008-03-17 06:58:37 +0000748 // Promote the value if needed.
749 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000750 default: llvm_unreachable("Unknown loc info!");
Chris Lattner315123f2008-03-17 06:58:37 +0000751 case CCValAssign::Full: break;
752 case CCValAssign::SExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000753 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000754 break;
755 case CCValAssign::ZExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000756 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000757 break;
758 case CCValAssign::AExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000759 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
760 break;
761 case CCValAssign::BCvt:
762 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000763 break;
764 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000765
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000766 if (Flags.isSRet()) {
767 assert(VA.needsCustom());
768 // store SRet argument in %sp+64
769 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
770 SDValue PtrOff = DAG.getIntPtrConstant(64);
771 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
772 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
773 MachinePointerInfo(),
774 false, false, 0));
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000775 hasStructRetAttr = true;
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000776 continue;
777 }
778
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000779 if (VA.needsCustom()) {
780 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000781
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000782 if (VA.isMemLoc()) {
783 unsigned Offset = VA.getLocMemOffset() + StackOffset;
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000784 // if it is double-word aligned, just store.
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000785 if (Offset % 8 == 0) {
786 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
787 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
788 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
789 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
790 MachinePointerInfo(),
791 false, false, 0));
792 continue;
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000793 }
794 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000795
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000797 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000798 Arg, StackPtr, MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000799 false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000800 // Sparc is big-endian, so the high part comes first.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000801 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000802 MachinePointerInfo(), false, false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000803 // Increment the pointer to the other half.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000804 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sands8c0f2442008-12-12 08:05:40 +0000805 DAG.getIntPtrConstant(4));
806 // Load the low part.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000807 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000808 MachinePointerInfo(), false, false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000809
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000810 if (VA.isRegLoc()) {
811 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
812 assert(i+1 != e);
813 CCValAssign &NextVA = ArgLocs[++i];
814 if (NextVA.isRegLoc()) {
815 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
816 } else {
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +0000817 // Store the low part in stack.
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000818 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
819 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
820 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
821 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
822 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
823 MachinePointerInfo(),
824 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000825 }
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000826 } else {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000827 unsigned Offset = VA.getLocMemOffset() + StackOffset;
828 // Store the high part.
829 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
830 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
831 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
832 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
833 MachinePointerInfo(),
834 false, false, 0));
835 // Store the low part.
836 PtrOff = DAG.getIntPtrConstant(Offset+4);
837 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
838 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
839 MachinePointerInfo(),
840 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000841 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000842 continue;
Duncan Sands8c0f2442008-12-12 08:05:40 +0000843 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000844
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000845 // Arguments that can be passed on register must be kept at
846 // RegsToPass vector
847 if (VA.isRegLoc()) {
848 if (VA.getLocVT() != MVT::f32) {
849 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
850 continue;
851 }
852 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
853 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
854 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000855 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000856
857 assert(VA.isMemLoc());
858
859 // Create a store off the stack pointer for this argument.
860 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
861 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
862 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
863 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
864 MachinePointerInfo(),
865 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000866 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000867
Anton Korobeynikov53835702008-10-10 20:27:31 +0000868
Chris Lattner5a65b922008-03-17 05:41:48 +0000869 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner315123f2008-03-17 06:58:37 +0000870 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner315123f2008-03-17 06:58:37 +0000872 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000873
874 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner315123f2008-03-17 06:58:37 +0000875 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000876 // The InFlag in necessary since all emitted instructions must be
Chris Lattner315123f2008-03-17 06:58:37 +0000877 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000878 SDValue InFlag;
Chris Lattner315123f2008-03-17 06:58:37 +0000879 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +0000880 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000881 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner5a65b922008-03-17 05:41:48 +0000882 InFlag = Chain.getValue(1);
883 }
884
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000885 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
Venkatraman Govindaraju1b418352013-09-05 05:32:16 +0000886 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000887
Chris Lattner5a65b922008-03-17 05:41:48 +0000888 // If the callee is a GlobalAddress node (quite common, every direct call is)
889 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling056292f2008-09-16 21:48:12 +0000890 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner5a65b922008-03-17 05:41:48 +0000891 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patel0d881da2010-07-06 22:08:15 +0000892 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32);
Bill Wendling056292f2008-09-16 21:48:12 +0000893 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000895
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000896 // Returns a chain & a flag for retval copy to use
897 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
898 SmallVector<SDValue, 8> Ops;
899 Ops.push_back(Chain);
900 Ops.push_back(Callee);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000901 if (hasStructRetAttr)
902 Ops.push_back(DAG.getTargetConstant(SRetArgSize, MVT::i32));
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +0000903 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
904 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
905 RegsToPass[i].second.getValueType()));
Jakob Stoklund Olesenb5812612013-08-23 02:33:47 +0000906
907 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju1b418352013-09-05 05:32:16 +0000908 const SparcRegisterInfo *TRI =
909 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
910 const uint32_t *Mask = ((hasReturnsTwice)
911 ? TRI->getRTCallPreservedMask(CallConv)
912 : TRI->getCallPreservedMask(CallConv));
Jakob Stoklund Olesenb5812612013-08-23 02:33:47 +0000913 assert(Mask && "Missing call preserved mask for calling convention");
914 Ops.push_back(DAG.getRegisterMask(Mask));
915
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000916 if (InFlag.getNode())
917 Ops.push_back(InFlag);
918
919 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000920 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000921
Chris Lattnere563bbc2008-10-11 22:08:30 +0000922 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +0000923 DAG.getIntPtrConstant(0, true), InFlag, dl);
Chris Lattner98949a62008-03-17 06:01:07 +0000924 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000925
Chris Lattner98949a62008-03-17 06:01:07 +0000926 // Assign locations to each value returned by this call.
927 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000928 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000929 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000930
Dan Gohman98ca4f22009-08-05 01:29:28 +0000931 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000932
Chris Lattner98949a62008-03-17 06:01:07 +0000933 // Copy all of the result registers out of their specified physreg.
934 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +0000935 Chain = DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
Chris Lattner98949a62008-03-17 06:01:07 +0000936 RVLocs[i].getValVT(), InFlag).getValue(1);
937 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000938 InVals.push_back(Chain.getValue(0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000939 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000940
Dan Gohman98ca4f22009-08-05 01:29:28 +0000941 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000942}
943
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +0000944// This functions returns true if CalleeName is a ABI function that returns
945// a long double (fp128).
946static bool isFP128ABICall(const char *CalleeName)
947{
948 static const char *const ABICalls[] =
949 { "_Q_add", "_Q_sub", "_Q_mul", "_Q_div",
950 "_Q_sqrt", "_Q_neg",
951 "_Q_itoq", "_Q_stoq", "_Q_dtoq", "_Q_utoq",
952 0
953 };
954 for (const char * const *I = ABICalls; I != 0; ++I)
955 if (strcmp(CalleeName, *I) == 0)
956 return true;
957 return false;
958}
959
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000960unsigned
961SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
962{
963 const Function *CalleeFn = 0;
964 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
965 CalleeFn = dyn_cast<Function>(G->getGlobal());
966 } else if (ExternalSymbolSDNode *E =
967 dyn_cast<ExternalSymbolSDNode>(Callee)) {
968 const Function *Fn = DAG.getMachineFunction().getFunction();
969 const Module *M = Fn->getParent();
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +0000970 const char *CalleeName = E->getSymbol();
971 CalleeFn = M->getFunction(CalleeName);
972 if (!CalleeFn && isFP128ABICall(CalleeName))
973 return 16; // Return sizeof(fp128)
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000974 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000975
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000976 if (!CalleeFn)
977 return 0;
978
979 assert(CalleeFn->hasStructRetAttr() &&
980 "Callee does not have the StructRet attribute.");
981
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000982 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
983 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +0000984 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000985}
Chris Lattner5a65b922008-03-17 05:41:48 +0000986
Jakob Stoklund Olesenddb14ce2013-04-21 21:36:49 +0000987
988// Fixup floating point arguments in the ... part of a varargs call.
989//
990// The SPARC v9 ABI requires that floating point arguments are treated the same
991// as integers when calling a varargs function. This does not apply to the
992// fixed arguments that are part of the function's prototype.
993//
994// This function post-processes a CCValAssign array created by
995// AnalyzeCallOperands().
996static void fixupVariableFloatArgs(SmallVectorImpl<CCValAssign> &ArgLocs,
997 ArrayRef<ISD::OutputArg> Outs) {
998 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
999 const CCValAssign &VA = ArgLocs[i];
1000 // FIXME: What about f32 arguments? C promotes them to f64 when calling
1001 // varargs functions.
1002 if (!VA.isRegLoc() || VA.getLocVT() != MVT::f64)
1003 continue;
1004 // The fixed arguments to a varargs function still go in FP registers.
1005 if (Outs[VA.getValNo()].IsFixed)
1006 continue;
1007
1008 // This floating point argument should be reassigned.
1009 CCValAssign NewVA;
1010
1011 // Determine the offset into the argument array.
1012 unsigned Offset = 8 * (VA.getLocReg() - SP::D0);
1013 assert(Offset < 16*8 && "Offset out of range, bad register enum?");
1014
1015 if (Offset < 6*8) {
1016 // This argument should go in %i0-%i5.
1017 unsigned IReg = SP::I0 + Offset/8;
1018 // Full register, just bitconvert into i64.
1019 NewVA = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
1020 IReg, MVT::i64, CCValAssign::BCvt);
1021 } else {
1022 // This needs to go to memory, we're out of integer registers.
1023 NewVA = CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
1024 Offset, VA.getLocVT(), VA.getLocInfo());
1025 }
1026 ArgLocs[i] = NewVA;
1027 }
1028}
1029
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +00001030// Lower a call for the 64-bit ABI.
1031SDValue
1032SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
1033 SmallVectorImpl<SDValue> &InVals) const {
1034 SelectionDAG &DAG = CLI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001035 SDLoc DL = CLI.DL;
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +00001036 SDValue Chain = CLI.Chain;
1037
1038 // Analyze operands of the call, assigning locations to each operand.
1039 SmallVector<CCValAssign, 16> ArgLocs;
1040 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1041 DAG.getTarget(), ArgLocs, *DAG.getContext());
1042 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
1043
1044 // Get the size of the outgoing arguments stack space requirement.
1045 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen6ed92842013-04-09 04:37:47 +00001046 // Called functions expect 6 argument words to exist in the stack frame, used
1047 // or not.
1048 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +00001049
1050 // Keep stack frames 16-byte aligned.
1051 ArgsSize = RoundUpToAlignment(ArgsSize, 16);
1052
Jakob Stoklund Olesenddb14ce2013-04-21 21:36:49 +00001053 // Varargs calls require special treatment.
1054 if (CLI.IsVarArg)
1055 fixupVariableFloatArgs(ArgLocs, CLI.Outs);
1056
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +00001057 // Adjust the stack pointer to make room for the arguments.
1058 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
1059 // with more than 6 arguments.
Andrew Trick6e0b2a02013-05-29 22:03:55 +00001060 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
1061 DL);
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +00001062
1063 // Collect the set of registers to pass to the function and their values.
1064 // This will be emitted as a sequence of CopyToReg nodes glued to the call
1065 // instruction.
1066 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1067
1068 // Collect chains from all the memory opeations that copy arguments to the
1069 // stack. They must follow the stack pointer adjustment above and precede the
1070 // call instruction itself.
1071 SmallVector<SDValue, 8> MemOpChains;
1072
1073 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1074 const CCValAssign &VA = ArgLocs[i];
1075 SDValue Arg = CLI.OutVals[i];
1076
1077 // Promote the value if needed.
1078 switch (VA.getLocInfo()) {
1079 default:
1080 llvm_unreachable("Unknown location info!");
1081 case CCValAssign::Full:
1082 break;
1083 case CCValAssign::SExt:
1084 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1085 break;
1086 case CCValAssign::ZExt:
1087 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1088 break;
1089 case CCValAssign::AExt:
1090 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1091 break;
1092 case CCValAssign::BCvt:
1093 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
1094 break;
1095 }
1096
1097 if (VA.isRegLoc()) {
1098 // The custom bit on an i32 return value indicates that it should be
1099 // passed in the high bits of the register.
1100 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
1101 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
1102 DAG.getConstant(32, MVT::i32));
1103
1104 // The next value may go in the low bits of the same register.
1105 // Handle both at once.
1106 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
1107 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
1108 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
1109 CLI.OutVals[i+1]);
1110 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
1111 // Skip the next value, it's already done.
1112 ++i;
1113 }
1114 }
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +00001115 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +00001116 continue;
1117 }
1118
1119 assert(VA.isMemLoc());
1120
1121 // Create a store off the stack pointer for this argument.
1122 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1123 // The argument area starts at %fp+BIAS+128 in the callee frame,
1124 // %sp+BIAS+128 in ours.
1125 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
1126 Subtarget->getStackPointerBias() +
1127 128);
1128 PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr, PtrOff);
1129 MemOpChains.push_back(DAG.getStore(Chain, DL, Arg, PtrOff,
1130 MachinePointerInfo(),
1131 false, false, 0));
1132 }
1133
1134 // Emit all stores, make sure they occur before the call.
1135 if (!MemOpChains.empty())
1136 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
1137 &MemOpChains[0], MemOpChains.size());
1138
1139 // Build a sequence of CopyToReg nodes glued together with token chain and
1140 // glue operands which copy the outgoing args into registers. The InGlue is
1141 // necessary since all emitted instructions must be stuck together in order
1142 // to pass the live physical registers.
1143 SDValue InGlue;
1144 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1145 Chain = DAG.getCopyToReg(Chain, DL,
1146 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1147 InGlue = Chain.getValue(1);
1148 }
1149
1150 // If the callee is a GlobalAddress node (quite common, every direct call is)
1151 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1152 // Likewise ExternalSymbol -> TargetExternalSymbol.
1153 SDValue Callee = CLI.Callee;
Venkatraman Govindaraju1b418352013-09-05 05:32:16 +00001154 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +00001155 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1156 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy());
1157 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
1158 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), getPointerTy());
1159
1160 // Build the operands for the call instruction itself.
1161 SmallVector<SDValue, 8> Ops;
1162 Ops.push_back(Chain);
1163 Ops.push_back(Callee);
1164 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1165 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1166 RegsToPass[i].second.getValueType()));
1167
Jakob Stoklund Olesenb5812612013-08-23 02:33:47 +00001168 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju1b418352013-09-05 05:32:16 +00001169 const SparcRegisterInfo *TRI =
1170 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
1171 const uint32_t *Mask = ((hasReturnsTwice)
1172 ? TRI->getRTCallPreservedMask(CLI.CallConv)
1173 : TRI->getCallPreservedMask(CLI.CallConv));
Jakob Stoklund Olesenb5812612013-08-23 02:33:47 +00001174 assert(Mask && "Missing call preserved mask for calling convention");
1175 Ops.push_back(DAG.getRegisterMask(Mask));
1176
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +00001177 // Make sure the CopyToReg nodes are glued to the call instruction which
1178 // consumes the registers.
1179 if (InGlue.getNode())
1180 Ops.push_back(InGlue);
1181
1182 // Now the call itself.
1183 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1184 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, &Ops[0], Ops.size());
1185 InGlue = Chain.getValue(1);
1186
1187 // Revert the stack pointer immediately after the call.
1188 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00001189 DAG.getIntPtrConstant(0, true), InGlue, DL);
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +00001190 InGlue = Chain.getValue(1);
1191
1192 // Now extract the return values. This is more or less the same as
1193 // LowerFormalArguments_64.
1194
1195 // Assign locations to each value returned by this call.
1196 SmallVector<CCValAssign, 16> RVLocs;
1197 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1198 DAG.getTarget(), RVLocs, *DAG.getContext());
1199 RVInfo.AnalyzeCallResult(CLI.Ins, CC_Sparc64);
1200
1201 // Copy all of the result registers out of their specified physreg.
1202 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1203 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +00001204 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +00001205
1206 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1207 // reside in the same register in the high and low bits. Reuse the
1208 // CopyFromReg previous node to avoid duplicate copies.
1209 SDValue RV;
1210 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1211 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1212 RV = Chain.getValue(0);
1213
1214 // But usually we'll create a new CopyFromReg for a different register.
1215 if (!RV.getNode()) {
1216 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1217 Chain = RV.getValue(1);
1218 InGlue = Chain.getValue(2);
1219 }
1220
1221 // Get the high bits for i32 struct elements.
1222 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1223 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
1224 DAG.getConstant(32, MVT::i32));
1225
1226 // The callee promoted the return value, so insert an Assert?ext SDNode so
1227 // we won't promote the value again in this function.
1228 switch (VA.getLocInfo()) {
1229 case CCValAssign::SExt:
1230 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1231 DAG.getValueType(VA.getValVT()));
1232 break;
1233 case CCValAssign::ZExt:
1234 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1235 DAG.getValueType(VA.getValVT()));
1236 break;
1237 default:
1238 break;
1239 }
1240
1241 // Truncate the register down to the return value type.
1242 if (VA.isExtInLoc())
1243 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1244
1245 InVals.push_back(RV);
1246 }
1247
1248 return Chain;
1249}
1250
Chris Lattnerd23405e2008-03-17 03:21:36 +00001251//===----------------------------------------------------------------------===//
1252// TargetLowering Implementation
1253//===----------------------------------------------------------------------===//
1254
1255/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1256/// condition.
1257static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1258 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001259 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +00001260 case ISD::SETEQ: return SPCC::ICC_E;
1261 case ISD::SETNE: return SPCC::ICC_NE;
1262 case ISD::SETLT: return SPCC::ICC_L;
1263 case ISD::SETGT: return SPCC::ICC_G;
1264 case ISD::SETLE: return SPCC::ICC_LE;
1265 case ISD::SETGE: return SPCC::ICC_GE;
1266 case ISD::SETULT: return SPCC::ICC_CS;
1267 case ISD::SETULE: return SPCC::ICC_LEU;
1268 case ISD::SETUGT: return SPCC::ICC_GU;
1269 case ISD::SETUGE: return SPCC::ICC_CC;
1270 }
1271}
1272
1273/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1274/// FCC condition.
1275static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1276 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001277 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +00001278 case ISD::SETEQ:
1279 case ISD::SETOEQ: return SPCC::FCC_E;
1280 case ISD::SETNE:
1281 case ISD::SETUNE: return SPCC::FCC_NE;
1282 case ISD::SETLT:
1283 case ISD::SETOLT: return SPCC::FCC_L;
1284 case ISD::SETGT:
1285 case ISD::SETOGT: return SPCC::FCC_G;
1286 case ISD::SETLE:
1287 case ISD::SETOLE: return SPCC::FCC_LE;
1288 case ISD::SETGE:
1289 case ISD::SETOGE: return SPCC::FCC_GE;
1290 case ISD::SETULT: return SPCC::FCC_UL;
1291 case ISD::SETULE: return SPCC::FCC_ULE;
1292 case ISD::SETUGT: return SPCC::FCC_UG;
1293 case ISD::SETUGE: return SPCC::FCC_UGE;
1294 case ISD::SETUO: return SPCC::FCC_U;
1295 case ISD::SETO: return SPCC::FCC_O;
1296 case ISD::SETONE: return SPCC::FCC_LG;
1297 case ISD::SETUEQ: return SPCC::FCC_UE;
1298 }
1299}
1300
Chris Lattnerd23405e2008-03-17 03:21:36 +00001301SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattner5277b222009-08-08 20:43:12 +00001302 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +00001303 Subtarget = &TM.getSubtarget<SparcSubtarget>();
Anton Korobeynikov53835702008-10-10 20:27:31 +00001304
Chris Lattnerd23405e2008-03-17 03:21:36 +00001305 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +00001306 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
1307 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1308 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001309 addRegisterClass(MVT::f128, &SP::QFPRegsRegClass);
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +00001310 if (Subtarget->is64Bit())
1311 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001312
1313 // Turn FP extload into load/fextend
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001315 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
1316
Chris Lattnerd23405e2008-03-17 03:21:36 +00001317 // Sparc doesn't have i1 sign extending load
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001319
Chris Lattnerd23405e2008-03-17 03:21:36 +00001320 // Turn FP truncstore into trunc + store.
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001322 setTruncStoreAction(MVT::f128, MVT::f32, Expand);
1323 setTruncStoreAction(MVT::f128, MVT::f64, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001324
1325 // Custom legalize GlobalAddress nodes into LO/HI parts.
Jakob Stoklund Olesen41d59c62013-04-13 19:02:23 +00001326 setOperationAction(ISD::GlobalAddress, getPointerTy(), Custom);
1327 setOperationAction(ISD::GlobalTLSAddress, getPointerTy(), Custom);
1328 setOperationAction(ISD::ConstantPool, getPointerTy(), Custom);
Venkatraman Govindarajue7cbb792013-06-03 05:58:33 +00001329 setOperationAction(ISD::BlockAddress, getPointerTy(), Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001330
Chris Lattnerd23405e2008-03-17 03:21:36 +00001331 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1333 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1334 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001335
1336 // Sparc has no REM or DIVREM operations.
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 setOperationAction(ISD::UREM, MVT::i32, Expand);
1338 setOperationAction(ISD::SREM, MVT::i32, Expand);
1339 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1340 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001341
1342 // Custom expand fp<->sint
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1344 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001345
1346 // Expand fp<->uint
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
1348 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001349
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001350 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1351 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001352
Chris Lattnerd23405e2008-03-17 03:21:36 +00001353 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +00001354 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1355 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1356 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001357 setOperationAction(ISD::SELECT, MVT::f128, Expand);
1358
Owen Anderson825b72b2009-08-11 20:47:22 +00001359 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1360 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1361 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001362 setOperationAction(ISD::SETCC, MVT::f128, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001363
Chris Lattnerd23405e2008-03-17 03:21:36 +00001364 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +00001365 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1366 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1367 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1368 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1369 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1370 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001371 setOperationAction(ISD::BR_CC, MVT::f128, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001372
Owen Anderson825b72b2009-08-11 20:47:22 +00001373 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1374 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1375 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001376 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001377
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001378 if (Subtarget->is64Bit()) {
Jakob Stoklund Olesen89f530e2013-05-20 01:01:43 +00001379 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
1380 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
Jakob Stoklund Olesen900622e2013-05-20 00:28:36 +00001381 setOperationAction(ISD::SELECT, MVT::i64, Expand);
1382 setOperationAction(ISD::SETCC, MVT::i64, Expand);
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001383 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001384 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001385 }
1386
Eli Friedman14648462011-07-27 22:21:52 +00001387 // FIXME: There are instructions available for ATOMIC_FENCE
1388 // on SparcV8 and later.
Eli Friedman14648462011-07-27 22:21:52 +00001389 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001390
Venkatraman Govindaraju17999212013-06-08 15:32:59 +00001391 if (!Subtarget->isV9()) {
1392 // SparcV8 does not have FNEGD and FABSD.
1393 setOperationAction(ISD::FNEG, MVT::f64, Custom);
1394 setOperationAction(ISD::FABS, MVT::f64, Custom);
1395 }
1396
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001397 setOperationAction(ISD::FSIN , MVT::f128, Expand);
1398 setOperationAction(ISD::FCOS , MVT::f128, Expand);
1399 setOperationAction(ISD::FSINCOS, MVT::f128, Expand);
1400 setOperationAction(ISD::FREM , MVT::f128, Expand);
1401 setOperationAction(ISD::FMA , MVT::f128, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001402 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1403 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +00001404 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001405 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +00001406 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001407 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1408 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +00001409 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001410 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +00001411 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001412 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
1413 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +00001414 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001415 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +00001416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001417 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1418 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1419 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001420 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1422 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001423 setOperationAction(ISD::FPOW , MVT::f128, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1425 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001426
Owen Anderson825b72b2009-08-11 20:47:22 +00001427 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1428 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1429 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001430
1431 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1433 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001434
Owen Anderson825b72b2009-08-11 20:47:22 +00001435 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001436
Chris Lattnerd23405e2008-03-17 03:21:36 +00001437 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001439 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson825b72b2009-08-11 20:47:22 +00001440 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001441
Chris Lattnerd23405e2008-03-17 03:21:36 +00001442 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +00001443 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1444 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1445 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1446 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1447 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001448
1449 // No debug info support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +00001450 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001451
Chris Lattnerd23405e2008-03-17 03:21:36 +00001452 setStackPointerRegisterToSaveRestore(SP::O6);
1453
Venkatraman Govindaraju17999212013-06-08 15:32:59 +00001454 if (Subtarget->isV9())
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001456
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001457 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1458 setOperationAction(ISD::LOAD, MVT::f128, Legal);
1459 setOperationAction(ISD::STORE, MVT::f128, Legal);
1460 } else {
1461 setOperationAction(ISD::LOAD, MVT::f128, Custom);
1462 setOperationAction(ISD::STORE, MVT::f128, Custom);
1463 }
1464
1465 if (Subtarget->hasHardQuad()) {
1466 setOperationAction(ISD::FADD, MVT::f128, Legal);
1467 setOperationAction(ISD::FSUB, MVT::f128, Legal);
1468 setOperationAction(ISD::FMUL, MVT::f128, Legal);
1469 setOperationAction(ISD::FDIV, MVT::f128, Legal);
1470 setOperationAction(ISD::FSQRT, MVT::f128, Legal);
1471 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
1472 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
1473 if (Subtarget->isV9()) {
1474 setOperationAction(ISD::FNEG, MVT::f128, Legal);
1475 setOperationAction(ISD::FABS, MVT::f128, Legal);
1476 } else {
1477 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1478 setOperationAction(ISD::FABS, MVT::f128, Custom);
1479 }
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00001480 } else {
1481 // Custom legalize f128 operations.
1482
1483 setOperationAction(ISD::FADD, MVT::f128, Custom);
1484 setOperationAction(ISD::FSUB, MVT::f128, Custom);
1485 setOperationAction(ISD::FMUL, MVT::f128, Custom);
1486 setOperationAction(ISD::FDIV, MVT::f128, Custom);
1487 setOperationAction(ISD::FSQRT, MVT::f128, Custom);
1488 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1489 setOperationAction(ISD::FABS, MVT::f128, Custom);
1490
1491 setOperationAction(ISD::FP_EXTEND, MVT::f128, Custom);
1492 setOperationAction(ISD::FP_ROUND, MVT::f64, Custom);
1493 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
1494
1495 // Setup Runtime library names.
1496 if (Subtarget->is64Bit()) {
1497 setLibcallName(RTLIB::ADD_F128, "_Qp_add");
1498 setLibcallName(RTLIB::SUB_F128, "_Qp_sub");
1499 setLibcallName(RTLIB::MUL_F128, "_Qp_mul");
1500 setLibcallName(RTLIB::DIV_F128, "_Qp_div");
1501 setLibcallName(RTLIB::SQRT_F128, "_Qp_sqrt");
1502 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Qp_qtoi");
1503 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Qp_itoq");
1504 setLibcallName(RTLIB::FPEXT_F32_F128, "_Qp_stoq");
1505 setLibcallName(RTLIB::FPEXT_F64_F128, "_Qp_dtoq");
1506 setLibcallName(RTLIB::FPROUND_F128_F32, "_Qp_qtos");
1507 setLibcallName(RTLIB::FPROUND_F128_F64, "_Qp_qtod");
1508 } else {
1509 setLibcallName(RTLIB::ADD_F128, "_Q_add");
1510 setLibcallName(RTLIB::SUB_F128, "_Q_sub");
1511 setLibcallName(RTLIB::MUL_F128, "_Q_mul");
1512 setLibcallName(RTLIB::DIV_F128, "_Q_div");
1513 setLibcallName(RTLIB::SQRT_F128, "_Q_sqrt");
1514 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Q_qtoi");
1515 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Q_itoq");
1516 setLibcallName(RTLIB::FPEXT_F32_F128, "_Q_stoq");
1517 setLibcallName(RTLIB::FPEXT_F64_F128, "_Q_dtoq");
1518 setLibcallName(RTLIB::FPROUND_F128_F32, "_Q_qtos");
1519 setLibcallName(RTLIB::FPROUND_F128_F64, "_Q_qtod");
1520 }
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00001521 }
1522
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001523 setMinFunctionAlignment(2);
1524
Chris Lattnerd23405e2008-03-17 03:21:36 +00001525 computeRegisterProperties();
1526}
1527
1528const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
1529 switch (Opcode) {
1530 default: return 0;
1531 case SPISD::CMPICC: return "SPISD::CMPICC";
1532 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1533 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001534 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattnerd23405e2008-03-17 03:21:36 +00001535 case SPISD::BRFCC: return "SPISD::BRFCC";
1536 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001537 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattnerd23405e2008-03-17 03:21:36 +00001538 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1539 case SPISD::Hi: return "SPISD::Hi";
1540 case SPISD::Lo: return "SPISD::Lo";
1541 case SPISD::FTOI: return "SPISD::FTOI";
1542 case SPISD::ITOF: return "SPISD::ITOF";
1543 case SPISD::CALL: return "SPISD::CALL";
1544 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001545 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001546 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Chris Lattnerd23405e2008-03-17 03:21:36 +00001547 }
1548}
1549
1550/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1551/// be zero. Op is expected to be a target specific node. Used by DAG
1552/// combiner.
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +00001553void SparcTargetLowering::computeMaskedBitsForTargetNode
1554 (const SDValue Op,
1555 APInt &KnownZero,
1556 APInt &KnownOne,
1557 const SelectionDAG &DAG,
1558 unsigned Depth) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001559 APInt KnownZero2, KnownOne2;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001560 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001561
Chris Lattnerd23405e2008-03-17 03:21:36 +00001562 switch (Op.getOpcode()) {
1563 default: break;
1564 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001565 case SPISD::SELECT_XCC:
Chris Lattnerd23405e2008-03-17 03:21:36 +00001566 case SPISD::SELECT_FCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001567 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1568 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001569 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1570 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1571
Chris Lattnerd23405e2008-03-17 03:21:36 +00001572 // Only known if known in both the LHS and RHS.
1573 KnownOne &= KnownOne2;
1574 KnownZero &= KnownZero2;
1575 break;
1576 }
1577}
1578
Chris Lattnerd23405e2008-03-17 03:21:36 +00001579// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1580// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman475871a2008-07-27 21:46:04 +00001581static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattnerd23405e2008-03-17 03:21:36 +00001582 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001583 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmane368b462010-06-18 14:22:04 +00001584 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikov53835702008-10-10 20:27:31 +00001585 CC == ISD::SETNE &&
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001586 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1587 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattnerd23405e2008-03-17 03:21:36 +00001588 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1589 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1590 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1591 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1592 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmane368b462010-06-18 14:22:04 +00001593 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1594 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001595 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001596 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001597 LHS = CMPCC.getOperand(0);
1598 RHS = CMPCC.getOperand(1);
1599 }
1600}
1601
Jakob Stoklund Olesen0ec587e2013-04-14 01:33:32 +00001602// Convert to a target node and set target flags.
1603SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1604 SelectionDAG &DAG) const {
1605 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1606 return DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00001607 SDLoc(GA),
Jakob Stoklund Olesen0ec587e2013-04-14 01:33:32 +00001608 GA->getValueType(0),
1609 GA->getOffset(), TF);
Jakob Stoklund Olesen26932102013-04-14 04:35:16 +00001610
1611 if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op))
1612 return DAG.getTargetConstantPool(CP->getConstVal(),
1613 CP->getValueType(0),
1614 CP->getAlignment(),
1615 CP->getOffset(), TF);
1616
Venkatraman Govindarajue7cbb792013-06-03 05:58:33 +00001617 if (const BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op))
1618 return DAG.getTargetBlockAddress(BA->getBlockAddress(),
1619 Op.getValueType(),
1620 0,
1621 TF);
1622
Jakob Stoklund Olesen26932102013-04-14 04:35:16 +00001623 if (const ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op))
1624 return DAG.getTargetExternalSymbol(ES->getSymbol(),
1625 ES->getValueType(0), TF);
1626
Jakob Stoklund Olesen0ec587e2013-04-14 01:33:32 +00001627 llvm_unreachable("Unhandled address SDNode");
1628}
1629
1630// Split Op into high and low parts according to HiTF and LoTF.
1631// Return an ADD node combining the parts.
1632SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1633 unsigned HiTF, unsigned LoTF,
1634 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001635 SDLoc DL(Op);
Jakob Stoklund Olesen0ec587e2013-04-14 01:33:32 +00001636 EVT VT = Op.getValueType();
1637 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1638 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1639 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1640}
1641
Jakob Stoklund Olesen26932102013-04-14 04:35:16 +00001642// Build SDNodes for producing an address from a GlobalAddress, ConstantPool,
1643// or ExternalSymbol SDNode.
1644SDValue SparcTargetLowering::makeAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001645 SDLoc DL(Op);
Jakob Stoklund Olesen87ce0172013-04-14 04:57:51 +00001646 EVT VT = getPointerTy();
1647
Jakob Stoklund Olesen26932102013-04-14 04:35:16 +00001648 // Handle PIC mode first.
1649 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1650 // This is the pic32 code model, the GOT is known to be smaller than 4GB.
1651 SDValue HiLo = makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
Jakob Stoklund Olesen26932102013-04-14 04:35:16 +00001652 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, VT);
1653 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, VT, GlobalBase, HiLo);
1654 return DAG.getLoad(VT, DL, DAG.getEntryNode(), AbsAddr,
1655 MachinePointerInfo::getGOT(), false, false, false, 0);
1656 }
1657
1658 // This is one of the absolute code models.
Jakob Stoklund Olesen87ce0172013-04-14 04:57:51 +00001659 switch(getTargetMachine().getCodeModel()) {
1660 default:
1661 llvm_unreachable("Unsupported absolute code model");
1662 case CodeModel::Small:
Jakob Stoklund Olesen618eda72013-04-14 05:10:36 +00001663 // abs32.
Jakob Stoklund Olesen87ce0172013-04-14 04:57:51 +00001664 return makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
1665 case CodeModel::Medium: {
Jakob Stoklund Olesen618eda72013-04-14 05:10:36 +00001666 // abs44.
Jakob Stoklund Olesen87ce0172013-04-14 04:57:51 +00001667 SDValue H44 = makeHiLoPair(Op, SPII::MO_H44, SPII::MO_M44, DAG);
Jakob Stoklund Olesend9f88da2013-04-14 05:48:50 +00001668 H44 = DAG.getNode(ISD::SHL, DL, VT, H44, DAG.getConstant(12, MVT::i32));
Jakob Stoklund Olesen87ce0172013-04-14 04:57:51 +00001669 SDValue L44 = withTargetFlags(Op, SPII::MO_L44, DAG);
1670 L44 = DAG.getNode(SPISD::Lo, DL, VT, L44);
1671 return DAG.getNode(ISD::ADD, DL, VT, H44, L44);
1672 }
Jakob Stoklund Olesen618eda72013-04-14 05:10:36 +00001673 case CodeModel::Large: {
1674 // abs64.
1675 SDValue Hi = makeHiLoPair(Op, SPII::MO_HH, SPII::MO_HM, DAG);
Jakob Stoklund Olesend9f88da2013-04-14 05:48:50 +00001676 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi, DAG.getConstant(32, MVT::i32));
Jakob Stoklund Olesen618eda72013-04-14 05:10:36 +00001677 SDValue Lo = makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
1678 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1679 }
Jakob Stoklund Olesen87ce0172013-04-14 04:57:51 +00001680 }
Jakob Stoklund Olesen26932102013-04-14 04:35:16 +00001681}
1682
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001683SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001684 SelectionDAG &DAG) const {
Jakob Stoklund Olesen26932102013-04-14 04:35:16 +00001685 return makeAddress(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001686}
1687
Chris Lattnerdb486a62009-09-15 17:46:24 +00001688SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001689 SelectionDAG &DAG) const {
Jakob Stoklund Olesen26932102013-04-14 04:35:16 +00001690 return makeAddress(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001691}
1692
Venkatraman Govindarajue7cbb792013-06-03 05:58:33 +00001693SDValue SparcTargetLowering::LowerBlockAddress(SDValue Op,
1694 SelectionDAG &DAG) const {
1695 return makeAddress(Op, DAG);
1696}
1697
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00001698SDValue
1699SparcTargetLowering::LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args,
1700 SDValue Arg, SDLoc DL,
1701 SelectionDAG &DAG) const {
1702 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1703 EVT ArgVT = Arg.getValueType();
1704 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
1705
1706 ArgListEntry Entry;
1707 Entry.Node = Arg;
1708 Entry.Ty = ArgTy;
1709
1710 if (ArgTy->isFP128Ty()) {
1711 // Create a stack object and pass the pointer to the library function.
1712 int FI = MFI->CreateStackObject(16, 8, false);
1713 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
1714 Chain = DAG.getStore(Chain,
1715 DL,
1716 Entry.Node,
1717 FIPtr,
1718 MachinePointerInfo(),
1719 false,
1720 false,
1721 8);
1722
1723 Entry.Node = FIPtr;
1724 Entry.Ty = PointerType::getUnqual(ArgTy);
1725 }
1726 Args.push_back(Entry);
1727 return Chain;
1728}
1729
1730SDValue
1731SparcTargetLowering::LowerF128Op(SDValue Op, SelectionDAG &DAG,
1732 const char *LibFuncName,
1733 unsigned numArgs) const {
1734
1735 ArgListTy Args;
1736
1737 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1738
1739 SDValue Callee = DAG.getExternalSymbol(LibFuncName, getPointerTy());
1740 Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
1741 Type *RetTyABI = RetTy;
1742 SDValue Chain = DAG.getEntryNode();
1743 SDValue RetPtr;
1744
1745 if (RetTy->isFP128Ty()) {
1746 // Create a Stack Object to receive the return value of type f128.
1747 ArgListEntry Entry;
1748 int RetFI = MFI->CreateStackObject(16, 8, false);
1749 RetPtr = DAG.getFrameIndex(RetFI, getPointerTy());
1750 Entry.Node = RetPtr;
1751 Entry.Ty = PointerType::getUnqual(RetTy);
1752 if (!Subtarget->is64Bit())
1753 Entry.isSRet = true;
1754 Entry.isReturned = false;
1755 Args.push_back(Entry);
1756 RetTyABI = Type::getVoidTy(*DAG.getContext());
1757 }
1758
1759 assert(Op->getNumOperands() >= numArgs && "Not enough operands!");
1760 for (unsigned i = 0, e = numArgs; i != e; ++i) {
1761 Chain = LowerF128_LibCallArg(Chain, Args, Op.getOperand(i), SDLoc(Op), DAG);
1762 }
1763 TargetLowering::
1764 CallLoweringInfo CLI(Chain,
1765 RetTyABI,
1766 false, false, false, false,
1767 0, CallingConv::C,
1768 false, false, true,
1769 Callee, Args, DAG, SDLoc(Op));
1770 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
1771
1772 // chain is in second result.
1773 if (RetTyABI == RetTy)
1774 return CallInfo.first;
1775
1776 assert (RetTy->isFP128Ty() && "Unexpected return type!");
1777
1778 Chain = CallInfo.second;
1779
1780 // Load RetPtr to get the return value.
1781 return DAG.getLoad(Op.getValueType(),
1782 SDLoc(Op),
1783 Chain,
1784 RetPtr,
1785 MachinePointerInfo(),
1786 false, false, false, 8);
1787}
1788
1789SDValue
1790SparcTargetLowering::LowerF128Compare(SDValue LHS, SDValue RHS,
1791 unsigned &SPCC,
1792 SDLoc DL,
1793 SelectionDAG &DAG) const {
1794
1795 const char *LibCall = 0;
1796 bool is64Bit = Subtarget->is64Bit();
1797 switch(SPCC) {
1798 default: llvm_unreachable("Unhandled conditional code!");
1799 case SPCC::FCC_E : LibCall = is64Bit? "_Qp_feq" : "_Q_feq"; break;
1800 case SPCC::FCC_NE : LibCall = is64Bit? "_Qp_fne" : "_Q_fne"; break;
1801 case SPCC::FCC_L : LibCall = is64Bit? "_Qp_flt" : "_Q_flt"; break;
1802 case SPCC::FCC_G : LibCall = is64Bit? "_Qp_fgt" : "_Q_fgt"; break;
1803 case SPCC::FCC_LE : LibCall = is64Bit? "_Qp_fle" : "_Q_fle"; break;
1804 case SPCC::FCC_GE : LibCall = is64Bit? "_Qp_fge" : "_Q_fge"; break;
1805 case SPCC::FCC_UL :
1806 case SPCC::FCC_ULE:
1807 case SPCC::FCC_UG :
1808 case SPCC::FCC_UGE:
1809 case SPCC::FCC_U :
1810 case SPCC::FCC_O :
1811 case SPCC::FCC_LG :
1812 case SPCC::FCC_UE : LibCall = is64Bit? "_Qp_cmp" : "_Q_cmp"; break;
1813 }
1814
1815 SDValue Callee = DAG.getExternalSymbol(LibCall, getPointerTy());
1816 Type *RetTy = Type::getInt32Ty(*DAG.getContext());
1817 ArgListTy Args;
1818 SDValue Chain = DAG.getEntryNode();
1819 Chain = LowerF128_LibCallArg(Chain, Args, LHS, DL, DAG);
1820 Chain = LowerF128_LibCallArg(Chain, Args, RHS, DL, DAG);
1821
1822 TargetLowering::
1823 CallLoweringInfo CLI(Chain,
1824 RetTy,
1825 false, false, false, false,
1826 0, CallingConv::C,
1827 false, false, true,
1828 Callee, Args, DAG, DL);
1829
1830 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
1831
1832 // result is in first, and chain is in second result.
1833 SDValue Result = CallInfo.first;
1834
1835 switch(SPCC) {
1836 default: {
1837 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
1838 SPCC = SPCC::ICC_NE;
1839 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1840 }
1841 case SPCC::FCC_UL : {
1842 SDValue Mask = DAG.getTargetConstant(1, Result.getValueType());
1843 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
1844 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
1845 SPCC = SPCC::ICC_NE;
1846 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1847 }
1848 case SPCC::FCC_ULE: {
Venkatraman Govindarajubf34f342013-09-04 15:15:20 +00001849 SDValue RHS = DAG.getTargetConstant(2, Result.getValueType());
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00001850 SPCC = SPCC::ICC_NE;
1851 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1852 }
1853 case SPCC::FCC_UG : {
1854 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
1855 SPCC = SPCC::ICC_G;
1856 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1857 }
1858 case SPCC::FCC_UGE: {
1859 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
1860 SPCC = SPCC::ICC_NE;
1861 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1862 }
1863
1864 case SPCC::FCC_U : {
1865 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
1866 SPCC = SPCC::ICC_E;
1867 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1868 }
1869 case SPCC::FCC_O : {
1870 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
1871 SPCC = SPCC::ICC_NE;
1872 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1873 }
1874 case SPCC::FCC_LG : {
1875 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
1876 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
1877 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
1878 SPCC = SPCC::ICC_NE;
1879 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1880 }
1881 case SPCC::FCC_UE : {
1882 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
1883 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
1884 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
1885 SPCC = SPCC::ICC_E;
1886 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1887 }
1888 }
1889}
1890
1891static SDValue
1892LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG,
1893 const SparcTargetLowering &TLI) {
1894
1895 if (Op.getOperand(0).getValueType() == MVT::f64)
1896 return TLI.LowerF128Op(Op, DAG,
1897 TLI.getLibcallName(RTLIB::FPEXT_F64_F128), 1);
1898
1899 if (Op.getOperand(0).getValueType() == MVT::f32)
1900 return TLI.LowerF128Op(Op, DAG,
1901 TLI.getLibcallName(RTLIB::FPEXT_F32_F128), 1);
1902
1903 llvm_unreachable("fpextend with non-float operand!");
1904 return SDValue(0, 0);
1905}
1906
1907static SDValue
1908LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG,
1909 const SparcTargetLowering &TLI) {
1910 // FP_ROUND on f64 and f32 are legal.
1911 if (Op.getOperand(0).getValueType() != MVT::f128)
1912 return Op;
1913
1914 if (Op.getValueType() == MVT::f64)
1915 return TLI.LowerF128Op(Op, DAG,
1916 TLI.getLibcallName(RTLIB::FPROUND_F128_F64), 1);
1917 if (Op.getValueType() == MVT::f32)
1918 return TLI.LowerF128Op(Op, DAG,
1919 TLI.getLibcallName(RTLIB::FPROUND_F128_F32), 1);
1920
1921 llvm_unreachable("fpround to non-float!");
1922 return SDValue(0, 0);
1923}
1924
1925static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
1926 const SparcTargetLowering &TLI,
1927 bool hasHardQuad) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001928 SDLoc dl(Op);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001929 // Convert the fp value to integer in an FP register.
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 assert(Op.getValueType() == MVT::i32);
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00001931
1932 if (Op.getOperand(0).getValueType() == MVT::f128 && !hasHardQuad)
1933 return TLI.LowerF128Op(Op, DAG,
1934 TLI.getLibcallName(RTLIB::FPTOSINT_F128_I32), 1);
1935
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001937 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001938}
1939
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00001940static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG,
1941 const SparcTargetLowering &TLI,
1942 bool hasHardQuad) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001943 SDLoc dl(Op);
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 assert(Op.getOperand(0).getValueType() == MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001945 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001946 // Convert the int value to FP in an FP register.
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00001947 if (Op.getValueType() == MVT::f128 && hasHardQuad)
1948 return TLI.LowerF128Op(Op, DAG,
1949 TLI.getLibcallName(RTLIB::SINTTOFP_I32_F128), 1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001950 return DAG.getNode(SPISD::ITOF, dl, Op.getValueType(), Tmp);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001951}
1952
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00001953static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
1954 const SparcTargetLowering &TLI,
1955 bool hasHardQuad) {
Dan Gohman475871a2008-07-27 21:46:04 +00001956 SDValue Chain = Op.getOperand(0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001957 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001958 SDValue LHS = Op.getOperand(2);
1959 SDValue RHS = Op.getOperand(3);
1960 SDValue Dest = Op.getOperand(4);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001961 SDLoc dl(Op);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001962 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001963
Chris Lattnerd23405e2008-03-17 03:21:36 +00001964 // If this is a br_cc of a "setcc", and if the setcc got lowered into
1965 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
1966 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001967
Chris Lattnerd23405e2008-03-17 03:21:36 +00001968 // Get the condition flag.
Dan Gohman475871a2008-07-27 21:46:04 +00001969 SDValue CompareFlag;
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001970 if (LHS.getValueType().isInteger()) {
Venkatraman Govindaraju01021a82013-06-07 00:03:36 +00001971 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001972 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001973 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
1974 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001975 } else {
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00001976 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
1977 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
1978 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
1979 Opc = SPISD::BRICC;
1980 } else {
1981 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
1982 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
1983 Opc = SPISD::BRFCC;
1984 }
Chris Lattnerd23405e2008-03-17 03:21:36 +00001985 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
1987 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001988}
1989
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00001990static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
1991 const SparcTargetLowering &TLI,
1992 bool hasHardQuad) {
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue LHS = Op.getOperand(0);
1994 SDValue RHS = Op.getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001995 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue TrueVal = Op.getOperand(2);
1997 SDValue FalseVal = Op.getOperand(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001998 SDLoc dl(Op);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001999 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +00002000
Chris Lattnerd23405e2008-03-17 03:21:36 +00002001 // If this is a select_cc of a "setcc", and if the setcc got lowered into
2002 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2003 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00002004
Dan Gohman475871a2008-07-27 21:46:04 +00002005 SDValue CompareFlag;
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00002006 if (LHS.getValueType().isInteger()) {
Venkatraman Govindaraju01021a82013-06-07 00:03:36 +00002007 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00002008 Opc = LHS.getValueType() == MVT::i32 ?
2009 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattnerd23405e2008-03-17 03:21:36 +00002010 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
2011 } else {
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00002012 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2013 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2014 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2015 Opc = SPISD::SELECT_ICC;
2016 } else {
2017 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2018 Opc = SPISD::SELECT_FCC;
2019 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2020 }
Chris Lattnerd23405e2008-03-17 03:21:36 +00002021 }
Dale Johannesen3484c092009-02-05 22:07:54 +00002022 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +00002024}
2025
Dan Gohman475871a2008-07-27 21:46:04 +00002026static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002027 const SparcTargetLowering &TLI) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002028 MachineFunction &MF = DAG.getMachineFunction();
2029 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
2030
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +00002031 // Need frame address to find the address of VarArgsFrameIndex.
Venkatraman Govindarajua0b34d62013-06-01 20:42:48 +00002032 MF.getFrameInfo()->setFrameAddressIsTaken(true);
2033
Chris Lattnerd23405e2008-03-17 03:21:36 +00002034 // vastart just stores the address of the VarArgsFrameIndex slot into the
2035 // memory location argument.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002036 SDLoc DL(Op);
Dan Gohman1e93df62010-04-17 14:41:14 +00002037 SDValue Offset =
Jakob Stoklund Olesenda8768b2013-04-20 22:49:16 +00002038 DAG.getNode(ISD::ADD, DL, TLI.getPointerTy(),
2039 DAG.getRegister(SP::I6, TLI.getPointerTy()),
2040 DAG.getIntPtrConstant(FuncInfo->getVarArgsFrameOffset()));
Chris Lattnerd23405e2008-03-17 03:21:36 +00002041 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Jakob Stoklund Olesenda8768b2013-04-20 22:49:16 +00002042 return DAG.getStore(Op.getOperand(0), DL, Offset, Op.getOperand(1),
Chris Lattner6229d0a2010-09-21 18:41:36 +00002043 MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00002044}
2045
Dan Gohman475871a2008-07-27 21:46:04 +00002046static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002047 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00002048 EVT VT = Node->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +00002049 SDValue InChain = Node->getOperand(0);
2050 SDValue VAListPtr = Node->getOperand(1);
Jakob Stoklund Olesenda8768b2013-04-20 22:49:16 +00002051 EVT PtrVT = VAListPtr.getValueType();
Chris Lattnerd23405e2008-03-17 03:21:36 +00002052 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00002053 SDLoc DL(Node);
Jakob Stoklund Olesenda8768b2013-04-20 22:49:16 +00002054 SDValue VAList = DAG.getLoad(PtrVT, DL, InChain, VAListPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002055 MachinePointerInfo(SV), false, false, false, 0);
Jakob Stoklund Olesenda8768b2013-04-20 22:49:16 +00002056 // Increment the pointer, VAList, to the next vaarg.
2057 SDValue NextPtr = DAG.getNode(ISD::ADD, DL, PtrVT, VAList,
2058 DAG.getIntPtrConstant(VT.getSizeInBits()/8));
2059 // Store the incremented VAList to the legalized pointer.
2060 InChain = DAG.getStore(VAList.getValue(1), DL, NextPtr,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002061 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Jakob Stoklund Olesenda8768b2013-04-20 22:49:16 +00002062 // Load the actual argument out of the pointer VAList.
2063 // We can't count on greater alignment than the word size.
2064 return DAG.getLoad(VT, DL, InChain, VAList, MachinePointerInfo(),
2065 false, false, false,
2066 std::min(PtrVT.getSizeInBits(), VT.getSizeInBits())/8);
Chris Lattnerd23405e2008-03-17 03:21:36 +00002067}
2068
Dan Gohman475871a2008-07-27 21:46:04 +00002069static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
2070 SDValue Chain = Op.getOperand(0); // Legalize the chain.
2071 SDValue Size = Op.getOperand(1); // Legalize the size.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002072 SDLoc dl(Op);
Anton Korobeynikov53835702008-10-10 20:27:31 +00002073
Chris Lattnerd23405e2008-03-17 03:21:36 +00002074 unsigned SPReg = SP::O6;
Owen Anderson825b72b2009-08-11 20:47:22 +00002075 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, MVT::i32);
2076 SDValue NewSP = DAG.getNode(ISD::SUB, dl, MVT::i32, SP, Size); // Value
Dale Johannesena05dca42009-02-04 23:02:30 +00002077 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikov53835702008-10-10 20:27:31 +00002078
Chris Lattnerd23405e2008-03-17 03:21:36 +00002079 // The resultant pointer is actually 16 words from the bottom of the stack,
2080 // to provide a register spill area.
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 SDValue NewVal = DAG.getNode(ISD::ADD, dl, MVT::i32, NewSP,
2082 DAG.getConstant(96, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002083 SDValue Ops[2] = { NewVal, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +00002084 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +00002085}
2086
Chris Lattnerd23405e2008-03-17 03:21:36 +00002087
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002088static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00002089 SDLoc dl(Op);
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002090 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002091 dl, MVT::Other, DAG.getEntryNode());
2092 return Chain;
2093}
2094
2095static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
2096 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2097 MFI->setFrameAddressIsTaken(true);
2098
2099 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00002100 SDLoc dl(Op);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002101 unsigned FrameReg = SP::I6;
2102
2103 uint64_t depth = Op.getConstantOperandVal(0);
2104
2105 SDValue FrameAddr;
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002106 if (depth == 0)
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002107 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2108 else {
2109 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002110 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002111 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002112
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002113 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002114 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002115 dl, MVT::i32,
2116 FrameAddr, DAG.getIntPtrConstant(56));
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002117 FrameAddr = DAG.getLoad(MVT::i32, dl,
2118 Chain,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002119 Ptr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002120 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002121 }
2122 }
2123 return FrameAddr;
2124}
2125
Venkatraman Govindaraju87176792013-07-30 19:53:10 +00002126static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG,
2127 const SparcTargetLowering &TLI) {
2128 MachineFunction &MF = DAG.getMachineFunction();
2129 MachineFrameInfo *MFI = MF.getFrameInfo();
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002130 MFI->setReturnAddressIsTaken(true);
2131
2132 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00002133 SDLoc dl(Op);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002134 uint64_t depth = Op.getConstantOperandVal(0);
2135
2136 SDValue RetAddr;
Venkatraman Govindaraju87176792013-07-30 19:53:10 +00002137 if (depth == 0) {
2138 unsigned RetReg = MF.addLiveIn(SP::I7,
2139 TLI.getRegClassFor(TLI.getPointerTy()));
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002140 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
Venkatraman Govindaraju87176792013-07-30 19:53:10 +00002141 } else {
Venkatraman Govindaraju1e06bcb2013-06-04 18:33:25 +00002142 // Need frame address to find return address of the caller.
Venkatraman Govindarajua0b34d62013-06-01 20:42:48 +00002143 MFI->setFrameAddressIsTaken(true);
2144
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002145 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002146 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002147 RetAddr = DAG.getCopyFromReg(Chain, dl, SP::I6, VT);
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002148
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002149 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002150 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002151 dl, MVT::i32,
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002152 RetAddr,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002153 DAG.getIntPtrConstant((i == depth-1)?60:56));
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00002154 RetAddr = DAG.getLoad(MVT::i32, dl,
2155 Chain,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002156 Ptr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002157 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002158 }
2159 }
2160 return RetAddr;
2161}
2162
Venkatraman Govindaraju20b58792013-09-21 23:51:08 +00002163static SDValue LowerF64Op(SDValue Op, SelectionDAG &DAG, unsigned opcode)
Venkatraman Govindaraju17999212013-06-08 15:32:59 +00002164{
2165 SDLoc dl(Op);
2166
2167 assert(Op.getValueType() == MVT::f64 && "LowerF64Op called on non-double!");
Venkatraman Govindaraju20b58792013-09-21 23:51:08 +00002168 assert(opcode == ISD::FNEG || opcode == ISD::FABS);
Venkatraman Govindaraju17999212013-06-08 15:32:59 +00002169
2170 // Lower fneg/fabs on f64 to fneg/fabs on f32.
2171 // fneg f64 => fneg f32:sub_even, fmov f32:sub_odd.
2172 // fabs f64 => fabs f32:sub_even, fmov f32:sub_odd.
2173
2174 SDValue SrcReg64 = Op.getOperand(0);
2175 SDValue Hi32 = DAG.getTargetExtractSubreg(SP::sub_even, dl, MVT::f32,
2176 SrcReg64);
2177 SDValue Lo32 = DAG.getTargetExtractSubreg(SP::sub_odd, dl, MVT::f32,
2178 SrcReg64);
2179
Venkatraman Govindaraju20b58792013-09-21 23:51:08 +00002180 Hi32 = DAG.getNode(opcode, dl, MVT::f32, Hi32);
Venkatraman Govindaraju17999212013-06-08 15:32:59 +00002181
2182 SDValue DstReg64 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2183 dl, MVT::f64), 0);
2184 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_even, dl, MVT::f64,
2185 DstReg64, Hi32);
2186 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_odd, dl, MVT::f64,
2187 DstReg64, Lo32);
2188 return DstReg64;
2189}
2190
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00002191// Lower a f128 load into two f64 loads.
2192static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
2193{
2194 SDLoc dl(Op);
2195 LoadSDNode *LdNode = dyn_cast<LoadSDNode>(Op.getNode());
2196 assert(LdNode && LdNode->getOffset().getOpcode() == ISD::UNDEF
2197 && "Unexpected node type");
2198
2199 SDValue Hi64 = DAG.getLoad(MVT::f64,
2200 dl,
2201 LdNode->getChain(),
2202 LdNode->getBasePtr(),
2203 LdNode->getPointerInfo(),
2204 false, false, false, 8);
2205 EVT addrVT = LdNode->getBasePtr().getValueType();
2206 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2207 LdNode->getBasePtr(),
2208 DAG.getConstant(8, addrVT));
2209 SDValue Lo64 = DAG.getLoad(MVT::f64,
2210 dl,
2211 LdNode->getChain(),
2212 LoPtr,
2213 LdNode->getPointerInfo(),
2214 false, false, false, 8);
2215
2216 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2217 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2218
2219 SDNode *InFP128 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2220 dl, MVT::f128);
2221 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2222 MVT::f128,
2223 SDValue(InFP128, 0),
2224 Hi64,
2225 SubRegEven);
2226 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2227 MVT::f128,
2228 SDValue(InFP128, 0),
2229 Lo64,
2230 SubRegOdd);
2231 SDValue OutChains[2] = { SDValue(Hi64.getNode(), 1),
2232 SDValue(Lo64.getNode(), 1) };
2233 SDValue OutChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2234 &OutChains[0], 2);
2235 SDValue Ops[2] = {SDValue(InFP128,0), OutChain};
2236 return DAG.getMergeValues(Ops, 2, dl);
2237}
2238
2239// Lower a f128 store into two f64 stores.
2240static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG) {
2241 SDLoc dl(Op);
2242 StoreSDNode *StNode = dyn_cast<StoreSDNode>(Op.getNode());
2243 assert(StNode && StNode->getOffset().getOpcode() == ISD::UNDEF
2244 && "Unexpected node type");
2245 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2246 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2247
2248 SDNode *Hi64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2249 dl,
2250 MVT::f64,
2251 StNode->getValue(),
2252 SubRegEven);
2253 SDNode *Lo64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2254 dl,
2255 MVT::f64,
2256 StNode->getValue(),
2257 SubRegOdd);
2258 SDValue OutChains[2];
2259 OutChains[0] = DAG.getStore(StNode->getChain(),
2260 dl,
2261 SDValue(Hi64, 0),
2262 StNode->getBasePtr(),
2263 MachinePointerInfo(),
2264 false, false, 8);
2265 EVT addrVT = StNode->getBasePtr().getValueType();
2266 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2267 StNode->getBasePtr(),
2268 DAG.getConstant(8, addrVT));
2269 OutChains[1] = DAG.getStore(StNode->getChain(),
2270 dl,
2271 SDValue(Lo64, 0),
2272 LoPtr,
2273 MachinePointerInfo(),
2274 false, false, 8);
2275 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2276 &OutChains[0], 2);
2277}
2278
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00002279static SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG,
2280 const SparcTargetLowering &TLI,
2281 bool is64Bit) {
2282 if (Op.getValueType() == MVT::f64)
Venkatraman Govindaraju20b58792013-09-21 23:51:08 +00002283 return LowerF64Op(Op, DAG, ISD::FNEG);
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00002284 if (Op.getValueType() == MVT::f128)
2285 return TLI.LowerF128Op(Op, DAG, ((is64Bit) ? "_Qp_neg" : "_Q_neg"), 1);
2286 return Op;
2287}
2288
2289static SDValue LowerFABS(SDValue Op, SelectionDAG &DAG, bool isV9) {
2290 if (Op.getValueType() == MVT::f64)
Venkatraman Govindaraju20b58792013-09-21 23:51:08 +00002291 return LowerF64Op(Op, DAG, ISD::FABS);
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00002292 if (Op.getValueType() != MVT::f128)
2293 return Op;
2294
2295 // Lower fabs on f128 to fabs on f64
2296 // fabs f128 => fabs f64:sub_even64, fmov f64:sub_odd64
2297
2298 SDLoc dl(Op);
2299 SDValue SrcReg128 = Op.getOperand(0);
2300 SDValue Hi64 = DAG.getTargetExtractSubreg(SP::sub_even64, dl, MVT::f64,
2301 SrcReg128);
2302 SDValue Lo64 = DAG.getTargetExtractSubreg(SP::sub_odd64, dl, MVT::f64,
2303 SrcReg128);
2304 if (isV9)
2305 Hi64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Hi64);
2306 else
Venkatraman Govindaraju20b58792013-09-21 23:51:08 +00002307 Hi64 = LowerF64Op(Hi64, DAG, ISD::FABS);
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00002308
2309 SDValue DstReg128 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2310 dl, MVT::f128), 0);
2311 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_even64, dl, MVT::f128,
2312 DstReg128, Hi64);
2313 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_odd64, dl, MVT::f128,
2314 DstReg128, Lo64);
2315 return DstReg128;
2316}
2317
2318
2319
Dan Gohman475871a2008-07-27 21:46:04 +00002320SDValue SparcTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002321LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00002322
2323 bool hasHardQuad = Subtarget->hasHardQuad();
2324 bool is64Bit = Subtarget->is64Bit();
2325 bool isV9 = Subtarget->isV9();
2326
Chris Lattnerd23405e2008-03-17 03:21:36 +00002327 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002328 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju17999212013-06-08 15:32:59 +00002329
Venkatraman Govindaraju87176792013-07-30 19:53:10 +00002330 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG, *this);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00002331 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00002332 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +00002333 llvm_unreachable("TLS not implemented for Sparc.");
Chris Lattnerdb486a62009-09-15 17:46:24 +00002334 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Venkatraman Govindarajue7cbb792013-06-03 05:58:33 +00002335 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattnerdb486a62009-09-15 17:46:24 +00002336 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00002337 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG, *this,
2338 hasHardQuad);
2339 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG, *this,
2340 hasHardQuad);
2341 case ISD::BR_CC: return LowerBR_CC(Op, DAG, *this,
2342 hasHardQuad);
2343 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, *this,
2344 hasHardQuad);
Chris Lattnerd23405e2008-03-17 03:21:36 +00002345 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
2346 case ISD::VAARG: return LowerVAARG(Op, DAG);
2347 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Venkatraman Govindaraju2f17d0f2013-08-25 18:30:06 +00002348
2349 case ISD::LOAD: return LowerF128Load(Op, DAG);
2350 case ISD::STORE: return LowerF128Store(Op, DAG);
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00002351 case ISD::FADD: return LowerF128Op(Op, DAG,
2352 getLibcallName(RTLIB::ADD_F128), 2);
2353 case ISD::FSUB: return LowerF128Op(Op, DAG,
2354 getLibcallName(RTLIB::SUB_F128), 2);
2355 case ISD::FMUL: return LowerF128Op(Op, DAG,
2356 getLibcallName(RTLIB::MUL_F128), 2);
2357 case ISD::FDIV: return LowerF128Op(Op, DAG,
2358 getLibcallName(RTLIB::DIV_F128), 2);
2359 case ISD::FSQRT: return LowerF128Op(Op, DAG,
2360 getLibcallName(RTLIB::SQRT_F128),1);
2361 case ISD::FNEG: return LowerFNEG(Op, DAG, *this, is64Bit);
2362 case ISD::FABS: return LowerFABS(Op, DAG, isV9);
2363 case ISD::FP_EXTEND: return LowerF128_FPEXTEND(Op, DAG, *this);
2364 case ISD::FP_ROUND: return LowerF128_FPROUND(Op, DAG, *this);
Chris Lattnerd23405e2008-03-17 03:21:36 +00002365 }
2366}
2367
2368MachineBasicBlock *
2369SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00002370 MachineBasicBlock *BB) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00002371 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
2372 unsigned BROpcode;
2373 unsigned CC;
Dale Johannesend552eee2009-02-13 02:31:35 +00002374 DebugLoc dl = MI->getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00002375 // Figure out the conditional branch opcode to use for this select_cc.
2376 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002377 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattnerd23405e2008-03-17 03:21:36 +00002378 case SP::SELECT_CC_Int_ICC:
2379 case SP::SELECT_CC_FP_ICC:
2380 case SP::SELECT_CC_DFP_ICC:
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00002381 case SP::SELECT_CC_QFP_ICC:
Chris Lattnerd23405e2008-03-17 03:21:36 +00002382 BROpcode = SP::BCOND;
2383 break;
2384 case SP::SELECT_CC_Int_FCC:
2385 case SP::SELECT_CC_FP_FCC:
2386 case SP::SELECT_CC_DFP_FCC:
Venkatraman Govindaraju75ddb2b2013-09-03 04:11:59 +00002387 case SP::SELECT_CC_QFP_FCC:
Chris Lattnerd23405e2008-03-17 03:21:36 +00002388 BROpcode = SP::FBCOND;
2389 break;
2390 }
2391
2392 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikov53835702008-10-10 20:27:31 +00002393
Chris Lattnerd23405e2008-03-17 03:21:36 +00002394 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2395 // control-flow pattern. The incoming instruction knows the destination vreg
2396 // to set, the condition code register to branch on, the true/false values to
2397 // select between, and a branch opcode to use.
2398 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002399 MachineFunction::iterator It = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00002400 ++It;
Anton Korobeynikov53835702008-10-10 20:27:31 +00002401
Chris Lattnerd23405e2008-03-17 03:21:36 +00002402 // thisMBB:
2403 // ...
2404 // TrueVal = ...
2405 // [f]bCC copy1MBB
2406 // fallthrough --> copy0MBB
2407 MachineBasicBlock *thisMBB = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00002408 MachineFunction *F = BB->getParent();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002409 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2410 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +00002411 F->insert(It, copy0MBB);
2412 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00002413
2414 // Transfer the remainder of BB and its successor edges to sinkMBB.
2415 sinkMBB->splice(sinkMBB->begin(), BB,
2416 llvm::next(MachineBasicBlock::iterator(MI)),
2417 BB->end());
2418 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
2419
2420 // Add the true and fallthrough blocks as its successors.
2421 BB->addSuccessor(copy0MBB);
2422 BB->addSuccessor(sinkMBB);
2423
Dale Johannesend552eee2009-02-13 02:31:35 +00002424 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00002425
Chris Lattnerd23405e2008-03-17 03:21:36 +00002426 // copy0MBB:
2427 // %FalseValue = ...
2428 // # fallthrough to sinkMBB
2429 BB = copy0MBB;
Anton Korobeynikov53835702008-10-10 20:27:31 +00002430
Chris Lattnerd23405e2008-03-17 03:21:36 +00002431 // Update machine-CFG edges
2432 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00002433
Chris Lattnerd23405e2008-03-17 03:21:36 +00002434 // sinkMBB:
2435 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2436 // ...
2437 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00002438 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattnerd23405e2008-03-17 03:21:36 +00002439 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
2440 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00002441
Dan Gohman14152b42010-07-06 20:24:04 +00002442 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattnerd23405e2008-03-17 03:21:36 +00002443 return BB;
2444}
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00002445
2446//===----------------------------------------------------------------------===//
2447// Sparc Inline Assembly Support
2448//===----------------------------------------------------------------------===//
2449
2450/// getConstraintType - Given a constraint letter, return the type of
2451/// constraint it is for this target.
2452SparcTargetLowering::ConstraintType
2453SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
2454 if (Constraint.size() == 1) {
2455 switch (Constraint[0]) {
2456 default: break;
2457 case 'r': return C_RegisterClass;
2458 }
2459 }
2460
2461 return TargetLowering::getConstraintType(Constraint);
2462}
2463
2464std::pair<unsigned, const TargetRegisterClass*>
2465SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +00002466 MVT VT) const {
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00002467 if (Constraint.size() == 1) {
2468 switch (Constraint[0]) {
2469 case 'r':
Craig Topperc9099502012-04-20 06:31:50 +00002470 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00002471 }
2472 }
2473
2474 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2475}
2476
Dan Gohman6520e202008-10-18 02:06:02 +00002477bool
2478SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2479 // The Sparc target isn't yet aware of offsets.
2480 return false;
2481}