blob: a9633d22f901a6919e99566d00eea648a8c7a8d7 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000018// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
Evan Cheng68c47cb2007-01-05 07:55:56 +000021def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman30a0de92008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000025
Evan Cheng8ca29322006-11-10 21:43:37 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000029 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000030def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000032def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 [SDNPCommutative, SDNPAssociative]>;
Dan Gohman20382522007-07-10 00:05:58 +000034def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000036def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengfef922a2007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Chenge5f62042007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
Nate Begemanb9a47b82009-02-23 08:49:38 +000040 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begeman14d12ca2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000046def X86pinsrb : SDNode<"X86ISD::PINSRB",
Nate Begeman14d12ca2008-02-11 04:19:36 +000047 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000049def X86pinsrw : SDNode<"X86ISD::PINSRW",
Nate Begeman14d12ca2008-02-11 04:19:36 +000050 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000052def X86insrtps : SDNode<"X86ISD::INSERTPS",
Nate Begeman14d12ca2008-02-11 04:19:36 +000053 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherfbd66872009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chengd880b972008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengf26ffe92008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman30a0de92008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Evan Chengc60bd972006-03-25 09:37:23 +000071
Chris Lattnerd486d772010-03-28 05:07:17 +000072def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
73 SDTCisVT<1, v4f32>,
74 SDTCisVT<2, v4f32>]>;
Eric Christopher71c67532009-07-29 00:28:05 +000075def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
76
Evan Cheng2246f842006-03-18 01:23:20 +000077//===----------------------------------------------------------------------===//
Chris Lattner3a7cd952006-10-07 21:55:32 +000078// SSE Complex Patterns
79//===----------------------------------------------------------------------===//
80
81// These are 'extloads' from a scalar to the low element of a vector, zeroing
82// the top elements. These are used for the SSE 'ss' and 'sd' instruction
83// forms.
Rafael Espindola094fad32009-04-08 21:14:34 +000084def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000085 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindola094fad32009-04-08 21:14:34 +000086def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000087 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +000088
89def ssmem : Operand<v4f32> {
90 let PrintMethod = "printf32mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000091 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000092 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000093}
94def sdmem : Operand<v2f64> {
95 let PrintMethod = "printf64mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000096 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000097 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000098}
99
100//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +0000101// SSE pattern fragments
102//===----------------------------------------------------------------------===//
103
Evan Cheng2246f842006-03-18 01:23:20 +0000104def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
105def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Dan Gohman01976302007-06-25 15:19:03 +0000106def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +0000107def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +0000108
Dan Gohmand3006222007-07-27 17:16:43 +0000109// Like 'store', but always requires vector alignment.
Dan Gohman4106f372007-07-18 20:23:34 +0000110def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman33586292008-10-15 06:50:19 +0000111 (store node:$val, node:$ptr), [{
112 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000113}]>;
114
Dan Gohmand3006222007-07-27 17:16:43 +0000115// Like 'load', but always requires vector alignment.
Dan Gohman33586292008-10-15 06:50:19 +0000116def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
117 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000118}]>;
119
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000120def alignedloadfsf32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000121 (f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000122def alignedloadfsf64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000123 (f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000124def alignedloadv4f32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000125 (v4f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000126def alignedloadv2f64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000127 (v2f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000128def alignedloadv4i32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000129 (v4i32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000130def alignedloadv2i64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000131 (v2i64 (alignedload node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000132
133// Like 'load', but uses special alignment checks suitable for use in
134// memory operands in most SSE instructions, which are required to
David Greene95eb2ee2010-01-11 16:29:42 +0000135// be naturally aligned on some targets but not on others. If the subtarget
136// allows unaligned accesses, match any load, though this may require
137// setting a feature bit in the processor (on startup, for example).
138// Opteron 10h and later implement such a feature.
Dan Gohman33586292008-10-15 06:50:19 +0000139def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
David Greene95eb2ee2010-01-11 16:29:42 +0000140 return Subtarget->hasVectorUAMem()
141 || cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000142}]>;
143
Dan Gohmand3006222007-07-27 17:16:43 +0000144def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
145def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000146def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
147def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
148def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
149def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begemanfea2be52008-02-09 23:46:37 +0000150def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000151
Bill Wendling01284b42007-08-11 09:52:53 +0000152// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
153// 16-byte boundary.
Nate Begemanfea2be52008-02-09 23:46:37 +0000154// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohmana7250dd2008-10-16 00:03:00 +0000155def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman33586292008-10-15 06:50:19 +0000156 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling01284b42007-08-11 09:52:53 +0000157}]>;
158
159def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling01284b42007-08-11 09:52:53 +0000160def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
161def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
162def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
163
David Greene8939b0d2010-02-16 20:50:18 +0000164// MOVNT Support
165// Like 'store', but requires the non-temporal bit to be set
166def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
167 (st node:$val, node:$ptr), [{
168 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
169 return ST->isNonTemporal();
170 return false;
171}]>;
172
173def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
174 (st node:$val, node:$ptr), [{
175 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
176 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
177 ST->getAddressingMode() == ISD::UNINDEXED &&
178 ST->getAlignment() >= 16;
179 return false;
180}]>;
181
182def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
183 (st node:$val, node:$ptr), [{
184 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
185 return ST->isNonTemporal() &&
186 ST->getAlignment() < 16;
187 return false;
188}]>;
189
Evan Cheng1b32f222006-03-30 07:33:32 +0000190def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
191def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +0000192def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
193def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +0000194def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
195def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
196
Evan Chengca57f782008-09-24 23:27:55 +0000197def vzmovl_v2i64 : PatFrag<(ops node:$src),
198 (bitconvert (v2i64 (X86vzmovl
199 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
200def vzmovl_v4i32 : PatFrag<(ops node:$src),
201 (bitconvert (v4i32 (X86vzmovl
202 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
203
204def vzload_v2i64 : PatFrag<(ops node:$src),
205 (bitconvert (v2i64 (X86vzload node:$src)))>;
206
207
Evan Cheng386031a2006-03-24 07:29:27 +0000208def fp32imm0 : PatLeaf<(f32 fpimm), [{
209 return N->isExactlyValue(+0.0);
210}]>;
211
Evan Cheng89321162009-10-28 06:30:34 +0000212// BYTE_imm - Transform bit immediates into byte immediates.
213def BYTE_imm : SDNodeXForm<imm, [{
Evan Chengff65e382006-04-04 21:49:39 +0000214 // Transformation function: imm >> 3
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return getI32Imm(N->getZExtValue() >> 3);
Evan Chengff65e382006-04-04 21:49:39 +0000216}]>;
217
Evan Cheng63d33002006-03-22 08:01:21 +0000218// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
219// SHUFP* etc. imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000220def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng63d33002006-03-22 08:01:21 +0000221 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +0000222}]>;
223
Eric Christopher44b93ff2009-07-31 20:07:27 +0000224// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000225// PSHUFHW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000226def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000227 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
228}]>;
229
Eric Christopher44b93ff2009-07-31 20:07:27 +0000230// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000231// PSHUFLW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000232def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000233 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
234}]>;
235
Nate Begemana09008b2009-10-19 02:17:23 +0000236// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
237// a PALIGNR imm.
238def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
239 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
240}]>;
241
Nate Begeman9008ca62009-04-27 18:41:29 +0000242def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
243 (vector_shuffle node:$lhs, node:$rhs), [{
244 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
245 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
246}]>;
247
248def movddup : PatFrag<(ops node:$lhs, node:$rhs),
249 (vector_shuffle node:$lhs, node:$rhs), [{
250 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
251}]>;
252
253def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
254 (vector_shuffle node:$lhs, node:$rhs), [{
255 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
256}]>;
257
258def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
259 (vector_shuffle node:$lhs, node:$rhs), [{
260 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
261}]>;
262
Nate Begeman0b10b912009-11-07 23:17:15 +0000263def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
264 (vector_shuffle node:$lhs, node:$rhs), [{
265 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
Nate Begeman9008ca62009-04-27 18:41:29 +0000266}]>;
267
268def movlp : PatFrag<(ops node:$lhs, node:$rhs),
269 (vector_shuffle node:$lhs, node:$rhs), [{
270 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
271}]>;
272
273def movl : PatFrag<(ops node:$lhs, node:$rhs),
274 (vector_shuffle node:$lhs, node:$rhs), [{
275 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
276}]>;
277
278def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
279 (vector_shuffle node:$lhs, node:$rhs), [{
280 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
281}]>;
282
283def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
284 (vector_shuffle node:$lhs, node:$rhs), [{
285 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
286}]>;
287
288def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
289 (vector_shuffle node:$lhs, node:$rhs), [{
290 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
291}]>;
292
293def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
294 (vector_shuffle node:$lhs, node:$rhs), [{
295 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
296}]>;
297
298def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
299 (vector_shuffle node:$lhs, node:$rhs), [{
300 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
301}]>;
302
303def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
304 (vector_shuffle node:$lhs, node:$rhs), [{
305 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
306}]>;
307
308def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
309 (vector_shuffle node:$lhs, node:$rhs), [{
310 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng691c9232006-03-29 19:02:40 +0000311}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000312
Nate Begeman9008ca62009-04-27 18:41:29 +0000313def shufp : PatFrag<(ops node:$lhs, node:$rhs),
314 (vector_shuffle node:$lhs, node:$rhs), [{
315 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng14aed5e2006-03-24 01:18:28 +0000316}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000317
Nate Begeman9008ca62009-04-27 18:41:29 +0000318def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
319 (vector_shuffle node:$lhs, node:$rhs), [{
320 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000321}], SHUFFLE_get_pshufhw_imm>;
322
Nate Begeman9008ca62009-04-27 18:41:29 +0000323def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
324 (vector_shuffle node:$lhs, node:$rhs), [{
325 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000326}], SHUFFLE_get_pshuflw_imm>;
327
Nate Begemana09008b2009-10-19 02:17:23 +0000328def palign : PatFrag<(ops node:$lhs, node:$rhs),
329 (vector_shuffle node:$lhs, node:$rhs), [{
330 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
331}], SHUFFLE_get_palign_imm>;
332
Evan Cheng06a8aa12006-03-17 19:55:52 +0000333//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000334// SSE scalar FP Instructions
335//===----------------------------------------------------------------------===//
336
Dan Gohman533297b2009-10-29 18:10:34 +0000337// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
338// instruction selection into a branch sequence.
339let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000340 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000341 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000342 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000343 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
344 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000346 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000347 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000348 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
349 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000350 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000351 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000352 "#CMOV_V4F32 PSEUDO!",
353 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000354 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
355 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000356 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000357 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000358 "#CMOV_V2F64 PSEUDO!",
359 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000360 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
361 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000362 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000363 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000364 "#CMOV_V2I64 PSEUDO!",
365 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000366 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +0000367 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000368}
369
Bill Wendlingddd35322007-05-02 23:11:52 +0000370//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000371// SSE 1 & 2 Instructions Classes
372//===----------------------------------------------------------------------===//
373
374/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
375multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000376 RegisterClass RC, X86MemOperand x86memop> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000377 let isCommutable = 1 in {
378 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
379 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
380 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000381 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000382 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
383}
384
385/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
386multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
387 string asm, string SSEVer, string FPSizeStr,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000388 Operand memopr, ComplexPattern mem_cpat> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000389 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
390 asm, [(set RC:$dst, (
391 !nameconcat<Intrinsic>("int_x86_sse",
392 !strconcat(SSEVer, !strconcat("_",
393 !strconcat(OpcodeStr, FPSizeStr))))
394 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000395 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000396 asm, [(set RC:$dst, (
397 !nameconcat<Intrinsic>("int_x86_sse",
398 !strconcat(SSEVer, !strconcat("_",
399 !strconcat(OpcodeStr, FPSizeStr))))
400 RC:$src1, mem_cpat:$src2))]>;
401}
402
403/// sse12_fp_packed - SSE 1 & 2 packed instructions class
404multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
405 RegisterClass RC, ValueType vt,
406 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000407 Domain d, bit MayLoad = 0> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000408 let isCommutable = 1 in
409 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
410 OpcodeStr, [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))],d>;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000411 let mayLoad = MayLoad in
412 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
413 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1,
414 (mem_frag addr:$src2)))],d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000415}
416
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000417/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
418multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
419 string OpcodeStr, X86MemOperand x86memop,
420 list<dag> pat_rr, list<dag> pat_rm> {
421 let isCommutable = 1 in
422 def rr : PI<opc, MRMSrcReg, (outs RC:$dst),
423 (ins RC:$src1, RC:$src2), OpcodeStr, pat_rr, d>;
424 def rm : PI<opc, MRMSrcMem, (outs RC:$dst),
425 (ins RC:$src1, x86memop:$src2), OpcodeStr, pat_rm, d>;
426}
427
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000428/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
429multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
430 string asm, string SSEVer, string FPSizeStr,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000431 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000432 Domain d> {
433 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
434 asm, [(set RC:$dst, (
435 !nameconcat<Intrinsic>("int_x86_sse",
436 !strconcat(SSEVer, !strconcat("_",
437 !strconcat(OpcodeStr, FPSizeStr))))
438 RC:$src1, RC:$src2))], d>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000439 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000440 asm, [(set RC:$dst, (
441 !nameconcat<Intrinsic>("int_x86_sse",
442 !strconcat(SSEVer, !strconcat("_",
443 !strconcat(OpcodeStr, FPSizeStr))))
444 RC:$src1, (mem_frag addr:$src2)))], d>;
445}
446
447//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +0000448// SSE1 Instructions
449//===----------------------------------------------------------------------===//
450
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000451// Conversion Instructions
Evan Chengc46349d2006-03-28 23:51:43 +0000452
Evan Chengd2a6d542006-04-12 23:42:44 +0000453// Match intrinsics which expect XMM operand(s).
Sean Callanan108934c2009-12-18 00:01:26 +0000454def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
455 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
456def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
457 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
458
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000459def CVTDQ2PSrr : PSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
460 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
461def CVTDQ2PSrm : PSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
462 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
Dale Johannesenc7842082007-10-30 22:15:38 +0000463
Evan Chengd2a6d542006-04-12 23:42:44 +0000464// Aliases for intrinsics
Evan Cheng64d80e32007-07-19 01:14:50 +0000465def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000466 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000467 [(set GR32:$dst,
468 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000469def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000470 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000471 [(set GR32:$dst,
472 (int_x86_sse_cvttss2si(load addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000473
Evan Chenge9083d62008-03-05 08:19:16 +0000474let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +0000475 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000476 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000477 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000478 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
479 GR32:$src2))]>;
480 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000481 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000482 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000483 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
484 (loadi32 addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000485}
Evan Chengd03db7a2006-04-12 05:20:24 +0000486
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000487// Compare Instructions
488let Defs = [EFLAGS] in {
489def COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
490 "comiss\t{$src2, $src1|$src1, $src2}", []>;
491def COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
492 "comiss\t{$src2, $src1|$src1, $src2}", []>;
493} // Defs = [EFLAGS]
494
495//===----------------------------------------------------------------------===//
496// SSE 1 & 2 - Move Instructions
497//===----------------------------------------------------------------------===//
498
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000499class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
500 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
501 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
502
503// Loading from memory automatically zeroing upper bits.
504class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
505 PatFrag mem_pat, string OpcodeStr> :
506 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
507 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
508 [(set RC:$dst, (mem_pat addr:$src))]>;
509
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000510// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
511// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
512// is used instead. Register-to-register movss/movsd is not modeled as an
513// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
514// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000515let isAsmParserOnly = 1 in {
516 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
517 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
518 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
519 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
520
521 let canFoldAsLoad = 1, isReMaterializable = 1 in {
522 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
523
524 let AddedComplexity = 20 in
525 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
526 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000527}
528
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000529let Constraints = "$src1 = $dst" in {
530 def MOVSSrr : sse12_move_rr<FR32, v4f32,
531 "movss\t{$src2, $dst|$dst, $src2}">, XS;
532 def MOVSDrr : sse12_move_rr<FR64, v2f64,
533 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
534}
535
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000536let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000537 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
538
539 let AddedComplexity = 20 in
540 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000541}
542
543let AddedComplexity = 15 in {
544// Extract the low 32-bit value from one vector and insert it into another.
545def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
546 (MOVSSrr (v4f32 VR128:$src1),
547 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
548// Extract the low 64-bit value from one vector and insert it into another.
549def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
550 (MOVSDrr (v2f64 VR128:$src1),
551 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
552}
553
554// Implicitly promote a 32-bit scalar to a vector.
555def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
556 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
557// Implicitly promote a 64-bit scalar to a vector.
558def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
559 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
560
561let AddedComplexity = 20 in {
562// MOVSSrm zeros the high parts of the register; represent this
563// with SUBREG_TO_REG.
564def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
565 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
566def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
567 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
568def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
569 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
570// MOVSDrm zeros the high parts of the register; represent this
571// with SUBREG_TO_REG.
572def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
573 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
574def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
575 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
576def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
577 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
578def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
579 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
580def : Pat<(v2f64 (X86vzload addr:$src)),
581 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
582}
583
584// Store scalar value to memory.
585def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
586 "movss\t{$src, $dst|$dst, $src}",
587 [(store FR32:$src, addr:$dst)]>;
588def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
589 "movsd\t{$src, $dst|$dst, $src}",
590 [(store FR64:$src, addr:$dst)]>;
591
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000592let isAsmParserOnly = 1 in {
593def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
594 "movss\t{$src, $dst|$dst, $src}",
595 [(store FR32:$src, addr:$dst)]>, XS, VEX_4V;
596def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
597 "movsd\t{$src, $dst|$dst, $src}",
598 [(store FR64:$src, addr:$dst)]>, XD, VEX_4V;
599}
600
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000601// Extract and store.
602def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
603 addr:$dst),
604 (MOVSSmr addr:$dst,
605 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
606def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
607 addr:$dst),
608 (MOVSDmr addr:$dst,
609 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
610
611//===----------------------------------------------------------------------===//
612// SSE 1 & 2 - Conversion Instructions
613//===----------------------------------------------------------------------===//
614
615// Conversion instructions
616def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
617 "cvttss2si\t{$src, $dst|$dst, $src}",
618 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
619def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
620 "cvttss2si\t{$src, $dst|$dst, $src}",
621 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
622def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
623 "cvttsd2si\t{$src, $dst|$dst, $src}",
624 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
625def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
626 "cvttsd2si\t{$src, $dst|$dst, $src}",
627 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
628
629def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
630 "cvtsi2ss\t{$src, $dst|$dst, $src}",
631 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
632def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
633 "cvtsi2ss\t{$src, $dst|$dst, $src}",
634 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
635def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
636 "cvtsi2sd\t{$src, $dst|$dst, $src}",
637 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
638def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
639 "cvtsi2sd\t{$src, $dst|$dst, $src}",
640 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
641
642// Match intrinsics which expect XMM operand(s).
643def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
644 "cvtss2si\t{$src, $dst|$dst, $src}",
645 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
646def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
647 "cvtss2si\t{$src, $dst|$dst, $src}",
648 [(set GR32:$dst, (int_x86_sse_cvtss2si
649 (load addr:$src)))]>;
650def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
651 "cvtsd2si\t{$src, $dst|$dst, $src}",
652 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
653def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
654 "cvtsd2si\t{$src, $dst|$dst, $src}",
655 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
656 (load addr:$src)))]>;
657
658// Match intrinsics which expect MM and XMM operand(s).
659def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
660 "cvtps2pi\t{$src, $dst|$dst, $src}",
661 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
662def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
663 "cvtps2pi\t{$src, $dst|$dst, $src}",
664 [(set VR64:$dst, (int_x86_sse_cvtps2pi
665 (load addr:$src)))]>;
666def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
667 "cvtpd2pi\t{$src, $dst|$dst, $src}",
668 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
669def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
670 "cvtpd2pi\t{$src, $dst|$dst, $src}",
671 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
672 (memop addr:$src)))]>;
673
674// Match intrinsics which expect MM and XMM operand(s).
675def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
676 "cvttps2pi\t{$src, $dst|$dst, $src}",
677 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
678def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
679 "cvttps2pi\t{$src, $dst|$dst, $src}",
680 [(set VR64:$dst, (int_x86_sse_cvttps2pi
681 (load addr:$src)))]>;
682def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
683 "cvttpd2pi\t{$src, $dst|$dst, $src}",
684 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
685def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
686 "cvttpd2pi\t{$src, $dst|$dst, $src}",
687 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
688 (memop addr:$src)))]>;
689
690let Constraints = "$src1 = $dst" in {
691 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
692 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
693 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
694 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
695 VR64:$src2))]>;
696 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
697 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
698 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
699 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
700 (load addr:$src2)))]>;
701}
702
703//===----------------------------------------------------------------------===//
704// SSE 1 & 2 - Compare Instructions
705//===----------------------------------------------------------------------===//
706
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000707// Comparison instructions
Dan Gohmanb1347092009-01-09 02:27:34 +0000708let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000709 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000710 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000711 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000712 let mayLoad = 1 in
Eric Christopher44b93ff2009-07-31 20:07:27 +0000713 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000714 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000715 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Daniel Dunbar79373682010-05-25 18:40:53 +0000716
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000717 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
718 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
719 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
720 let mayLoad = 1 in
721 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
722 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
723 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
724
725// Accept explicit immediate argument form instead of comparison code.
Daniel Dunbar79373682010-05-25 18:40:53 +0000726let isAsmParserOnly = 1 in {
727 def CMPSSrr_alt : SSIi8<0xC2, MRMSrcReg,
728 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, i8imm:$src2),
729 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000730 let mayLoad = 1 in
Daniel Dunbar79373682010-05-25 18:40:53 +0000731 def CMPSSrm_alt : SSIi8<0xC2, MRMSrcMem,
732 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, i8imm:$src2),
733 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000734
735 def CMPSDrr_alt : SDIi8<0xC2, MRMSrcReg,
736 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, i8imm:$src2),
737 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
738 let mayLoad = 1 in
739 def CMPSDrm_alt : SDIi8<0xC2, MRMSrcMem,
740 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, i8imm:$src2),
741 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
Daniel Dunbar79373682010-05-25 18:40:53 +0000742}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000743}
744
Evan Cheng24f2ea32007-09-14 21:48:26 +0000745let Defs = [EFLAGS] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000746def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000747 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000748 [(set EFLAGS, (X86cmp FR32:$src1, FR32:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000749def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000750 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000751 [(set EFLAGS, (X86cmp FR32:$src1, (loadf32 addr:$src2)))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000752def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
753 "ucomisd\t{$src2, $src1|$src1, $src2}",
754 [(set EFLAGS, (X86cmp FR64:$src1, FR64:$src2))]>;
755def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
756 "ucomisd\t{$src2, $src1|$src1, $src2}",
757 [(set EFLAGS, (X86cmp FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000758} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000759
Evan Cheng0876aa52006-03-30 06:21:22 +0000760// Aliases to match intrinsics which expect XMM operand(s).
Evan Chenge9083d62008-03-05 08:19:16 +0000761let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000762 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000763 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000764 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000765 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000766 [(set VR128:$dst, (int_x86_sse_cmp_ss
Sean Callanan108934c2009-12-18 00:01:26 +0000767 VR128:$src1,
768 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000769 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000770 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000771 (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000772 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000773 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
774 (load addr:$src), imm:$cc))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000775
776 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
777 (outs VR128:$dst),
778 (ins VR128:$src1, VR128:$src, SSECC:$cc),
779 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
780 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
781 VR128:$src, imm:$cc))]>;
782 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
783 (outs VR128:$dst),
784 (ins VR128:$src1, f64mem:$src, SSECC:$cc),
785 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
786 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
787 (load addr:$src), imm:$cc))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000788}
789
Evan Cheng24f2ea32007-09-14 21:48:26 +0000790let Defs = [EFLAGS] in {
Dan Gohmanb1347092009-01-09 02:27:34 +0000791def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000792 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000793 [(set EFLAGS, (X86ucomi (v4f32 VR128:$src1),
794 VR128:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000795def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000796 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000797 [(set EFLAGS, (X86ucomi (v4f32 VR128:$src1),
798 (load addr:$src2)))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000799def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
800 "ucomisd\t{$src2, $src1|$src1, $src2}",
801 [(set EFLAGS, (X86ucomi (v2f64 VR128:$src1),
802 VR128:$src2))]>;
803def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
804 "ucomisd\t{$src2, $src1|$src1, $src2}",
805 [(set EFLAGS, (X86ucomi (v2f64 VR128:$src1),
806 (load addr:$src2)))]>;
Evan Cheng0488db92007-09-25 01:57:46 +0000807
Dan Gohmanb1347092009-01-09 02:27:34 +0000808def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000809 "comiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000810 [(set EFLAGS, (X86comi (v4f32 VR128:$src1),
811 VR128:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000812def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000813 "comiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000814 [(set EFLAGS, (X86comi (v4f32 VR128:$src1),
815 (load addr:$src2)))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000816def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
817 "comisd\t{$src2, $src1|$src1, $src2}",
818 [(set EFLAGS, (X86comi (v2f64 VR128:$src1),
819 VR128:$src2))]>;
820def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
821 "comisd\t{$src2, $src1|$src1, $src2}",
822 [(set EFLAGS, (X86comi (v2f64 VR128:$src1),
823 (load addr:$src2)))]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000824} // Defs = [EFLAGS]
Evan Cheng0876aa52006-03-30 06:21:22 +0000825
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000826// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
827// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000828
829// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +0000830let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000831 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +0000832 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +0000833def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
834 [(set FR32:$dst, fp32imm0)]>,
835 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000836def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
837 [(set FR64:$dst, fpimm0)]>,
838 Requires<[HasSSE2]>, TB, OpSize;
839}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000840
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000841// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
842// bits are disregarded.
843let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000844def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000845 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000846def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
847 "movapd\t{$src, $dst|$dst, $src}", []>;
848}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000849
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000850// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
851// bits are disregarded.
852let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000853def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000854 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +0000855 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000856def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
857 "movapd\t{$src, $dst|$dst, $src}",
858 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
859}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000860
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +0000861//===----------------------------------------------------------------------===//
862// SSE 1 & 2 - Logical Instructions
863//===----------------------------------------------------------------------===//
864
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000865/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
866///
867multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000868 SDNode OpNode, bit MayLoad = 0> {
869 let isAsmParserOnly = 1 in {
870 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
871 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode, FR32,
872 f32, f128mem, memopfsf32, SSEPackedSingle, MayLoad>, VEX_4V;
873
874 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
875 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode, FR64,
876 f64, f128mem, memopfsf64, SSEPackedDouble, MayLoad>, OpSize,
877 VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000878 }
879
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000880 let Constraints = "$src1 = $dst" in {
881 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
882 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, FR32, f32,
883 f128mem, memopfsf32, SSEPackedSingle, MayLoad>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000884
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000885 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
886 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, FR64, f64,
887 f128mem, memopfsf64, SSEPackedDouble, MayLoad>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000888 }
889}
890
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000891// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000892defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
893defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
894defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000895
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000896let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
897 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef, 1>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000898
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +0000899/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
900///
901multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
902 SDNode OpNode, int HasPat = 0,
903 list<list<dag>> Pattern = []> {
904 let isAsmParserOnly = 1 in {
905 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
906 !strconcat(OpcodeStr, "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
907 f128mem,
908 !if(HasPat, Pattern[0], // rr
909 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
910 VR128:$src2)))]),
911 !if(HasPat, Pattern[2], // rm
912 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
913 (memopv2i64 addr:$src2)))])>,
914 VEX_4V;
915
916 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
917 !strconcat(OpcodeStr, "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
918 f128mem,
919 !if(HasPat, Pattern[1], // rr
920 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
921 (bc_v2i64 (v2f64
922 VR128:$src2))))]),
923 !if(HasPat, Pattern[3], // rm
924 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
925 (memopv2i64 addr:$src2)))])>,
926 OpSize, VEX_4V;
927 }
928 let Constraints = "$src1 = $dst" in {
929 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
930 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"), f128mem,
931 !if(HasPat, Pattern[0], // rr
932 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
933 VR128:$src2)))]),
934 !if(HasPat, Pattern[2], // rm
935 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
936 (memopv2i64 addr:$src2)))])>, TB;
937
938 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
939 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"), f128mem,
940 !if(HasPat, Pattern[1], // rr
941 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
942 (bc_v2i64 (v2f64
943 VR128:$src2))))]),
944 !if(HasPat, Pattern[3], // rm
945 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
946 (memopv2i64 addr:$src2)))])>,
947 TB, OpSize;
948 }
949}
950
951defm AND : sse12_fp_packed_logical<0x54, "and", and>;
952defm OR : sse12_fp_packed_logical<0x56, "or", or>;
953defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
954let isCommutable = 0 in
955 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
956 // single r+r
957 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
958 (bc_v2i64 (v4i32 immAllOnesV))),
959 VR128:$src2)))],
960 // double r+r
961 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
962 (bc_v2i64 (v2f64 VR128:$src2))))],
963 // single r+m
964 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
965 (bc_v2i64 (v4i32 immAllOnesV))),
966 (memopv2i64 addr:$src2))))],
967 // double r+m
968 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
969 (memopv2i64 addr:$src2)))]]>;
970
971//===----------------------------------------------------------------------===//
972// SSE 1 & 2 - Arithmetic Instructions
973//===----------------------------------------------------------------------===//
974
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000975/// basic_sse12_fp_binop_rm - SSE 1 & 2 binops come in both scalar and
976/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +0000977///
Dan Gohman20382522007-07-10 00:05:58 +0000978/// In addition, we also have a special variant of the scalar form here to
979/// represent the associated intrinsic operation. This form is unlike the
980/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +0000981/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +0000982///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +0000983/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +0000984///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000985multiclass basic_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +0000986 SDNode OpNode> {
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +0000987
Bruno Cardoso Lopesfda1acb2010-06-19 00:09:27 +0000988 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +0000989 defm V#NAME#SS : sse12_fp_scalar<opc,
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +0000990 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +0000991 OpNode, FR32, f32mem>, XS, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +0000992
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +0000993 defm V#NAME#SD : sse12_fp_scalar<opc,
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +0000994 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +0000995 OpNode, FR64, f64mem>, XD, VEX_4V;
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +0000996
997 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
998 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
999 VR128, v4f32, f128mem, memopv4f32, SSEPackedSingle>,
1000 VEX_4V;
1001
1002 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1003 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1004 VR128, v2f64, f128mem, memopv2f64, SSEPackedDouble>,
1005 OpSize, VEX_4V;
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001006
1007 defm V#NAME#SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1008 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1009 "", "_ss", ssmem, sse_load_f32>, XS, VEX_4V;
1010
1011 defm V#NAME#SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1012 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1013 "2", "_sd", sdmem, sse_load_f64>, XD, VEX_4V;
Bill Wendlingddd35322007-05-02 23:11:52 +00001014 }
1015
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001016 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001017 defm SS : sse12_fp_scalar<opc,
1018 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
1019 OpNode, FR32, f32mem>, XS;
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001020
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001021 defm SD : sse12_fp_scalar<opc,
1022 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
1023 OpNode, FR64, f64mem>, XD;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001024
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001025 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1026 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v4f32,
1027 f128mem, memopv4f32, SSEPackedSingle>, TB;
Dan Gohman20382522007-07-10 00:05:58 +00001028
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001029 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1030 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v2f64,
1031 f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopescf125d02010-06-12 01:53:48 +00001032
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001033 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001034 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001035 "", "_ss", ssmem, sse_load_f32>, XS;
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001036
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001037 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001038 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001039 "2", "_sd", sdmem, sse_load_f64>, XD;
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +00001040 }
Bill Wendlingddd35322007-05-02 23:11:52 +00001041}
Bill Wendlingddd35322007-05-02 23:11:52 +00001042
1043// Arithmetic instructions
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001044defm ADD : basic_sse12_fp_binop_rm<0x58, "add", fadd>;
1045defm MUL : basic_sse12_fp_binop_rm<0x59, "mul", fmul>;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001046
1047let isCommutable = 0 in {
1048 defm SUB : basic_sse12_fp_binop_rm<0x5C, "sub", fsub>;
1049 defm DIV : basic_sse12_fp_binop_rm<0x5E, "div", fdiv>;
1050}
Bill Wendlingddd35322007-05-02 23:11:52 +00001051
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001052/// sse12_fp_binop_rm - Other SSE 1 & 2 binops
Dan Gohman20382522007-07-10 00:05:58 +00001053///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001054/// This multiclass is like basic_sse12_fp_binop_rm, with the addition of
Dan Gohman20382522007-07-10 00:05:58 +00001055/// instructions for a full-vector intrinsic form. Operations that map
1056/// onto C operators don't use this form since they just use the plain
1057/// vector form instead of having a separate vector intrinsic form.
1058///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001059multiclass sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001060 SDNode OpNode> {
Dan Gohman20382522007-07-10 00:05:58 +00001061
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001062 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001063 // Scalar operation, reg+reg.
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001064 defm V#NAME#SS : sse12_fp_scalar<opc,
1065 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1066 OpNode, FR32, f32mem>, XS, VEX_4V;
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001067
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001068 defm V#NAME#SD : sse12_fp_scalar<opc,
1069 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1070 OpNode, FR64, f64mem>, XD, VEX_4V;
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001071
1072 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1073 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1074 VR128, v4f32, f128mem, memopv4f32, SSEPackedSingle>,
1075 VEX_4V;
1076
1077 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1078 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1079 VR128, v2f64, f128mem, memopv2f64, SSEPackedDouble>,
1080 OpSize, VEX_4V;
1081
1082 defm V#NAME#SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1083 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1084 "", "_ss", ssmem, sse_load_f32>, XS, VEX_4V;
1085
1086 defm V#NAME#SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1087 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1088 "2", "_sd", sdmem, sse_load_f64>, XD, VEX_4V;
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001089
1090 defm V#NAME#PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1091 !strconcat(OpcodeStr, "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1092 "", "_ps", f128mem, memopv4f32, SSEPackedSingle>, VEX_4V;
1093
1094 defm V#NAME#PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1095 !strconcat(OpcodeStr, "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1096 "2", "_pd", f128mem, memopv2f64, SSEPackedDouble>, OpSize,
1097 VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001098 }
1099
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001100 let Constraints = "$src1 = $dst" in {
1101 // Scalar operation, reg+reg.
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001102 defm SS : sse12_fp_scalar<opc,
1103 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
1104 OpNode, FR32, f32mem>, XS;
1105 defm SD : sse12_fp_scalar<opc,
1106 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
1107 OpNode, FR64, f64mem>, XD;
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001108 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1109 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v4f32,
1110 f128mem, memopv4f32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001111
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001112 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1113 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v2f64,
1114 f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Dan Gohman20382522007-07-10 00:05:58 +00001115
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001116 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001117 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001118 "", "_ss", ssmem, sse_load_f32>, XS;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001119
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001120 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001121 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001122 "2", "_sd", sdmem, sse_load_f64>, XD;
Dan Gohman20382522007-07-10 00:05:58 +00001123
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001124 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001125 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001126 "", "_ps", f128mem, memopv4f32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001127
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001128 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001129 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001130 "2", "_pd", f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Dan Gohman20382522007-07-10 00:05:58 +00001131 }
Dan Gohman20382522007-07-10 00:05:58 +00001132}
1133
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001134let isCommutable = 0 in {
1135 defm MAX : sse12_fp_binop_rm<0x5F, "max", X86fmax>;
1136 defm MIN : sse12_fp_binop_rm<0x5D, "min", X86fmin>;
1137}
Bill Wendlingddd35322007-05-02 23:11:52 +00001138
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001139//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001140// SSE packed FP Instructions
Evan Chengc12e6c42006-03-19 09:38:54 +00001141
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001142// Move Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00001143let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001144def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001145 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001146let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001147def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001148 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001149 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001150
Evan Cheng64d80e32007-07-19 01:14:50 +00001151def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001152 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001153 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001154
Chris Lattnerf77e0372008-01-11 06:59:07 +00001155let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001156def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001157 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001158let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001159def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001160 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001161 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001162def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001163 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001164 [(store (v4f32 VR128:$src), addr:$dst)]>;
1165
1166// Intrinsic forms of MOVUPS load and store
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001167let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001168def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001169 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001170 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001171def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001172 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001173 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001174
Evan Chenge9083d62008-03-05 08:19:16 +00001175let Constraints = "$src1 = $dst" in {
Dan Gohman32791e02007-06-25 15:44:19 +00001176 let AddedComplexity = 20 in {
1177 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001178 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001179 "movlps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001180 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001181 (movlp VR128:$src1,
1182 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohman32791e02007-06-25 15:44:19 +00001183 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001184 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001185 "movhps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001186 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001187 (movlhps VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001188 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohman32791e02007-06-25 15:44:19 +00001189 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001190} // Constraints = "$src1 = $dst"
Evan Cheng4fcb9222006-03-28 02:43:26 +00001191
Evan Chengb70ea0b2008-05-10 00:59:18 +00001192
Nate Begeman7cdba6d2010-02-12 01:10:45 +00001193def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
Chris Lattner3485b512010-03-08 18:57:56 +00001194 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
Nate Begeman7cdba6d2010-02-12 01:10:45 +00001195
Evan Cheng64d80e32007-07-19 01:14:50 +00001196def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001197 "movlps\t{$src, $dst|$dst, $src}",
Evan Cheng664ade72006-04-07 21:20:58 +00001198 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +00001199 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +00001200
Evan Cheng664ade72006-04-07 21:20:58 +00001201// v2f64 extract element 1 is always custom lowered to unpack high to low
1202// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng64d80e32007-07-19 01:14:50 +00001203def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001204 "movhps\t{$src, $dst|$dst, $src}",
Evan Cheng664ade72006-04-07 21:20:58 +00001205 [(store (f64 (vector_extract
Nate Begeman9008ca62009-04-27 18:41:29 +00001206 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
1207 (undef)), (iPTR 0))), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001208
Evan Chenge9083d62008-03-05 08:19:16 +00001209let Constraints = "$src1 = $dst" in {
Evan Chengb7a75a52008-09-26 23:41:32 +00001210let AddedComplexity = 20 in {
Evan Cheng0af934e2009-05-12 20:17:52 +00001211def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
1212 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001213 "movlhps\t{$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001214 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001215 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001216
Evan Cheng0af934e2009-05-12 20:17:52 +00001217def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
1218 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001219 "movhlps\t{$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001220 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001221 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00001222} // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001223} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001224
Nate Begemanec8eee22009-04-29 22:47:44 +00001225let AddedComplexity = 20 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00001226def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Chris Lattner3485b512010-03-08 18:57:56 +00001227 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
Nate Begemanec8eee22009-04-29 22:47:44 +00001228def : Pat<(v2i64 (movddup VR128:$src, (undef))),
Chris Lattner3485b512010-03-08 18:57:56 +00001229 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
Nate Begemanec8eee22009-04-29 22:47:44 +00001230}
Evan Cheng0b457f02008-09-25 20:50:48 +00001231
Bill Wendlingddd35322007-05-02 23:11:52 +00001232
1233
Dan Gohman20382522007-07-10 00:05:58 +00001234// Arithmetic
1235
1236/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001237///
Dan Gohman20382522007-07-10 00:05:58 +00001238/// In addition, we also have a special variant of the scalar form here to
1239/// represent the associated intrinsic operation. This form is unlike the
1240/// plain scalar form, in that it takes an entire vector (instead of a
1241/// scalar) and leaves the top elements undefined.
1242///
1243/// And, we have a special variant form for a full-vector intrinsic form.
1244///
1245/// These four forms can each have a reg or a mem operand, so there are a
1246/// total of eight "instructions".
1247///
1248multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
1249 SDNode OpNode,
1250 Intrinsic F32Int,
1251 Intrinsic V4F32Int,
1252 bit Commutable = 0> {
1253 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001254 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001255 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001256 [(set FR32:$dst, (OpNode FR32:$src))]> {
Bill Wendlingddd35322007-05-02 23:11:52 +00001257 let isCommutable = Commutable;
1258 }
1259
Dan Gohman20382522007-07-10 00:05:58 +00001260 // Scalar operation, mem.
Evan Cheng400073d2009-12-18 07:40:29 +00001261 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001262 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001263 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001264 Requires<[HasSSE1, OptForSize]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001265
Dan Gohman20382522007-07-10 00:05:58 +00001266 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001267 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001268 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001269 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
1270 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +00001271 }
1272
Dan Gohman20382522007-07-10 00:05:58 +00001273 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001274 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001275 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +00001276 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001277
1278 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001279 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001280 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001281 [(set VR128:$dst, (F32Int VR128:$src))]> {
1282 let isCommutable = Commutable;
1283 }
1284
1285 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001286 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001287 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001288 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
1289
1290 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +00001291 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001292 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001293 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
1294 let isCommutable = Commutable;
1295 }
1296
1297 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +00001298 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001299 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001300 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001301}
1302
Dan Gohman20382522007-07-10 00:05:58 +00001303// Square root.
1304defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
1305 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
1306
1307// Reciprocal approximations. Note that these typically require refinement
1308// in order to obtain suitable precision.
1309defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
1310 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
1311defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
1312 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
1313
Evan Chenge9083d62008-03-05 08:19:16 +00001314let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001315 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begemanc2616e42008-05-12 20:34:32 +00001316 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1317 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1318 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1319 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001320 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begemanc2616e42008-05-12 20:34:32 +00001321 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1322 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1323 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00001324 (memop addr:$src), imm:$cc))]>;
Bruno Cardoso Lopesc79e43a2010-06-21 18:36:04 +00001325 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
1326 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1327 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1328 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1329 VR128:$src, imm:$cc))]>;
1330 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
1331 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1332 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1333 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1334 (memop addr:$src), imm:$cc))]>;
Daniel Dunbar79373682010-05-25 18:40:53 +00001335
1336 // Accept explicit immediate argument form instead of comparison code.
1337let isAsmParserOnly = 1 in {
1338 def CMPPSrri_alt : PSIi8<0xC2, MRMSrcReg,
1339 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, i8imm:$src2),
1340 "cmpps\t{$src2, $src, $dst|$dst, $src, $src}", []>;
1341 def CMPPSrmi_alt : PSIi8<0xC2, MRMSrcMem,
1342 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, i8imm:$src2),
1343 "cmpps\t{$src2, $src, $dst|$dst, $src, $src}", []>;
Bruno Cardoso Lopesc79e43a2010-06-21 18:36:04 +00001344 def CMPPDrri_alt : PDIi8<0xC2, MRMSrcReg,
1345 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, i8imm:$src2),
1346 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
1347 def CMPPDrmi_alt : PDIi8<0xC2, MRMSrcMem,
1348 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, i8imm:$src2),
1349 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
Daniel Dunbar79373682010-05-25 18:40:53 +00001350}
Bill Wendlingddd35322007-05-02 23:11:52 +00001351}
Nate Begeman30a0de92008-07-17 16:51:19 +00001352def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
Chris Lattner3485b512010-03-08 18:57:56 +00001353 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00001354def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
Chris Lattner3485b512010-03-08 18:57:56 +00001355 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
Bruno Cardoso Lopesc79e43a2010-06-21 18:36:04 +00001356def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1357 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1358def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1359 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001360
1361// Shuffle and unpack instructions
Evan Chenge9083d62008-03-05 08:19:16 +00001362let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001363 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Eric Christopher44b93ff2009-07-31 20:07:27 +00001364 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001365 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001366 VR128:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001367 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001368 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001369 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001370 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001371 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001372 f128mem:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001373 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001374 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001375 (v4f32 (shufp:$src3
1376 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Bruno Cardoso Lopesc79e43a2010-06-21 18:36:04 +00001377 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
1378 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1379 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1380 [(set VR128:$dst,
1381 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
1382 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
1383 (outs VR128:$dst), (ins VR128:$src1,
1384 f128mem:$src2, i8imm:$src3),
1385 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1386 [(set VR128:$dst,
1387 (v2f64 (shufp:$src3
1388 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001389
1390 let AddedComplexity = 10 in {
Bruno Cardoso Lopesc27d1e42010-06-21 22:59:03 +00001391 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
1392 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1393 "unpckhps\t{$src2, $dst|$dst, $src2}",
1394 [(set VR128:$dst,
1395 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
1396 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
1397 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
1398 "unpckhps\t{$src2, $dst|$dst, $src2}",
1399 [(set VR128:$dst,
1400 (v4f32 (unpckh VR128:$src1,
1401 (memopv4f32 addr:$src2))))]>;
1402
1403 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
1404 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1405 "unpcklps\t{$src2, $dst|$dst, $src2}",
1406 [(set VR128:$dst,
1407 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
1408 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
1409 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
1410 "unpcklps\t{$src2, $dst|$dst, $src2}",
1411 [(set VR128:$dst,
1412 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
1413 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
1414 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1415 "unpckhpd\t{$src2, $dst|$dst, $src2}",
1416 [(set VR128:$dst,
1417 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
1418 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
1419 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
1420 "unpckhpd\t{$src2, $dst|$dst, $src2}",
1421 [(set VR128:$dst,
1422 (v2f64 (unpckh VR128:$src1,
1423 (memopv2f64 addr:$src2))))]>;
1424
1425 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
1426 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1427 "unpcklpd\t{$src2, $dst|$dst, $src2}",
1428 [(set VR128:$dst,
1429 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
1430 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
1431 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
1432 "unpcklpd\t{$src2, $dst|$dst, $src2}",
1433 [(set VR128:$dst,
1434 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001435 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001436} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001437
1438// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00001439def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001440 "movmskps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001441 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Cheng8a0b2da2009-05-28 18:55:28 +00001442def MOVMSKPDrr : PDI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001443 "movmskpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001444 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
1445
Evan Cheng27b7db52008-03-08 00:58:38 +00001446// Prefetch intrinsic.
1447def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
1448 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
1449def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
1450 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
1451def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
1452 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
1453def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
1454 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001455
1456// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00001457def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001458 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001459 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
1460
David Greene8939b0d2010-02-16 20:50:18 +00001461let AddedComplexity = 400 in { // Prefer non-temporal versions
1462def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1463 "movntps\t{$src, $dst|$dst, $src}",
1464 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
1465
1466def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1467 "movntdq\t{$src, $dst|$dst, $src}",
1468 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
1469
David Greene8939b0d2010-02-16 20:50:18 +00001470def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1471 "movnti\t{$src, $dst|$dst, $src}",
1472 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
1473 TB, Requires<[HasSSE2]>;
1474
1475def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1476 "movnti\t{$src, $dst|$dst, $src}",
1477 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
1478 TB, Requires<[HasSSE2]>;
1479}
1480
Bill Wendlingddd35322007-05-02 23:11:52 +00001481// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00001482def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
1483 TB, Requires<[HasSSE1]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001484
1485// MXCSR register
Evan Cheng64d80e32007-07-19 01:14:50 +00001486def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001487 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001488def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001489 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001490
1491// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00001492// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00001493// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00001494// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00001495let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001496 isCodeGenOnly = 1 in {
1497def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1498 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
1499def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1500 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
1501let ExeDomain = SSEPackedInt in
1502def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00001503 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001504}
Bill Wendlingddd35322007-05-02 23:11:52 +00001505
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001506def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
1507def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
1508def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00001509
Dan Gohman874cada2010-02-28 00:17:42 +00001510def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001511 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001512
Eric Christopher44b93ff2009-07-31 20:07:27 +00001513//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001514// SSE2 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00001515//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001516
Bill Wendlingddd35322007-05-02 23:11:52 +00001517// Conversion instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00001518def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001519 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001520 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001521def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001522 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Evan Cheng400073d2009-12-18 07:40:29 +00001523 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
Evan Chengb1f49812009-12-22 17:47:23 +00001524 Requires<[HasSSE2, OptForSize]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001525
Sean Callanan5ab94032009-09-16 01:13:52 +00001526def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1527 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1528def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1529 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
Sean Callanan5ab94032009-09-16 01:13:52 +00001530def COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
1531 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1532def COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
1533 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1534
Bill Wendlingddd35322007-05-02 23:11:52 +00001535// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001536def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001537 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001538 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1539 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001540def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001541 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001542 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001543 Requires<[HasSSE2, OptForSize]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001544
1545def : Pat<(extloadf32 addr:$src),
Dan Gohman874cada2010-02-28 00:17:42 +00001546 (CVTSS2SDrr (MOVSSrm addr:$src))>,
1547 Requires<[HasSSE2, OptForSpeed]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001548
Dan Gohmand9c2af52010-05-26 18:03:53 +00001549// Match intrinsics which expect MM and XMM operand(s).
Dale Johannesenc7842082007-10-30 22:15:38 +00001550def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1551 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1552 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1553def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1554 "cvtpi2pd\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001555 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
Dale Johannesenc7842082007-10-30 22:15:38 +00001556 (load addr:$src)))]>;
1557
Bill Wendlingddd35322007-05-02 23:11:52 +00001558// Aliases for intrinsics
Evan Cheng64d80e32007-07-19 01:14:50 +00001559def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001560 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001561 [(set GR32:$dst,
1562 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001563def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001564 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001565 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1566 (load addr:$src)))]>;
1567
Eric Christopher44b93ff2009-07-31 20:07:27 +00001568//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001569// SSE packed FP Instructions
1570
1571// Move Instructions
Chris Lattnerba7e7562008-01-10 07:59:24 +00001572let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001573def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001574 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001575let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001576def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001577 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001578 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001579
Evan Cheng64d80e32007-07-19 01:14:50 +00001580def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001581 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001582 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001583
Chris Lattnerf77e0372008-01-11 06:59:07 +00001584let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001585def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001586 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001587let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001588def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001589 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001590 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001591def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001592 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001593 [(store (v2f64 VR128:$src), addr:$dst)]>;
1594
1595// Intrinsic forms of MOVUPD load and store
Evan Cheng64d80e32007-07-19 01:14:50 +00001596def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001597 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001598 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001599def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001600 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001601 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001602
Evan Chenge9083d62008-03-05 08:19:16 +00001603let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001604 let AddedComplexity = 20 in {
1605 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001606 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001607 "movlpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001608 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001609 (v2f64 (movlp VR128:$src1,
1610 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001611 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001612 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001613 "movhpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001614 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001615 (v2f64 (movlhps VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001616 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001617 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001618} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001619
Evan Cheng64d80e32007-07-19 01:14:50 +00001620def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001621 "movlpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001622 [(store (f64 (vector_extract (v2f64 VR128:$src),
1623 (iPTR 0))), addr:$dst)]>;
1624
1625// v2f64 extract element 1 is always custom lowered to unpack high to low
1626// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng64d80e32007-07-19 01:14:50 +00001627def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001628 "movhpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001629 [(store (f64 (vector_extract
Nate Begeman9008ca62009-04-27 18:41:29 +00001630 (v2f64 (unpckh VR128:$src, (undef))),
1631 (iPTR 0))), addr:$dst)]>;
Evan Chengd9539472006-04-14 21:59:03 +00001632
Evan Cheng470a6ad2006-02-22 02:26:30 +00001633// SSE2 instructions without OpSize prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001634def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001635 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001636 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1637 TB, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001638def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001639 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1640 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1641 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001642 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001643
1644// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001645def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001646 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001647 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1648 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001649def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001650 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1651 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1652 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001653 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001654
Evan Cheng64d80e32007-07-19 01:14:50 +00001655def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001656 "cvtps2dq\t{$src, $dst|$dst, $src}",
1657 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001658def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001659 "cvtps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001660 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001661 (memop addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001662// SSE2 packed instructions with XS prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001663def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1664 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1665def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1666 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1667
Evan Cheng64d80e32007-07-19 01:14:50 +00001668def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001669 "cvttps2dq\t{$src, $dst|$dst, $src}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001670 [(set VR128:$dst,
Sean Callanan108934c2009-12-18 00:01:26 +00001671 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001672 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001673def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001674 "cvttps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001675 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001676 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001677 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001678
Evan Cheng470a6ad2006-02-22 02:26:30 +00001679// SSE2 packed instructions with XD prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001680def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001681 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001682 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1683 XD, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001684def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001685 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001686 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001687 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001688 XD, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001689
Evan Cheng64d80e32007-07-19 01:14:50 +00001690def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001691 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001692 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng029d9da2008-03-14 07:46:48 +00001693def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001694 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001695 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001696 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001697
1698// SSE2 instructions without OpSize prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001699def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1700 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1701def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1702 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1703
Evan Cheng64d80e32007-07-19 01:14:50 +00001704def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001705 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001706 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1707 TB, Requires<[HasSSE2]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001708def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001709 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001710 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Chris Lattner15258d52006-10-07 06:17:43 +00001711 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001712 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001713
Sean Callanan108934c2009-12-18 00:01:26 +00001714def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1715 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1716def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1717 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1718
1719
Evan Cheng64d80e32007-07-19 01:14:50 +00001720def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001721 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001722 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001723def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001724 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001725 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Chengb1938262008-05-23 00:37:07 +00001726 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001727
Evan Chengd2a6d542006-04-12 23:42:44 +00001728// Match intrinsics which expect XMM operand(s).
1729// Aliases for intrinsics
Evan Chenge9083d62008-03-05 08:19:16 +00001730let Constraints = "$src1 = $dst" in {
Evan Chengd2a6d542006-04-12 23:42:44 +00001731def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001732 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001733 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001734 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +00001735 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +00001736def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001737 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001738 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001739 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1740 (loadi32 addr:$src2)))]>;
1741def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001742 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001743 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001744 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1745 VR128:$src2))]>;
1746def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001747 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001748 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001749 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001750 (load addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +00001751def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001752 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001753 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001754 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1755 VR128:$src2))]>, XS,
1756 Requires<[HasSSE2]>;
1757def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001758 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001759 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001760 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001761 (load addr:$src2)))]>, XS,
Evan Chengd2a6d542006-04-12 23:42:44 +00001762 Requires<[HasSSE2]>;
1763}
1764
Dan Gohman20382522007-07-10 00:05:58 +00001765// Arithmetic
1766
1767/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
Chris Lattner6f987732006-10-07 21:17:13 +00001768///
Dan Gohman20382522007-07-10 00:05:58 +00001769/// In addition, we also have a special variant of the scalar form here to
1770/// represent the associated intrinsic operation. This form is unlike the
1771/// plain scalar form, in that it takes an entire vector (instead of a
1772/// scalar) and leaves the top elements undefined.
1773///
1774/// And, we have a special variant form for a full-vector intrinsic form.
1775///
1776/// These four forms can each have a reg or a mem operand, so there are a
1777/// total of eight "instructions".
1778///
1779multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1780 SDNode OpNode,
1781 Intrinsic F64Int,
1782 Intrinsic V2F64Int,
1783 bit Commutable = 0> {
1784 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001785 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001786 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001787 [(set FR64:$dst, (OpNode FR64:$src))]> {
Chris Lattner6f987732006-10-07 21:17:13 +00001788 let isCommutable = Commutable;
1789 }
Bill Wendlingddd35322007-05-02 23:11:52 +00001790
Dan Gohman20382522007-07-10 00:05:58 +00001791 // Scalar operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001792 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001793 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001794 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001795
Dan Gohman20382522007-07-10 00:05:58 +00001796 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001797 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001798 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001799 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1800 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +00001801 }
1802
Dan Gohman20382522007-07-10 00:05:58 +00001803 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001804 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001805 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +00001806 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001807
1808 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001809 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001810 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001811 [(set VR128:$dst, (F64Int VR128:$src))]> {
1812 let isCommutable = Commutable;
1813 }
1814
1815 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001816 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001817 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001818 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1819
1820 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +00001821 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001822 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001823 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1824 let isCommutable = Commutable;
1825 }
1826
1827 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +00001828 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001829 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001830 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001831}
Evan Chengffcb95b2006-02-21 19:13:53 +00001832
Dan Gohman20382522007-07-10 00:05:58 +00001833// Square root.
1834defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1835 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1836
1837// There is no f64 version of the reciprocal approximation instructions.
1838
Eric Christopher44b93ff2009-07-31 20:07:27 +00001839//===---------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001840// SSE integer instructions
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00001841let ExeDomain = SSEPackedInt in {
Evan Chengbf156d12006-02-21 19:26:52 +00001842
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001843// Move Instructions
Chris Lattnerf77e0372008-01-11 06:59:07 +00001844let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001845def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001846 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001847let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001848def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001849 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001850 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001851let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001852def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001853 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001854 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001855let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001856def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001857 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001858 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001859 XS, Requires<[HasSSE2]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001860let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001861def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001862 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001863 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001864 XS, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001865
Dan Gohman4106f372007-07-18 20:23:34 +00001866// Intrinsic forms of MOVDQU load and store
Dan Gohman15511cf2008-12-03 18:15:48 +00001867let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001868def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001869 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001870 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1871 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001872def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001873 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001874 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1875 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00001876
Evan Chenge7b8a8b2008-03-05 08:11:27 +00001877let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001878
Chris Lattner45e123c2006-10-07 19:02:31 +00001879multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1880 bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001881 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001882 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001883 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00001884 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1885 let isCommutable = Commutable;
1886 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001887 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001888 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001889 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00001890 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001891 (bitconvert (memopv2i64
Sean Callanan108934c2009-12-18 00:01:26 +00001892 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00001893}
Chris Lattner8139e282006-10-07 18:39:00 +00001894
Evan Cheng22b942a2008-05-03 00:52:09 +00001895multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1896 string OpcodeStr,
1897 Intrinsic IntId, Intrinsic IntId2> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001898 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001899 (ins VR128:$src1, VR128:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00001900 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1901 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001902 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1903 (ins VR128:$src1, i128mem:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00001904 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1905 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001906 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001907 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001908 (ins VR128:$src1, i32i8imm:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00001909 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1910 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1911}
1912
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001913/// PDI_binop_rm - Simple SSE2 binary operator.
1914multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1915 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001916 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001917 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001918 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001919 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1920 let isCommutable = Commutable;
1921 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001922 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001923 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001924 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001925 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001926 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001927}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001928
1929/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1930///
1931/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1932/// to collapse (bitconvert VT to VT) into its operand.
1933///
1934multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1935 bit Commutable = 0> {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001936 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001937 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001938 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001939 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1940 let isCommutable = Commutable;
1941 }
Eric Christopher44b93ff2009-07-31 20:07:27 +00001942 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001943 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001944 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00001945 [(set VR128:$dst, (OpNode VR128:$src1,
Sean Callanan108934c2009-12-18 00:01:26 +00001946 (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001947}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001948
Evan Chenge9083d62008-03-05 08:19:16 +00001949} // Constraints = "$src1 = $dst"
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00001950} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001951
1952// 128-bit Integer Arithmetic
1953
1954defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1955defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1956defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001957defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001958
Chris Lattner45e123c2006-10-07 19:02:31 +00001959defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1960defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1961defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1962defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001963
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001964defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1965defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1966defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001967defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001968
Chris Lattner45e123c2006-10-07 19:02:31 +00001969defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1970defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1971defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1972defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001973
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001974defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001975
Chris Lattner45e123c2006-10-07 19:02:31 +00001976defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1977defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1978defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001979
Chris Lattner45e123c2006-10-07 19:02:31 +00001980defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
Chris Lattner77337992006-10-07 07:06:17 +00001981
Chris Lattner45e123c2006-10-07 19:02:31 +00001982defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1983defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
Chris Lattner8139e282006-10-07 18:39:00 +00001984
Chris Lattner77337992006-10-07 07:06:17 +00001985
Chris Lattner45e123c2006-10-07 19:02:31 +00001986defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1987defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1988defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1989defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling3b1259b2009-05-28 02:04:00 +00001990defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Chengc60bd972006-03-25 09:37:23 +00001991
Chris Lattner77337992006-10-07 07:06:17 +00001992
Evan Cheng22b942a2008-05-03 00:52:09 +00001993defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1994 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1995defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1996 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1997defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1998 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00001999
Evan Cheng22b942a2008-05-03 00:52:09 +00002000defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2001 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2002defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2003 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002004defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002005 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002006
Evan Cheng22b942a2008-05-03 00:52:09 +00002007defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2008 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002009defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002010 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002011
Chris Lattner6970eda2006-10-07 19:49:05 +00002012// 128-bit logical shifts.
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002013let Constraints = "$src1 = $dst", neverHasSideEffects = 1,
2014 ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002015 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002016 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002017 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002018 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002019 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002020 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002021 // PSRADQri doesn't exist in SSE[1-3].
Evan Chengff65e382006-04-04 21:49:39 +00002022}
2023
Chris Lattner6970eda2006-10-07 19:49:05 +00002024let Predicates = [HasSSE2] in {
2025 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002026 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002027 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002028 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002029 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2030 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2031 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2032 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002033 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002034 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002035
2036 // Shift up / down and insert zero's.
2037 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002038 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002039 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002040 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002041}
2042
Evan Cheng506d3df2006-03-29 23:07:14 +00002043// Logical
Chris Lattnera7ebe552006-10-07 19:37:30 +00002044defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2045defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
2046defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
2047
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002048let Constraints = "$src1 = $dst", ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002049 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002050 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002051 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002052 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2053 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002054
Bill Wendlingddd35322007-05-02 23:11:52 +00002055 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002056 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002057 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002058 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002059 (memopv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002060}
2061
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002062// SSE2 Integer comparison
Bill Wendlingddd35322007-05-02 23:11:52 +00002063defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2064defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2065defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2066defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2067defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2068defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002069
Nate Begeman30a0de92008-07-17 16:51:19 +00002070def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002071 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002072def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002073 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002074def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002075 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002076def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002077 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002078def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002079 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002080def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002081 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2082
Nate Begeman30a0de92008-07-17 16:51:19 +00002083def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002084 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002085def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002086 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002087def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002088 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002089def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002090 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002091def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002092 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002093def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002094 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2095
2096
Evan Cheng506d3df2006-03-29 23:07:14 +00002097// Pack instructions
Chris Lattner45e123c2006-10-07 19:02:31 +00002098defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2099defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2100defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002101
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002102let ExeDomain = SSEPackedInt in {
2103
Evan Cheng506d3df2006-03-29 23:07:14 +00002104// Shuffle and unpack instructions
Nate Begemana09008b2009-10-19 02:17:23 +00002105let AddedComplexity = 5 in {
Evan Cheng8703be42006-04-04 19:12:30 +00002106def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002107 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002108 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002109 [(set VR128:$dst, (v4i32 (pshufd:$src2
2110 VR128:$src1, (undef))))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002111def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002112 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002113 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002114 [(set VR128:$dst, (v4i32 (pshufd:$src2
Evan Chengc3630942009-12-09 21:00:30 +00002115 (bc_v4i32 (memopv2i64 addr:$src1)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002116 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002117}
Evan Cheng506d3df2006-03-29 23:07:14 +00002118
2119// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002120def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002121 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002122 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002123 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2124 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002125 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002126def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002127 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002128 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002129 [(set VR128:$dst, (v8i16 (pshufhw:$src2
Eric Christopher44b93ff2009-07-31 20:07:27 +00002130 (bc_v8i16 (memopv2i64 addr:$src1)),
2131 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002132 XS, Requires<[HasSSE2]>;
2133
2134// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002135def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman9008ca62009-04-27 18:41:29 +00002136 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002137 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002138 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2139 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002140 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002141def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman9008ca62009-04-27 18:41:29 +00002142 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002143 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002144 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2145 (bc_v8i16 (memopv2i64 addr:$src1)),
2146 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002147 XD, Requires<[HasSSE2]>;
2148
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002149// Unpack instructions
2150multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
2151 PatFrag unp_frag, PatFrag bc_frag> {
2152 def rr : PDI<opc, MRMSrcReg,
2153 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2154 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2155 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
2156 def rm : PDI<opc, MRMSrcMem,
2157 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2158 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2159 [(set VR128:$dst, (unp_frag VR128:$src1,
2160 (bc_frag (memopv2i64
2161 addr:$src2))))]>;
2162}
Evan Chengc60bd972006-03-25 09:37:23 +00002163
Evan Chenge9083d62008-03-05 08:19:16 +00002164let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002165 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2166 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2167 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2168
2169 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2170 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002171 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002172 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002173 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002174 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002175 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002176 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002177 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002178 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002179 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002180 (v2i64 (unpckl VR128:$src1,
2181 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002182
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002183 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2184 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2185 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2186
2187 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2188 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002189 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002190 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002191 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002192 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002193 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002194 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002195 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002196 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002197 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002198 (v2i64 (unpckh VR128:$src1,
2199 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002200}
Evan Cheng82521dd2006-03-21 07:09:35 +00002201
Evan Chengb067a1e2006-03-31 19:22:53 +00002202// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002203def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002204 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002205 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002206 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002207 imm:$src2))]>;
Evan Chenge9083d62008-03-05 08:19:16 +00002208let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002209 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002210 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002211 GR32:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002212 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002213 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002214 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002215 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002216 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002217 i16mem:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002218 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002219 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002220 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2221 imm:$src3))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002222}
2223
Evan Chengc5fb2b12006-03-30 00:33:26 +00002224// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00002225def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002226 "pmovmskb\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002227 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002228
Evan Chengfcf5e212006-04-11 06:57:30 +00002229// Conditional store
Evan Cheng071a2792007-09-11 19:55:27 +00002230let Uses = [EDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +00002231def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002232 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng071a2792007-09-11 19:55:27 +00002233 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Evan Chengfcf5e212006-04-11 06:57:30 +00002234
Evan Cheng1d768642009-02-10 22:06:28 +00002235let Uses = [RDI] in
2236def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2237 "maskmovdqu\t{$mask, $src|$src, $mask}",
2238 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2239
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002240} // ExeDomain = SSEPackedInt
2241
Evan Chengecac9cb2006-03-25 06:03:26 +00002242// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00002243def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2244 "movntpd\t{$src, $dst|$dst, $src}",
2245 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002246let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002247def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2248 "movntdq\t{$src, $dst|$dst, $src}",
2249 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2250def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002251 "movnti\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002252 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002253 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002254
David Greene8939b0d2010-02-16 20:50:18 +00002255let AddedComplexity = 400 in { // Prefer non-temporal versions
2256def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2257 "movntpd\t{$src, $dst|$dst, $src}",
2258 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
2259
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002260let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002261def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2262 "movntdq\t{$src, $dst|$dst, $src}",
2263 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002264}
2265
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002266// Flush cache
Evan Cheng64d80e32007-07-19 01:14:50 +00002267def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002268 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002269 TB, Requires<[HasSSE2]>;
2270
2271// Load, store, and memory fence
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002272def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002273 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002274def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002275 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002276
Dan Gohman14aaeac2010-05-20 01:35:50 +00002277// Pause. This "instruction" is encoded as "rep; nop", so even though it
Dan Gohmand9c2af52010-05-26 18:03:53 +00002278// was introduced with SSE2, it's backward compatible.
Dan Gohman14aaeac2010-05-20 01:35:50 +00002279def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
2280
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002281//TODO: custom lower this so as to never even generate the noop
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002282def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002283 (i8 0)), (NOOP)>;
2284def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2285def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002286def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002287 (i8 1)), (MFENCE)>;
2288
Evan Chengffea91e2006-03-26 09:53:12 +00002289// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002290// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002291// load of an all-ones value if folding it would be beneficial.
Daniel Dunbar7417b762009-08-11 22:17:52 +00002292let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesen428e1522010-03-30 22:46:55 +00002293 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
Chris Lattner28c1d292010-02-05 21:30:49 +00002294 // FIXME: Change encoding to pseudo.
2295 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002296 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002297
Evan Cheng64d80e32007-07-19 01:14:50 +00002298def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002299 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002300 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002301 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002302def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002303 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002304 [(set VR128:$dst,
2305 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002306
Evan Cheng64d80e32007-07-19 01:14:50 +00002307def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002308 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002309 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2310
Evan Cheng64d80e32007-07-19 01:14:50 +00002311def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002312 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002313 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002314
Evan Cheng11e15b32006-04-03 20:53:28 +00002315// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00002316def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002317 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002318 [(set VR128:$dst,
2319 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2320 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002321def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002322 "movq\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00002323 [(store (i64 (vector_extract (v2i64 VR128:$src),
2324 (iPTR 0))), addr:$dst)]>;
2325
Dan Gohman874cada2010-02-28 00:17:42 +00002326def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002327 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
Dan Gohman874cada2010-02-28 00:17:42 +00002328
Evan Cheng64d80e32007-07-19 01:14:50 +00002329def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002330 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002331 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002332 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002333def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002334 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002335 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002336 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002337
Evan Cheng64d80e32007-07-19 01:14:50 +00002338def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002339 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002340 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002341def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002342 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002343 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002344
Evan Cheng397edef2006-04-11 22:28:25 +00002345// Store / copy lower 64-bits of a XMM register.
Evan Cheng64d80e32007-07-19 01:14:50 +00002346def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002347 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng397edef2006-04-11 22:28:25 +00002348 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2349
Evan Cheng017dcc62006-04-21 01:05:10 +00002350// movd / movq to XMM register zero-extends
Evan Cheng7a831ce2007-12-15 03:00:47 +00002351let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002352def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002353 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002354 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002355 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002356// This is X86-64 only.
2357def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2358 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002359 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002360 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002361}
2362
2363let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002364def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002365 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002366 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002367 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002368 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002369
2370def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2371 (MOVZDI2PDIrm addr:$src)>;
2372def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2373 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00002374def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2375 (MOVZDI2PDIrm addr:$src)>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002376
Evan Cheng64d80e32007-07-19 01:14:50 +00002377def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002378 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00002379 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002380 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002381 (loadi64 addr:$src))))))]>, XS,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002382 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002383
Evan Chengc36c0ab2008-05-22 18:56:56 +00002384def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2385 (MOVZQI2PQIrm addr:$src)>;
2386def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2387 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002388def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00002389}
Evan Chengd880b972008-05-09 21:53:03 +00002390
Evan Cheng7a831ce2007-12-15 03:00:47 +00002391// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2392// IA32 document. movq xmm1, xmm2 does clear the high bits.
2393let AddedComplexity = 15 in
2394def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2395 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002396 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002397 XS, Requires<[HasSSE2]>;
2398
Evan Cheng8e8de682008-05-20 18:24:47 +00002399let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00002400def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2401 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002402 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00002403 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002404 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002405
Evan Cheng8e8de682008-05-20 18:24:47 +00002406def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2407 (MOVZPQILo2PQIrm addr:$src)>;
2408}
2409
Sean Callanan108934c2009-12-18 00:01:26 +00002410// Instructions for the disassembler
2411// xr = XMM register
2412// xm = mem64
2413
2414def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2415 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2416
Eric Christopher44b93ff2009-07-31 20:07:27 +00002417//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002418// SSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002419//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002420
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00002421// Conversion Instructions
2422def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2423 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
2424def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2425 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
2426def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2427 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
2428def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2429 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
2430
Bill Wendlingddd35322007-05-02 23:11:52 +00002431// Move Instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00002432def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002433 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002434 [(set VR128:$dst, (v4f32 (movshdup
2435 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002436def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002437 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002438 [(set VR128:$dst, (movshdup
2439 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002440
Evan Cheng64d80e32007-07-19 01:14:50 +00002441def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002442 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002443 [(set VR128:$dst, (v4f32 (movsldup
2444 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002445def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002446 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002447 [(set VR128:$dst, (movsldup
2448 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002449
Evan Cheng64d80e32007-07-19 01:14:50 +00002450def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002451 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002452 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002453def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002454 "movddup\t{$src, $dst|$dst, $src}",
Evan Cheng0b457f02008-09-25 20:50:48 +00002455 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002456 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2457 (undef))))]>;
Evan Cheng0b457f02008-09-25 20:50:48 +00002458
Nate Begeman9008ca62009-04-27 18:41:29 +00002459def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2460 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002461 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002462
2463let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002464def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002465 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002466def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2467 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2468def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2469 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2470def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2471 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2472}
Bill Wendlingddd35322007-05-02 23:11:52 +00002473
2474// Arithmetic
Evan Chenge9083d62008-03-05 08:19:16 +00002475let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002476 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002477 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002478 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002479 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2480 VR128:$src2))]>;
2481 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002482 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002483 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002484 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002485 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002486 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002487 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002488 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002489 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2490 VR128:$src2))]>;
2491 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002492 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002493 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002494 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002495 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002496}
2497
Evan Cheng64d80e32007-07-19 01:14:50 +00002498def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002499 "lddqu\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002500 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2501
2502// Horizontal ops
2503class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002504 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002505 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002506 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2507class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002508 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002509 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002510 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002511class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002512 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002513 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002514 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2515class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002516 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002517 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002518 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002519
Evan Chenge9083d62008-03-05 08:19:16 +00002520let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002521 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2522 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2523 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2524 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2525 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2526 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2527 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2528 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2529}
2530
2531// Thread synchronization
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002532def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
Bill Wendlingddd35322007-05-02 23:11:52 +00002533 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002534def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
Bill Wendlingddd35322007-05-02 23:11:52 +00002535 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2536
2537// vector_shuffle v1, <undef> <1, 1, 3, 3>
2538let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002539def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002540 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2541let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002542def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002543 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2544
2545// vector_shuffle v1, <undef> <0, 0, 2, 2>
2546let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002547 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002548 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2549let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002551 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2552
Eric Christopher44b93ff2009-07-31 20:07:27 +00002553//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002554// SSSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002555//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002556
Bill Wendling76d708b2007-08-10 06:22:27 +00002557/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begemanfea2be52008-02-09 23:46:37 +00002558multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2559 Intrinsic IntId64, Intrinsic IntId128> {
2560 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2561 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2562 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002563
Nate Begemanfea2be52008-02-09 23:46:37 +00002564 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2565 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2566 [(set VR64:$dst,
2567 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2568
2569 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2570 (ins VR128:$src),
2571 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2572 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2573 OpSize;
2574
2575 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2576 (ins i128mem:$src),
2577 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2578 [(set VR128:$dst,
2579 (IntId128
2580 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00002581}
2582
Bill Wendling76d708b2007-08-10 06:22:27 +00002583/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begemanfea2be52008-02-09 23:46:37 +00002584multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2585 Intrinsic IntId64, Intrinsic IntId128> {
2586 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2587 (ins VR64:$src),
2588 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2589 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002590
Nate Begemanfea2be52008-02-09 23:46:37 +00002591 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2592 (ins i64mem:$src),
2593 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2594 [(set VR64:$dst,
2595 (IntId64
2596 (bitconvert (memopv4i16 addr:$src))))]>;
2597
2598 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2599 (ins VR128:$src),
2600 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2601 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2602 OpSize;
2603
2604 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2605 (ins i128mem:$src),
2606 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2607 [(set VR128:$dst,
2608 (IntId128
2609 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002610}
2611
2612/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begemanfea2be52008-02-09 23:46:37 +00002613multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2614 Intrinsic IntId64, Intrinsic IntId128> {
2615 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2616 (ins VR64:$src),
2617 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2618 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002619
Nate Begemanfea2be52008-02-09 23:46:37 +00002620 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2621 (ins i64mem:$src),
2622 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2623 [(set VR64:$dst,
2624 (IntId64
2625 (bitconvert (memopv2i32 addr:$src))))]>;
2626
2627 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2628 (ins VR128:$src),
2629 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2630 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2631 OpSize;
2632
2633 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2634 (ins i128mem:$src),
2635 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2636 [(set VR128:$dst,
2637 (IntId128
2638 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002639}
2640
2641defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2642 int_x86_ssse3_pabs_b,
2643 int_x86_ssse3_pabs_b_128>;
2644defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2645 int_x86_ssse3_pabs_w,
2646 int_x86_ssse3_pabs_w_128>;
2647defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2648 int_x86_ssse3_pabs_d,
2649 int_x86_ssse3_pabs_d_128>;
2650
2651/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Chenge9083d62008-03-05 08:19:16 +00002652let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002653 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2654 Intrinsic IntId64, Intrinsic IntId128,
2655 bit Commutable = 0> {
2656 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2657 (ins VR64:$src1, VR64:$src2),
2658 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2659 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2660 let isCommutable = Commutable;
2661 }
2662 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2663 (ins VR64:$src1, i64mem:$src2),
2664 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2665 [(set VR64:$dst,
2666 (IntId64 VR64:$src1,
2667 (bitconvert (memopv8i8 addr:$src2))))]>;
2668
2669 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2670 (ins VR128:$src1, VR128:$src2),
2671 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2672 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2673 OpSize {
2674 let isCommutable = Commutable;
2675 }
2676 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2677 (ins VR128:$src1, i128mem:$src2),
2678 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2679 [(set VR128:$dst,
2680 (IntId128 VR128:$src1,
2681 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2682 }
2683}
2684
2685/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Chenge9083d62008-03-05 08:19:16 +00002686let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002687 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2688 Intrinsic IntId64, Intrinsic IntId128,
2689 bit Commutable = 0> {
2690 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2691 (ins VR64:$src1, VR64:$src2),
2692 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2693 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2694 let isCommutable = Commutable;
2695 }
2696 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2697 (ins VR64:$src1, i64mem:$src2),
2698 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2699 [(set VR64:$dst,
2700 (IntId64 VR64:$src1,
2701 (bitconvert (memopv4i16 addr:$src2))))]>;
2702
2703 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2704 (ins VR128:$src1, VR128:$src2),
2705 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2706 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2707 OpSize {
2708 let isCommutable = Commutable;
2709 }
2710 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2711 (ins VR128:$src1, i128mem:$src2),
2712 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2713 [(set VR128:$dst,
2714 (IntId128 VR128:$src1,
2715 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2716 }
2717}
2718
2719/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Chenge9083d62008-03-05 08:19:16 +00002720let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002721 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2722 Intrinsic IntId64, Intrinsic IntId128,
2723 bit Commutable = 0> {
2724 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2725 (ins VR64:$src1, VR64:$src2),
2726 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2727 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2728 let isCommutable = Commutable;
2729 }
2730 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2731 (ins VR64:$src1, i64mem:$src2),
2732 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2733 [(set VR64:$dst,
2734 (IntId64 VR64:$src1,
2735 (bitconvert (memopv2i32 addr:$src2))))]>;
2736
2737 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2738 (ins VR128:$src1, VR128:$src2),
2739 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2740 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2741 OpSize {
2742 let isCommutable = Commutable;
2743 }
2744 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2745 (ins VR128:$src1, i128mem:$src2),
2746 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2747 [(set VR128:$dst,
2748 (IntId128 VR128:$src1,
2749 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2750 }
2751}
2752
Chris Lattner65de1b92010-04-17 07:38:24 +00002753let ImmT = NoImm in { // None of these have i8 immediate fields.
Bill Wendling76d708b2007-08-10 06:22:27 +00002754defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2755 int_x86_ssse3_phadd_w,
Evan Cheng4e444432008-06-16 21:16:24 +00002756 int_x86_ssse3_phadd_w_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002757defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2758 int_x86_ssse3_phadd_d,
Evan Cheng4e444432008-06-16 21:16:24 +00002759 int_x86_ssse3_phadd_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002760defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2761 int_x86_ssse3_phadd_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002762 int_x86_ssse3_phadd_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002763defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2764 int_x86_ssse3_phsub_w,
2765 int_x86_ssse3_phsub_w_128>;
2766defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2767 int_x86_ssse3_phsub_d,
2768 int_x86_ssse3_phsub_d_128>;
2769defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2770 int_x86_ssse3_phsub_sw,
2771 int_x86_ssse3_phsub_sw_128>;
2772defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2773 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002774 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002775defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2776 int_x86_ssse3_pmul_hr_sw,
2777 int_x86_ssse3_pmul_hr_sw_128, 1>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002778
Bill Wendling76d708b2007-08-10 06:22:27 +00002779defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2780 int_x86_ssse3_pshuf_b,
2781 int_x86_ssse3_pshuf_b_128>;
2782defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2783 int_x86_ssse3_psign_b,
2784 int_x86_ssse3_psign_b_128>;
2785defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2786 int_x86_ssse3_psign_w,
2787 int_x86_ssse3_psign_w_128>;
Evan Chenged7f56b2009-05-28 18:48:53 +00002788defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling76d708b2007-08-10 06:22:27 +00002789 int_x86_ssse3_psign_d,
2790 int_x86_ssse3_psign_d_128>;
Chris Lattner65de1b92010-04-17 07:38:24 +00002791}
Bill Wendling76d708b2007-08-10 06:22:27 +00002792
Eric Christophercff6f852010-04-15 01:40:20 +00002793// palignr patterns.
Evan Chenge9083d62008-03-05 08:19:16 +00002794let Constraints = "$src1 = $dst" in {
Bill Wendlingae9671b2007-08-10 09:00:17 +00002795 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002796 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002797 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002798 []>;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002799 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002800 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002801 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002802 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002803
Bill Wendlingae9671b2007-08-10 09:00:17 +00002804 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002805 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002806 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002807 []>, OpSize;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002808 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002809 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002810 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002811 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002812}
Bill Wendlingddd35322007-05-02 23:11:52 +00002813
Eric Christopher6d972fd2010-04-20 00:59:54 +00002814let AddedComplexity = 5 in {
2815
Eric Christophercff6f852010-04-15 01:40:20 +00002816def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
2817 (PALIGNR64rr VR64:$src2, VR64:$src1,
2818 (SHUFFLE_get_palign_imm VR64:$src3))>,
2819 Requires<[HasSSSE3]>;
2820def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
2821 (PALIGNR64rr VR64:$src2, VR64:$src1,
2822 (SHUFFLE_get_palign_imm VR64:$src3))>,
2823 Requires<[HasSSSE3]>;
2824def : Pat<(v2f32 (palign:$src3 VR64:$src1, VR64:$src2)),
2825 (PALIGNR64rr VR64:$src2, VR64:$src1,
2826 (SHUFFLE_get_palign_imm VR64:$src3))>,
2827 Requires<[HasSSSE3]>;
2828def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
2829 (PALIGNR64rr VR64:$src2, VR64:$src1,
2830 (SHUFFLE_get_palign_imm VR64:$src3))>,
2831 Requires<[HasSSSE3]>;
2832def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
2833 (PALIGNR64rr VR64:$src2, VR64:$src1,
2834 (SHUFFLE_get_palign_imm VR64:$src3))>,
2835 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00002836
Nate Begemana09008b2009-10-19 02:17:23 +00002837def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
2838 (PALIGNR128rr VR128:$src2, VR128:$src1,
2839 (SHUFFLE_get_palign_imm VR128:$src3))>,
2840 Requires<[HasSSSE3]>;
2841def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
2842 (PALIGNR128rr VR128:$src2, VR128:$src1,
2843 (SHUFFLE_get_palign_imm VR128:$src3))>,
2844 Requires<[HasSSSE3]>;
2845def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
2846 (PALIGNR128rr VR128:$src2, VR128:$src1,
2847 (SHUFFLE_get_palign_imm VR128:$src3))>,
2848 Requires<[HasSSSE3]>;
2849def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
2850 (PALIGNR128rr VR128:$src2, VR128:$src1,
2851 (SHUFFLE_get_palign_imm VR128:$src3))>,
2852 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002853}
Nate Begemana09008b2009-10-19 02:17:23 +00002854
Nate Begemanb9a47b82009-02-23 08:49:38 +00002855def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2856 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2857def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2858 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2859
Eric Christopher44b93ff2009-07-31 20:07:27 +00002860//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002861// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00002862//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002863
Eric Christopher44b93ff2009-07-31 20:07:27 +00002864// extload f32 -> f64. This matches load+fextend because we have a hack in
2865// the isel (PreprocessForFPConvert) that can introduce loads after dag
2866// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00002867// Since these loads aren't folded into the fextend, we have to match it
2868// explicitly here.
2869let Predicates = [HasSSE2] in
2870 def : Pat<(fextend (loadf32 addr:$src)),
2871 (CVTSS2SDrm addr:$src)>;
2872
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002873// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00002874let Predicates = [HasSSE2] in {
2875 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2876 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2877 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2878 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2879 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2880 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2881 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2882 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2883 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2884 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2885 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2886 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2887 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2888 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2889 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2890 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2891 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2892 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2893 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2894 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2895 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2896 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2897 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2898 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2899 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2900 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2901 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2902 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2903 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2904 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2905}
Evan Chengb9df0ca2006-03-22 02:53:00 +00002906
Evan Cheng017dcc62006-04-21 01:05:10 +00002907// Move scalar to XMM zero-extended
2908// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00002909let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00002910// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00002911def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002912 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002913def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002914 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00002915def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002916 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002917 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00002918def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002919 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002920 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002921}
Evan Chengbc4832b2006-03-24 23:15:12 +00002922
Evan Chengb9df0ca2006-03-22 02:53:00 +00002923// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002924let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002925def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002926 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002927def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00002928 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002929def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002930 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002931def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00002932 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002933}
Evan Cheng475aecf2006-03-29 03:04:49 +00002934
Evan Chengb7a5c522006-04-18 21:55:35 +00002935// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00002936def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
2937 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00002938 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002939let AddedComplexity = 5 in
2940def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
2941 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
2942 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002943// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00002944def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002945 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 (SHUFFLE_get_shuf_imm VR128:$src3))>,
2947 Requires<[HasSSE2]>;
2948// Special unary SHUFPDrri case.
2949def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002950 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002952 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002953// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00002954def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
2955 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002956 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00002957
Evan Cheng3d60df42006-04-10 22:35:16 +00002958// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002959def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002960 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00002962 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002963def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002964 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00002966 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002967// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00002968def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002969 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002971 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002972
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002973// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00002974let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002975def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
2976 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00002977 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002978def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
2979 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00002980 Requires<[OptForSpeed, HasSSE2]>;
2981}
Evan Chengfd111b52006-04-19 21:15:24 +00002982let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002983def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002984 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002985def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002986 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002987def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002988 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002989def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002990 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00002991}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002992
Evan Cheng174f8032007-05-17 18:44:37 +00002993// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00002994let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002995def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
2996 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00002997 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002998def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
2999 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003000 Requires<[OptForSpeed, HasSSE2]>;
3001}
Evan Cheng174f8032007-05-17 18:44:37 +00003002let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003003def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003004 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003005def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003006 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003007def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003008 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003009def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003010 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003011}
3012
Evan Chengb7a75a52008-09-26 23:41:32 +00003013let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003014// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003015def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003016 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003017
3018// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003019def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003020 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003021
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003022// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003023def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003024 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003025def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003026 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003027}
Evan Cheng9d09b892006-05-31 00:51:37 +00003028
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003029let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003030// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003031def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003032 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003033def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003034 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003035def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003036 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003037def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003038 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003039}
Evan Cheng64e97692006-04-24 21:58:20 +00003040
Evan Chengcd0baf22008-05-23 21:23:16 +00003041// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003042def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003043 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003044def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003045 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003046def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3047 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003048 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003049def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003050 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003051
Evan Chengf2ea84a2006-10-09 21:42:15 +00003052let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003053// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003054def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003055 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003056 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003057def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003058 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003059 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003060
Dan Gohman874cada2010-02-28 00:17:42 +00003061// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003062def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003063 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003064 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003065def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003066 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003067 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003068}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003069
Eli Friedman7e2242b2009-06-19 07:00:55 +00003070// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3071// fall back to this for SSE1)
3072def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003073 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003074 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003075
Evan Chenga7fc6422006-04-24 23:34:56 +00003076// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003077def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003078 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003079
Evan Cheng2c3ae372006-04-12 21:21:57 +00003080// Some special case pandn patterns.
3081def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3082 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003083 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003084def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3085 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003086 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003087def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3088 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003089 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003090
Evan Cheng2c3ae372006-04-12 21:21:57 +00003091def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003092 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003093 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003094def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003095 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003096 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003097def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003098 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003099 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003100
Nate Begemanb348d182007-11-17 03:58:34 +00003101// vector -> vector casts
3102def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3103 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3104def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3105 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003106def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3107 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3108def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3109 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003110
Evan Chengb4162fd2007-07-20 00:27:43 +00003111// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003112def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003113 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003114def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003115 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003116def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003117 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003118def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003119 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003120
3121def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003122 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003123def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003124 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003125def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003126 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003127def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003128 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003129def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003130 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003131def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003132 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003133def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003134 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003135def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003136 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003137
Nate Begeman63ec90a2008-02-03 07:18:54 +00003138//===----------------------------------------------------------------------===//
3139// SSE4.1 Instructions
3140//===----------------------------------------------------------------------===//
3141
Dale Johannesene397acc2008-10-10 23:51:03 +00003142multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003143 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003144 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003145 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00003146 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00003147 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00003148 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003149 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003150 !strconcat(OpcodeStr,
3151 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003152 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3153 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003154
3155 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00003156 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003157 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003158 !strconcat(OpcodeStr,
3159 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003160 [(set VR128:$dst,
3161 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00003162 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00003163 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003164
Nate Begeman63ec90a2008-02-03 07:18:54 +00003165 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00003166 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003167 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003168 !strconcat(OpcodeStr,
3169 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003170 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3171 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003172
3173 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00003174 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003175 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003176 !strconcat(OpcodeStr,
3177 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003178 [(set VR128:$dst,
3179 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003180 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003181}
3182
Dale Johannesene397acc2008-10-10 23:51:03 +00003183let Constraints = "$src1 = $dst" in {
3184multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3185 string OpcodeStr,
3186 Intrinsic F32Int,
3187 Intrinsic F64Int> {
3188 // Intrinsic operation, reg.
3189 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003190 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003191 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3192 !strconcat(OpcodeStr,
3193 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003194 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003195 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3196 OpSize;
3197
3198 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00003199 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3200 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003201 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003202 !strconcat(OpcodeStr,
Dale Johannesene397acc2008-10-10 23:51:03 +00003203 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003204 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003205 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3206 OpSize;
3207
3208 // Intrinsic operation, reg.
3209 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003210 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003211 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3212 !strconcat(OpcodeStr,
3213 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003214 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003215 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3216 OpSize;
3217
3218 // Intrinsic operation, mem.
3219 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003220 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003221 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3222 !strconcat(OpcodeStr,
3223 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003224 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003225 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3226 OpSize;
3227}
3228}
3229
Nate Begeman63ec90a2008-02-03 07:18:54 +00003230// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesene397acc2008-10-10 23:51:03 +00003231defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3232 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3233defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3234 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003235
3236// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3237multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3238 Intrinsic IntId128> {
3239 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3240 (ins VR128:$src),
3241 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3242 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3243 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3244 (ins i128mem:$src),
3245 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3246 [(set VR128:$dst,
3247 (IntId128
3248 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3249}
3250
3251defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3252 int_x86_sse41_phminposuw>;
3253
3254/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003255let Constraints = "$src1 = $dst" in {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003256 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3257 Intrinsic IntId128, bit Commutable = 0> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003258 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3259 (ins VR128:$src1, VR128:$src2),
3260 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3261 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3262 OpSize {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003263 let isCommutable = Commutable;
3264 }
Nate Begemanfea2be52008-02-09 23:46:37 +00003265 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3266 (ins VR128:$src1, i128mem:$src2),
3267 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3268 [(set VR128:$dst,
3269 (IntId128 VR128:$src1,
3270 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003271 }
3272}
3273
3274defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3275 int_x86_sse41_pcmpeqq, 1>;
3276defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3277 int_x86_sse41_packusdw, 0>;
3278defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3279 int_x86_sse41_pminsb, 1>;
3280defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3281 int_x86_sse41_pminsd, 1>;
3282defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3283 int_x86_sse41_pminud, 1>;
3284defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3285 int_x86_sse41_pminuw, 1>;
3286defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3287 int_x86_sse41_pmaxsb, 1>;
3288defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3289 int_x86_sse41_pmaxsd, 1>;
3290defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3291 int_x86_sse41_pmaxud, 1>;
3292defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3293 int_x86_sse41_pmaxuw, 1>;
Nate Begeman204e84e2008-02-04 06:00:24 +00003294
Mon P Wangaf9b9522008-12-18 21:42:19 +00003295defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3296
Nate Begeman30a0de92008-07-17 16:51:19 +00003297def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3298 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3299def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3300 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3301
Nate Begeman1426d522008-02-09 01:38:08 +00003302/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003303let Constraints = "$src1 = $dst" in {
Dan Gohman0b924dc2008-05-23 17:49:40 +00003304 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3305 SDNode OpNode, Intrinsic IntId128,
3306 bit Commutable = 0> {
Nate Begeman1426d522008-02-09 01:38:08 +00003307 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3308 (ins VR128:$src1, VR128:$src2),
3309 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman0b924dc2008-05-23 17:49:40 +00003310 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3311 VR128:$src2))]>, OpSize {
Nate Begeman1426d522008-02-09 01:38:08 +00003312 let isCommutable = Commutable;
3313 }
3314 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3315 (ins VR128:$src1, VR128:$src2),
3316 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3317 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3318 OpSize {
3319 let isCommutable = Commutable;
3320 }
3321 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3322 (ins VR128:$src1, i128mem:$src2),
3323 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3324 [(set VR128:$dst,
Chris Lattner1a7d0872010-02-18 06:33:42 +00003325 (OpVT (OpNode VR128:$src1, (memop addr:$src2))))]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003326 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3327 (ins VR128:$src1, i128mem:$src2),
3328 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3329 [(set VR128:$dst,
Evan Chengb1938262008-05-23 00:37:07 +00003330 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman1426d522008-02-09 01:38:08 +00003331 OpSize;
3332 }
3333}
Eric Christopher8258d0b2010-03-30 18:49:01 +00003334
3335/// SS48I_binop_rm - Simple SSE41 binary operator.
3336let Constraints = "$src1 = $dst" in {
3337multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3338 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003339 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003340 (ins VR128:$src1, VR128:$src2),
3341 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3342 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
3343 OpSize {
3344 let isCommutable = Commutable;
3345 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003346 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003347 (ins VR128:$src1, i128mem:$src2),
3348 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3349 [(set VR128:$dst, (OpNode VR128:$src1,
3350 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
3351 OpSize;
3352}
3353}
3354
3355defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32, 1>;
Nate Begeman1426d522008-02-09 01:38:08 +00003356
Evan Cheng172b7942008-03-14 07:39:27 +00003357/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Chenge9083d62008-03-05 08:19:16 +00003358let Constraints = "$src1 = $dst" in {
Nate Begeman204e84e2008-02-04 06:00:24 +00003359 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3360 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng172b7942008-03-14 07:39:27 +00003361 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003362 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003363 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003364 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003365 [(set VR128:$dst,
Nate Begemanfea2be52008-02-09 23:46:37 +00003366 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3367 OpSize {
Nate Begeman204e84e2008-02-04 06:00:24 +00003368 let isCommutable = Commutable;
3369 }
Evan Cheng172b7942008-03-14 07:39:27 +00003370 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003371 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3372 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003373 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begemanfea2be52008-02-09 23:46:37 +00003374 [(set VR128:$dst,
3375 (IntId128 VR128:$src1,
3376 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3377 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00003378 }
3379}
3380
3381defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3382 int_x86_sse41_blendps, 0>;
3383defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3384 int_x86_sse41_blendpd, 0>;
3385defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3386 int_x86_sse41_pblendw, 0>;
3387defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3388 int_x86_sse41_dpps, 1>;
3389defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3390 int_x86_sse41_dppd, 1>;
3391defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Eric Christopher419e2232010-04-08 00:52:02 +00003392 int_x86_sse41_mpsadbw, 0>;
Nate Begeman1426d522008-02-09 01:38:08 +00003393
Nate Begemanfea2be52008-02-09 23:46:37 +00003394
Evan Cheng172b7942008-03-14 07:39:27 +00003395/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003396let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00003397 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3398 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3399 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003400 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003401 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3402 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3403 OpSize;
3404
3405 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3406 (ins VR128:$src1, i128mem:$src2),
3407 !strconcat(OpcodeStr,
3408 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3409 [(set VR128:$dst,
3410 (IntId VR128:$src1,
3411 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3412 }
3413}
3414
3415defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3416defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3417defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3418
3419
Nate Begemanfea2be52008-02-09 23:46:37 +00003420multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3421 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3422 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3423 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3424
3425 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3426 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003427 [(set VR128:$dst,
3428 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3429 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003430}
3431
3432defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3433defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3434defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3435defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3436defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3437defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3438
Evan Chengca57f782008-09-24 23:27:55 +00003439// Common patterns involving scalar load.
3440def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3441 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3442def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3443 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3444
3445def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3446 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3447def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3448 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3449
3450def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3451 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3452def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3453 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3454
3455def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3456 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3457def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3458 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3459
3460def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3461 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3462def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3463 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3464
3465def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3466 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3467def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3468 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3469
3470
Nate Begemanfea2be52008-02-09 23:46:37 +00003471multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3472 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3473 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3474 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3475
3476 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3477 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003478 [(set VR128:$dst,
3479 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3480 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003481}
3482
3483defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3484defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3485defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3486defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3487
Evan Chengca57f782008-09-24 23:27:55 +00003488// Common patterns involving scalar load
3489def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003490 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003491def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003492 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003493
3494def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003495 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003496def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003497 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003498
3499
Nate Begemanfea2be52008-02-09 23:46:37 +00003500multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3501 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3502 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3503 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3504
Evan Chengca57f782008-09-24 23:27:55 +00003505 // Expecting a i16 load any extended to i32 value.
Nate Begemanfea2be52008-02-09 23:46:37 +00003506 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3507 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003508 [(set VR128:$dst, (IntId (bitconvert
3509 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3510 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003511}
3512
3513defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
Eli Friedman9d47b8d2009-06-06 05:55:37 +00003514defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003515
Evan Chengca57f782008-09-24 23:27:55 +00003516// Common patterns involving scalar load
3517def : Pat<(int_x86_sse41_pmovsxbq
3518 (bitconvert (v4i32 (X86vzmovl
3519 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003520 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003521
3522def : Pat<(int_x86_sse41_pmovzxbq
3523 (bitconvert (v4i32 (X86vzmovl
3524 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003525 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003526
Nate Begemanfea2be52008-02-09 23:46:37 +00003527
Nate Begeman14d12ca2008-02-11 04:19:36 +00003528/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3529multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003530 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003531 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003532 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003533 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003534 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3535 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003536 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003537 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003538 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003539 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003540 []>, OpSize;
3541// FIXME:
3542// There's an AssertZext in the way of writing the store pattern
3543// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begemanfea2be52008-02-09 23:46:37 +00003544}
3545
Nate Begeman14d12ca2008-02-11 04:19:36 +00003546defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003547
Nate Begeman14d12ca2008-02-11 04:19:36 +00003548
3549/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3550multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003551 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003552 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003553 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003554 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3555 []>, OpSize;
3556// FIXME:
3557// There's an AssertZext in the way of writing the store pattern
3558// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3559}
3560
3561defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3562
3563
3564/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3565multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003566 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003567 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003568 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003569 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3570 [(set GR32:$dst,
3571 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003572 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003573 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003574 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003575 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3576 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3577 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003578}
3579
Nate Begeman14d12ca2008-02-11 04:19:36 +00003580defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman1426d522008-02-09 01:38:08 +00003581
Nate Begeman14d12ca2008-02-11 04:19:36 +00003582
Evan Cheng62a3f152008-03-24 21:52:23 +00003583/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3584/// destination
Nate Begeman14d12ca2008-02-11 04:19:36 +00003585multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003586 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003587 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003588 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003589 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman171c11e2008-04-16 02:32:24 +00003590 [(set GR32:$dst,
3591 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng62a3f152008-03-24 21:52:23 +00003592 OpSize;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003593 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003594 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003595 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003596 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng62a3f152008-03-24 21:52:23 +00003597 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begemanfea2be52008-02-09 23:46:37 +00003598 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003599}
3600
Nate Begeman14d12ca2008-02-11 04:19:36 +00003601defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003602
Dan Gohmand9ced092008-08-08 18:30:21 +00003603// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3604def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3605 imm:$src2))),
3606 addr:$dst),
3607 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3608 Requires<[HasSSE41]>;
3609
Evan Chenge9083d62008-03-05 08:19:16 +00003610let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003611 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003612 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003613 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003614 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003615 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003616 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003617 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003618 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003619 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3620 !strconcat(OpcodeStr,
3621 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003622 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003623 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3624 imm:$src3))]>, OpSize;
3625 }
3626}
3627
3628defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3629
Evan Chenge9083d62008-03-05 08:19:16 +00003630let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003631 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003632 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003633 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003634 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003635 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003636 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003637 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3638 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003639 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003640 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3641 !strconcat(OpcodeStr,
3642 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003643 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003644 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3645 imm:$src3)))]>, OpSize;
3646 }
3647}
3648
3649defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3650
Eric Christopher1e5cdea2009-07-23 02:22:41 +00003651// insertps has a few different modes, there's the first two here below which
3652// are optimized inserts that won't zero arbitrary elements in the destination
3653// vector. The next one matches the intrinsic and could zero arbitrary elements
3654// in the target vector.
Evan Chenge9083d62008-03-05 08:19:16 +00003655let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003656 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Eric Christopherfbd66872009-07-24 00:33:09 +00003657 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3658 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003659 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003660 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003661 [(set VR128:$dst,
3662 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003663 OpSize;
Eric Christopherfbd66872009-07-24 00:33:09 +00003664 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003665 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3666 !strconcat(OpcodeStr,
3667 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003668 [(set VR128:$dst,
Eric Christopherfbd66872009-07-24 00:33:09 +00003669 (X86insrtps VR128:$src1,
3670 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003671 imm:$src3))]>, OpSize;
3672 }
3673}
3674
Evan Cheng7aae8762008-03-26 08:11:49 +00003675defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003676
Eric Christopherfbd66872009-07-24 00:33:09 +00003677def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
3678 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
3679
Eric Christopher71c67532009-07-29 00:28:05 +00003680// ptest instruction we'll lower to this in X86ISelLowering primarily from
3681// the intel intrinsic that corresponds to this.
Nate Begemanbc4efb82008-03-16 21:14:46 +00003682let Defs = [EFLAGS] in {
3683def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003684 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003685 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
3686 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003687def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003688 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003689 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
3690 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003691}
3692
3693def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3694 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00003695 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
3696 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00003697
Eric Christopherb120ab42009-08-18 22:50:32 +00003698
3699//===----------------------------------------------------------------------===//
3700// SSE4.2 Instructions
3701//===----------------------------------------------------------------------===//
3702
Nate Begeman30a0de92008-07-17 16:51:19 +00003703/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3704let Constraints = "$src1 = $dst" in {
3705 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3706 Intrinsic IntId128, bit Commutable = 0> {
3707 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3708 (ins VR128:$src1, VR128:$src2),
3709 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3710 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3711 OpSize {
3712 let isCommutable = Commutable;
3713 }
3714 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3715 (ins VR128:$src1, i128mem:$src2),
3716 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3717 [(set VR128:$dst,
3718 (IntId128 VR128:$src1,
3719 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3720 }
3721}
3722
Nate Begemane99b2552008-07-17 17:04:58 +00003723defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00003724
3725def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3726 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3727def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3728 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003729
3730// crc intrinsic instruction
3731// This set of instructions are only rm, the only difference is the size
3732// of r and m.
3733let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00003734 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003735 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003736 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003737 [(set GR32:$dst,
3738 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003739 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003740 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003741 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003742 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003743 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003744 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003745 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003746 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003747 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003748 [(set GR32:$dst,
3749 (int_x86_sse42_crc32_16 GR32:$src1,
3750 (load addr:$src2)))]>,
3751 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003752 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003753 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003754 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003755 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00003756 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003757 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003758 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003759 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003760 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003761 [(set GR32:$dst,
3762 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003763 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003764 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003765 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003766 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003767 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003768 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
3769 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
3770 (ins GR64:$src1, i8mem:$src2),
3771 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003772 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003773 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003774 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003775 REX_W;
3776 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
3777 (ins GR64:$src1, GR8:$src2),
3778 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003779 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003780 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
3781 REX_W;
3782 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
3783 (ins GR64:$src1, i64mem:$src2),
3784 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3785 [(set GR64:$dst,
3786 (int_x86_sse42_crc64_64 GR64:$src1,
3787 (load addr:$src2)))]>,
3788 REX_W;
3789 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
3790 (ins GR64:$src1, GR64:$src2),
3791 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3792 [(set GR64:$dst,
3793 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
3794 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003795}
Eric Christopherb120ab42009-08-18 22:50:32 +00003796
3797// String/text processing instructions.
Dan Gohman533297b2009-10-29 18:10:34 +00003798let Defs = [EFLAGS], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003799def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003800 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3801 "#PCMPISTRM128rr PSEUDO!",
3802 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
3803 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003804def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003805 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3806 "#PCMPISTRM128rm PSEUDO!",
3807 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, (load addr:$src2),
3808 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003809}
3810
3811let Defs = [XMM0, EFLAGS] in {
3812def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003813 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3814 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003815def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003816 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3817 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003818}
3819
Sean Callanan108934c2009-12-18 00:01:26 +00003820let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003821def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003822 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3823 "#PCMPESTRM128rr PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003824 [(set VR128:$dst,
3825 (int_x86_sse42_pcmpestrm128
Sean Callanan108934c2009-12-18 00:01:26 +00003826 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
3827
Eric Christopherb120ab42009-08-18 22:50:32 +00003828def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003829 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3830 "#PCMPESTRM128rm PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003831 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
3832 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003833 OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003834}
3835
3836let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
Sean Callanan47234e62009-08-20 18:24:27 +00003837def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003838 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3839 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Sean Callanan47234e62009-08-20 18:24:27 +00003840def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003841 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3842 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003843}
3844
3845let Defs = [ECX, EFLAGS] in {
3846 multiclass SS42AI_pcmpistri<Intrinsic IntId128> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003847 def rr : SS42AI<0x63, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003848 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3849 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3850 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
3851 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003852 def rm : SS42AI<0x63, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003853 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3854 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3855 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
3856 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003857 }
3858}
3859
3860defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
3861defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
3862defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
3863defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
3864defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
3865defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
3866
3867let Defs = [ECX, EFLAGS] in {
3868let Uses = [EAX, EDX] in {
3869 multiclass SS42AI_pcmpestri<Intrinsic IntId128> {
3870 def rr : SS42AI<0x61, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003871 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3872 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3873 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
3874 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003875 def rm : SS42AI<0x61, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003876 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3877 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003878 [(set ECX,
Sean Callanan108934c2009-12-18 00:01:26 +00003879 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
3880 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003881 }
3882}
3883}
3884
3885defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
3886defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
3887defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
3888defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
3889defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
3890defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003891
3892//===----------------------------------------------------------------------===//
3893// AES-NI Instructions
3894//===----------------------------------------------------------------------===//
3895
3896let Constraints = "$src1 = $dst" in {
3897 multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
3898 Intrinsic IntId128, bit Commutable = 0> {
3899 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
3900 (ins VR128:$src1, VR128:$src2),
3901 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3902 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3903 OpSize {
3904 let isCommutable = Commutable;
3905 }
3906 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
3907 (ins VR128:$src1, i128mem:$src2),
3908 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3909 [(set VR128:$dst,
3910 (IntId128 VR128:$src1,
3911 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3912 }
3913}
3914
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003915defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
3916 int_x86_aesni_aesenc>;
3917defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
3918 int_x86_aesni_aesenclast>;
3919defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
3920 int_x86_aesni_aesdec>;
3921defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
3922 int_x86_aesni_aesdeclast>;
3923
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003924def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
3925 (AESENCrr VR128:$src1, VR128:$src2)>;
3926def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
3927 (AESENCrm VR128:$src1, addr:$src2)>;
3928def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
3929 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
3930def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
3931 (AESENCLASTrm VR128:$src1, addr:$src2)>;
3932def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
3933 (AESDECrr VR128:$src1, VR128:$src2)>;
3934def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
3935 (AESDECrm VR128:$src1, addr:$src2)>;
3936def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
3937 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
3938def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
3939 (AESDECLASTrm VR128:$src1, addr:$src2)>;
3940
Eric Christopherb3500fd2010-04-02 23:48:33 +00003941def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
3942 (ins VR128:$src1),
3943 "aesimc\t{$src1, $dst|$dst, $src1}",
3944 [(set VR128:$dst,
3945 (int_x86_aesni_aesimc VR128:$src1))]>,
3946 OpSize;
3947
3948def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
3949 (ins i128mem:$src1),
3950 "aesimc\t{$src1, $dst|$dst, $src1}",
3951 [(set VR128:$dst,
3952 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
3953 OpSize;
3954
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003955def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003956 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003957 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3958 [(set VR128:$dst,
3959 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
3960 OpSize;
3961def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003962 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003963 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3964 [(set VR128:$dst,
3965 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
3966 imm:$src2))]>,
3967 OpSize;