blob: 0129514d7e36baf9e124a2aea04fdcde5ba058d8 [file] [log] [blame]
Anton Korobeynikov4403b932009-07-16 13:27:25 +00001//===- SystemZInstrInfo.cpp - SystemZ Instruction Information --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the SystemZ implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SystemZ.h"
Anton Korobeynikov4b730162009-07-16 14:01:27 +000015#include "SystemZInstrBuilder.h"
Anton Korobeynikov4403b932009-07-16 13:27:25 +000016#include "SystemZInstrInfo.h"
17#include "SystemZMachineFunctionInfo.h"
18#include "SystemZTargetMachine.h"
19#include "SystemZGenInstrInfo.inc"
20#include "llvm/Function.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
24#include "llvm/CodeGen/PseudoSourceValue.h"
25
26using namespace llvm;
27
28SystemZInstrInfo::SystemZInstrInfo(SystemZTargetMachine &tm)
29 : TargetInstrInfoImpl(SystemZInsts, array_lengthof(SystemZInsts)),
Anton Korobeynikovef5deca2009-07-16 13:51:12 +000030 RI(tm, *this), TM(tm) {
31 // Fill the spill offsets map
32 static const unsigned SpillOffsTab[][2] = {
33 { SystemZ::R2D, 0x10 },
34 { SystemZ::R3D, 0x18 },
35 { SystemZ::R4D, 0x20 },
36 { SystemZ::R5D, 0x28 },
37 { SystemZ::R6D, 0x30 },
38 { SystemZ::R7D, 0x38 },
39 { SystemZ::R8D, 0x40 },
40 { SystemZ::R9D, 0x48 },
41 { SystemZ::R10D, 0x50 },
42 { SystemZ::R11D, 0x58 },
43 { SystemZ::R12D, 0x60 },
44 { SystemZ::R13D, 0x68 },
45 { SystemZ::R14D, 0x70 },
46 { SystemZ::R15D, 0x78 }
47 };
48
49 RegSpillOffsets.grow(SystemZ::NUM_TARGET_REGS);
50
51 for (unsigned i = 0, e = array_lengthof(SpillOffsTab); i != e; ++i)
52 RegSpillOffsets[SpillOffsTab[i][0]] = SpillOffsTab[i][1];
53}
Anton Korobeynikov4403b932009-07-16 13:27:25 +000054
55void SystemZInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
56 MachineBasicBlock::iterator MI,
57 unsigned SrcReg, bool isKill, int FrameIdx,
58 const TargetRegisterClass *RC) const {
Anton Korobeynikov4b730162009-07-16 14:01:27 +000059 DebugLoc DL = DebugLoc::getUnknownLoc();
60 if (MI != MBB.end()) DL = MI->getDebugLoc();
61
62 unsigned Opc = 0;
63 if (RC == &SystemZ::GR32RegClass ||
64 RC == &SystemZ::ADDR32RegClass)
65 Opc = SystemZ::MOV32mr;
66 else if (RC == &SystemZ::GR64RegClass ||
67 RC == &SystemZ::ADDR64RegClass) {
68 Opc = SystemZ::MOV64mr;
Anton Korobeynikov92ac82a2009-07-16 14:21:41 +000069 } else if (RC == &SystemZ::FP32RegClass) {
70 Opc = SystemZ::FMOV32mr;
71 } else if (RC == &SystemZ::FP64RegClass) {
72 Opc = SystemZ::FMOV64mr;
Anton Korobeynikov4b730162009-07-16 14:01:27 +000073 } else
74 assert(0 && "Unsupported regclass to store");
75
76 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
77 .addReg(SrcReg, getKillRegState(isKill));
Anton Korobeynikov4403b932009-07-16 13:27:25 +000078}
79
80void SystemZInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
81 MachineBasicBlock::iterator MI,
82 unsigned DestReg, int FrameIdx,
83 const TargetRegisterClass *RC) const{
Anton Korobeynikov4b730162009-07-16 14:01:27 +000084 DebugLoc DL = DebugLoc::getUnknownLoc();
85 if (MI != MBB.end()) DL = MI->getDebugLoc();
86
87 unsigned Opc = 0;
88 if (RC == &SystemZ::GR32RegClass ||
89 RC == &SystemZ::ADDR32RegClass)
90 Opc = SystemZ::MOV32rm;
91 else if (RC == &SystemZ::GR64RegClass ||
92 RC == &SystemZ::ADDR64RegClass) {
93 Opc = SystemZ::MOV64rm;
Anton Korobeynikov92ac82a2009-07-16 14:21:41 +000094 } else if (RC == &SystemZ::FP32RegClass) {
95 Opc = SystemZ::FMOV32rm;
96 } else if (RC == &SystemZ::FP64RegClass) {
97 Opc = SystemZ::FMOV64rm;
Anton Korobeynikov4b730162009-07-16 14:01:27 +000098 } else
99 assert(0 && "Unsupported regclass to store");
100
101 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000102}
103
104bool SystemZInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000105 MachineBasicBlock::iterator I,
106 unsigned DestReg, unsigned SrcReg,
107 const TargetRegisterClass *DestRC,
108 const TargetRegisterClass *SrcRC) const {
109 DebugLoc DL = DebugLoc::getUnknownLoc();
110 if (I != MBB.end()) DL = I->getDebugLoc();
111
Anton Korobeynikova51752c2009-07-16 13:42:31 +0000112 // Determine if DstRC and SrcRC have a common superclass.
113 const TargetRegisterClass *CommonRC = DestRC;
114 if (DestRC == SrcRC)
115 /* Same regclass for source and dest */;
116 else if (CommonRC->hasSuperClass(SrcRC))
117 CommonRC = SrcRC;
118 else if (!CommonRC->hasSubClass(SrcRC))
119 CommonRC = 0;
120
121 if (CommonRC) {
Anton Korobeynikov9e4816e2009-07-16 13:43:18 +0000122 if (CommonRC == &SystemZ::GR64RegClass ||
123 CommonRC == &SystemZ::ADDR64RegClass) {
Anton Korobeynikov8d1837d2009-07-16 13:56:42 +0000124 BuildMI(MBB, I, DL, get(SystemZ::MOV64rr), DestReg).addReg(SrcReg);
Anton Korobeynikov9e4816e2009-07-16 13:43:18 +0000125 } else if (CommonRC == &SystemZ::GR32RegClass ||
126 CommonRC == &SystemZ::ADDR32RegClass) {
Anton Korobeynikov8d1837d2009-07-16 13:56:42 +0000127 BuildMI(MBB, I, DL, get(SystemZ::MOV32rr), DestReg).addReg(SrcReg);
128 } else if (CommonRC == &SystemZ::GR64PRegClass) {
129 BuildMI(MBB, I, DL, get(SystemZ::MOV64rrP), DestReg).addReg(SrcReg);
130 } else if (CommonRC == &SystemZ::GR128RegClass) {
131 BuildMI(MBB, I, DL, get(SystemZ::MOV128rr), DestReg).addReg(SrcReg);
Anton Korobeynikov7aa03ac2009-07-16 14:20:24 +0000132 } else if (CommonRC == &SystemZ::FP32RegClass) {
133 BuildMI(MBB, I, DL, get(SystemZ::FMOV32rr), DestReg).addReg(SrcReg);
134 } else if (CommonRC == &SystemZ::FP64RegClass) {
135 BuildMI(MBB, I, DL, get(SystemZ::FMOV64rr), DestReg).addReg(SrcReg);
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000136 } else {
137 return false;
138 }
139
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000140 return true;
141 }
142
Anton Korobeynikov9e4816e2009-07-16 13:43:18 +0000143 if ((SrcRC == &SystemZ::GR64RegClass &&
144 DestRC == &SystemZ::ADDR64RegClass) ||
145 (DestRC == &SystemZ::GR64RegClass &&
146 SrcRC == &SystemZ::ADDR64RegClass)) {
147 BuildMI(MBB, I, DL, get(SystemZ::MOV64rr), DestReg).addReg(SrcReg);
148 return true;
149 } else if ((SrcRC == &SystemZ::GR32RegClass &&
150 DestRC == &SystemZ::ADDR32RegClass) ||
151 (DestRC == &SystemZ::GR32RegClass &&
152 SrcRC == &SystemZ::ADDR32RegClass)) {
153 BuildMI(MBB, I, DL, get(SystemZ::MOV32rr), DestReg).addReg(SrcReg);
154 return true;
155 }
156
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000157 return false;
158}
159
160bool
161SystemZInstrInfo::isMoveInstr(const MachineInstr& MI,
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000162 unsigned &SrcReg, unsigned &DstReg,
163 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000164 switch (MI.getOpcode()) {
165 default:
166 return false;
Anton Korobeynikova51752c2009-07-16 13:42:31 +0000167 case SystemZ::MOV32rr:
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000168 case SystemZ::MOV64rr:
Anton Korobeynikov8d1837d2009-07-16 13:56:42 +0000169 case SystemZ::MOV64rrP:
170 case SystemZ::MOV128rr:
Anton Korobeynikov7aa03ac2009-07-16 14:20:24 +0000171 case SystemZ::FMOV32rr:
172 case SystemZ::FMOV64rr:
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000173 assert(MI.getNumOperands() >= 2 &&
174 MI.getOperand(0).isReg() &&
175 MI.getOperand(1).isReg() &&
176 "invalid register-register move instruction");
177 SrcReg = MI.getOperand(1).getReg();
178 DstReg = MI.getOperand(0).getReg();
Anton Korobeynikov54cea742009-07-16 14:12:54 +0000179 SrcSubIdx = MI.getOperand(1).getSubReg();
180 DstSubIdx = MI.getOperand(0).getSubReg();
Anton Korobeynikov1cc9dc72009-07-16 13:29:38 +0000181 return true;
182 }
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000183}
184
185bool
186SystemZInstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
187 MachineBasicBlock::iterator MI,
188 const std::vector<CalleeSavedInfo> &CSI) const {
Anton Korobeynikov17331242009-07-16 14:23:01 +0000189 if (CSI.empty())
190 return false;
191
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000192 DebugLoc DL = DebugLoc::getUnknownLoc();
193 if (MI != MBB.end()) DL = MI->getDebugLoc();
Anton Korobeynikovba249e42009-07-16 13:50:21 +0000194
195 MachineFunction &MF = *MBB.getParent();
196 SystemZMachineFunctionInfo *MFI = MF.getInfo<SystemZMachineFunctionInfo>();
Anton Korobeynikov17331242009-07-16 14:23:01 +0000197 unsigned CalleeFrameSize = 0;
Anton Korobeynikovba249e42009-07-16 13:50:21 +0000198
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000199 // Scan the callee-saved and find the bounds of register spill area.
200 unsigned LowReg = 0, HighReg = 0, StartOffset = -1U, EndOffset = 0;
201 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
202 unsigned Reg = CSI[i].getReg();
Anton Korobeynikov17331242009-07-16 14:23:01 +0000203 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
204 if (RegClass != &SystemZ::FP64RegClass) {
205 unsigned Offset = RegSpillOffsets[Reg];
206 CalleeFrameSize += 8;
207 if (StartOffset > Offset) {
208 LowReg = Reg; StartOffset = Offset;
209 }
210 if (EndOffset < Offset) {
211 HighReg = Reg; EndOffset = RegSpillOffsets[Reg];
212 }
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000213 }
214 }
215
216 // Save information for epilogue inserter.
Anton Korobeynikov17331242009-07-16 14:23:01 +0000217 MFI->setCalleeSavedFrameSize(CalleeFrameSize);
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000218 MFI->setLowReg(LowReg); MFI->setHighReg(HighReg);
219
Anton Korobeynikov17331242009-07-16 14:23:01 +0000220 // Save GPRs
221 if (StartOffset) {
222 // Build a store instruction. Use STORE MULTIPLE instruction if there are many
223 // registers to store, otherwise - just STORE.
224 MachineInstrBuilder MIB =
225 BuildMI(MBB, MI, DL, get((LowReg == HighReg ?
226 SystemZ::MOV64mr : SystemZ::MOV64mrm)));
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000227
Anton Korobeynikov17331242009-07-16 14:23:01 +0000228 // Add store operands.
229 MIB.addReg(SystemZ::R15D).addImm(StartOffset);
230 if (LowReg == HighReg)
231 MIB.addReg(0);
232 MIB.addReg(LowReg, RegState::Kill);
233 if (LowReg != HighReg)
234 MIB.addReg(HighReg, RegState::Kill);
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000235
Anton Korobeynikov17331242009-07-16 14:23:01 +0000236 // Do a second scan adding regs as being killed by instruction
237 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
238 unsigned Reg = CSI[i].getReg();
239 // Add the callee-saved register as live-in. It's killed at the spill.
240 MBB.addLiveIn(Reg);
241 if (Reg != LowReg && Reg != HighReg)
242 MIB.addReg(Reg, RegState::ImplicitKill);
243 }
244 }
245
246 // Save FPRs
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000247 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
248 unsigned Reg = CSI[i].getReg();
Anton Korobeynikov17331242009-07-16 14:23:01 +0000249 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
250 if (RegClass == &SystemZ::FP64RegClass) {
251 MBB.addLiveIn(Reg);
252 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i].getFrameIdx(), RegClass);
253 }
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000254 }
255
Anton Korobeynikovba249e42009-07-16 13:50:21 +0000256 return true;
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000257}
258
259bool
260SystemZInstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
261 MachineBasicBlock::iterator MI,
262 const std::vector<CalleeSavedInfo> &CSI) const {
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000263 if (CSI.empty())
264 return false;
265
266 DebugLoc DL = DebugLoc::getUnknownLoc();
267 if (MI != MBB.end()) DL = MI->getDebugLoc();
268
269 MachineFunction &MF = *MBB.getParent();
270 const TargetRegisterInfo *RegInfo= MF.getTarget().getRegisterInfo();
271 SystemZMachineFunctionInfo *MFI = MF.getInfo<SystemZMachineFunctionInfo>();
272
Anton Korobeynikov17331242009-07-16 14:23:01 +0000273 // Restore FP registers
274 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
275 unsigned Reg = CSI[i].getReg();
276 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
277 if (RegClass == &SystemZ::FP64RegClass)
278 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RegClass);
279 }
280
281 // Restore GP registers
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000282 unsigned LowReg = MFI->getLowReg(), HighReg = MFI->getHighReg();
283 unsigned StartOffset = RegSpillOffsets[LowReg];
284
Anton Korobeynikov17331242009-07-16 14:23:01 +0000285 if (StartOffset) {
286 // Build a load instruction. Use LOAD MULTIPLE instruction if there are many
287 // registers to load, otherwise - just LOAD.
288 MachineInstrBuilder MIB =
289 BuildMI(MBB, MI, DL, get((LowReg == HighReg ?
290 SystemZ::MOV64rm : SystemZ::MOV64rmm)));
291 // Add store operands.
292 MIB.addReg(LowReg, RegState::Define);
293 if (LowReg != HighReg)
294 MIB.addReg(HighReg, RegState::Define);
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000295
Anton Korobeynikov17331242009-07-16 14:23:01 +0000296 MIB.addReg((RegInfo->hasFP(MF) ? SystemZ::R11D : SystemZ::R15D));
297 MIB.addImm(StartOffset);
298 if (LowReg == HighReg)
299 MIB.addReg(0);
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000300
Anton Korobeynikov17331242009-07-16 14:23:01 +0000301 // Do a second scan adding regs as being defined by instruction
302 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
303 unsigned Reg = CSI[i].getReg();
304 if (Reg != LowReg && Reg != HighReg)
305 MIB.addReg(Reg, RegState::ImplicitDefine);
306 }
Anton Korobeynikovef5deca2009-07-16 13:51:12 +0000307 }
308
Anton Korobeynikovba249e42009-07-16 13:50:21 +0000309 return true;
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000310}
311
312unsigned
313SystemZInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Anton Korobeynikov9b812b02009-07-16 14:16:26 +0000314 MachineBasicBlock *FBB,
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000315 const SmallVectorImpl<MachineOperand> &Cond) const {
Anton Korobeynikov9b812b02009-07-16 14:16:26 +0000316 // FIXME: this should probably have a DebugLoc operand
Anton Korobeynikov64d52d42009-07-16 14:00:10 +0000317 DebugLoc dl = DebugLoc::getUnknownLoc();
318 // Shouldn't be a fall through.
319 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
320 assert((Cond.size() == 1 || Cond.size() == 0) &&
321 "SystemZ branch conditions have one component!");
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000322
Anton Korobeynikov64d52d42009-07-16 14:00:10 +0000323 if (Cond.empty()) {
324 // Unconditional branch?
325 assert(!FBB && "Unconditional branch with multiple successors!");
326 BuildMI(&MBB, dl, get(SystemZ::JMP)).addMBB(TBB);
327 return 1;
328 }
329
330 // Conditional branch.
331 unsigned Count = 0;
332 SystemZCC::CondCodes CC = (SystemZCC::CondCodes)Cond[0].getImm();
333 BuildMI(&MBB, dl, getBrCond(CC)).addMBB(TBB);
334 ++Count;
335
336 if (FBB) {
337 // Two-way Conditional branch. Insert the second branch.
338 BuildMI(&MBB, dl, get(SystemZ::JMP)).addMBB(FBB);
339 ++Count;
340 }
341 return Count;
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000342}
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +0000343
344const TargetInstrDesc&
345SystemZInstrInfo::getBrCond(SystemZCC::CondCodes CC) const {
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +0000346 switch (CC) {
347 default:
348 assert(0 && "Unknown condition code!");
Anton Korobeynikovc3e48b02009-07-16 14:31:32 +0000349 case SystemZCC::O: return get(SystemZ::JO);
350 case SystemZCC::H: return get(SystemZ::JH);
351 case SystemZCC::NLE: return get(SystemZ::JNLE);
352 case SystemZCC::L: return get(SystemZ::JL);
353 case SystemZCC::NHE: return get(SystemZ::JNHE);
354 case SystemZCC::LH: return get(SystemZ::JLH);
355 case SystemZCC::NE: return get(SystemZ::JNE);
356 case SystemZCC::E: return get(SystemZ::JE);
357 case SystemZCC::NLH: return get(SystemZ::JNLH);
358 case SystemZCC::HE: return get(SystemZ::JHE);
359 case SystemZCC::NL: return get(SystemZ::JNL);
360 case SystemZCC::LE: return get(SystemZ::JLE);
361 case SystemZCC::NH: return get(SystemZ::JNH);
362 case SystemZCC::NO: return get(SystemZ::JNO);
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +0000363 }
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +0000364}
Anton Korobeynikov5a11e022009-07-16 14:09:56 +0000365
366const TargetInstrDesc&
367SystemZInstrInfo::getLongDispOpc(unsigned Opc) const {
368 switch (Opc) {
Anton Korobeynikovc3e48b02009-07-16 14:31:32 +0000369 case SystemZ::MOV32mr: return get(SystemZ::MOV32mry);
370 case SystemZ::MOV32rm: return get(SystemZ::MOV32rmy);
371 case SystemZ::MOVSX32rm16: return get(SystemZ::MOVSX32rm16y);
372 case SystemZ::MOV32m8r: return get(SystemZ::MOV32m8ry);
373 case SystemZ::MOV32m16r: return get(SystemZ::MOV32m16ry);
374 case SystemZ::MOV64m8r: return get(SystemZ::MOV64m8ry);
375 case SystemZ::MOV64m16r: return get(SystemZ::MOV64m16ry);
376 case SystemZ::MOV64m32r: return get(SystemZ::MOV64m32ry);
377 case SystemZ::MOV8mi: return get(SystemZ::MOV8miy);
378 case SystemZ::MUL32rm: return get(SystemZ::MUL32rmy);
379 case SystemZ::CMP32rm: return get(SystemZ::CMP32rmy);
380 case SystemZ::UCMP32rm: return get(SystemZ::UCMP32rmy);
381 case SystemZ::FMOV32mr: return get(SystemZ::FMOV32mry);
382 case SystemZ::FMOV64mr: return get(SystemZ::FMOV64mry);
383 default: return get(Opc);
Anton Korobeynikov5a11e022009-07-16 14:09:56 +0000384 }
Anton Korobeynikov5a11e022009-07-16 14:09:56 +0000385}
386