blob: fbe03299e07a8ab4ddf3e4afef9d3acf2df7c40a [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Bill Wendlingf5399032008-12-12 21:15:41 +000030def SDTUnaryArithOvf : SDTypeProfile<1, 1,
31 [SDTCisInt<0>]>;
32def SDTBinaryArithOvf : SDTypeProfile<1, 2,
33 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
34 SDTCisInt<0>]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +000035
Evan Cheng621216e2007-09-29 00:00:36 +000036def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000037 [SDTCisVT<0, OtherVT>,
38 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039
Evan Cheng621216e2007-09-29 00:00:36 +000040def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000041 [SDTCisVT<0, i8>,
42 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000044def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
45 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000046def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000047
Dale Johannesenf160d802008-10-02 18:53:47 +000048def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
49 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000050def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051
Bill Wendling7173da52007-11-13 09:19:02 +000052def SDT_X86CallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
53def SDT_X86CallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
54 SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
Dan Gohman3329ffe2008-05-29 19:57:41 +000056def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
59
60def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
61
62def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
63
64def SDT_X86TLSADDR : SDTypeProfile<1, 1, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
65
66def SDT_X86TLSTP : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
67
68def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
69
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000070def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
71
Evan Cheng48679f42007-12-14 02:13:44 +000072def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
73def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
75def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
76
Evan Cheng621216e2007-09-29 00:00:36 +000077def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000079def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
80
Evan Cheng621216e2007-09-29 00:00:36 +000081def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000083 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000084def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000086def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
87 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
88 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000089def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
90 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
91 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000092def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
93 [SDNPHasChain, SDNPMayStore,
94 SDNPMayLoad, SDNPMemOperand]>;
95def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
96 [SDNPHasChain, SDNPMayStore,
97 SDNPMayLoad, SDNPMemOperand]>;
98def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
99 [SDNPHasChain, SDNPMayStore,
100 SDNPMayLoad, SDNPMemOperand]>;
101def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
102 [SDNPHasChain, SDNPMayStore,
103 SDNPMayLoad, SDNPMemOperand]>;
104def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
105 [SDNPHasChain, SDNPMayStore,
106 SDNPMayLoad, SDNPMemOperand]>;
107def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
108 [SDNPHasChain, SDNPMayStore,
109 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000110def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
111 [SDNPHasChain, SDNPMayStore,
112 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
114 [SDNPHasChain, SDNPOptInFlag]>;
115
116def X86callseq_start :
117 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
118 [SDNPHasChain, SDNPOutFlag]>;
119def X86callseq_end :
120 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000121 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122
123def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
124 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
125
126def X86tailcall: SDNode<"X86ISD::TAILCALL", SDT_X86Call,
127 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
128
129def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000130 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000132 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
133 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134
135def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000136 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137
138def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
139def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
140
141def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000142 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143def X86TLStp : SDNode<"X86ISD::THREAD_POINTER", SDT_X86TLSTP, []>;
144
145def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
146 [SDNPHasChain]>;
147
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000148def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
149 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150
Bill Wendlingf5399032008-12-12 21:15:41 +0000151def X86add_ovf : SDNode<"X86ISD::ADD", SDTBinaryArithOvf>;
152def X86sub_ovf : SDNode<"X86ISD::SUB", SDTBinaryArithOvf>;
153def X86smul_ovf : SDNode<"X86ISD::SMUL", SDTBinaryArithOvf>;
154def X86umul_ovf : SDNode<"X86ISD::UMUL", SDTUnaryArithOvf>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000155
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156//===----------------------------------------------------------------------===//
157// X86 Operand Definitions.
158//
159
160// *mem - Operand definitions for the funky X86 addressing mode operands.
161//
162class X86MemOperand<string printMethod> : Operand<iPTR> {
163 let PrintMethod = printMethod;
164 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
165}
166
167def i8mem : X86MemOperand<"printi8mem">;
168def i16mem : X86MemOperand<"printi16mem">;
169def i32mem : X86MemOperand<"printi32mem">;
170def i64mem : X86MemOperand<"printi64mem">;
171def i128mem : X86MemOperand<"printi128mem">;
172def f32mem : X86MemOperand<"printf32mem">;
173def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000174def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175def f128mem : X86MemOperand<"printf128mem">;
176
177def lea32mem : Operand<i32> {
178 let PrintMethod = "printi32mem";
179 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
180}
181
182def SSECC : Operand<i8> {
183 let PrintMethod = "printSSECC";
184}
185
186def piclabel: Operand<i32> {
187 let PrintMethod = "printPICLabel";
188}
189
190// A couple of more descriptive operand definitions.
191// 16-bits but only 8 bits are significant.
192def i16i8imm : Operand<i16>;
193// 32-bits but only 8 bits are significant.
194def i32i8imm : Operand<i32>;
195
196// Branch targets have OtherVT type.
197def brtarget : Operand<OtherVT>;
198
199//===----------------------------------------------------------------------===//
200// X86 Complex Pattern Definitions.
201//
202
203// Define X86 specific addressing mode.
204def addr : ComplexPattern<iPTR, 4, "SelectAddr", [], []>;
205def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
206 [add, mul, shl, or, frameindex], []>;
207
208//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209// X86 Instruction Predicate Definitions.
210def HasMMX : Predicate<"Subtarget->hasMMX()">;
211def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
212def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
213def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
214def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000215def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
216def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000217def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
218def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
220def In64BitMode : Predicate<"Subtarget->is64Bit()">;
221def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
222def NotSmallCode : Predicate<"TM.getCodeModel() != CodeModel::Small">;
223def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000224def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000225def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226
227//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000228// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229//
230
Evan Cheng86ab7d32007-07-31 08:04:03 +0000231include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232
233//===----------------------------------------------------------------------===//
234// Pattern fragments...
235//
236
237// X86 specific condition code. These correspond to CondCode in
238// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000239def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
240def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
241def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
242def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
243def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
244def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
245def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
246def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
247def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
248def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000250def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000252def X86_COND_O : PatLeaf<(i8 13)>;
253def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
254def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255
256def i16immSExt8 : PatLeaf<(i16 imm), [{
257 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
258 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000259 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260}]>;
261
262def i32immSExt8 : PatLeaf<(i32 imm), [{
263 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
264 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000265 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266}]>;
267
268// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000269// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
270// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000271def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000272 LoadSDNode *LD = cast<LoadSDNode>(N);
Dan Gohman8335c412008-08-20 15:24:22 +0000273 ISD::LoadExtType ExtType = LD->getExtensionType();
274 if (ExtType == ISD::NON_EXTLOAD)
275 return true;
276 if (ExtType == ISD::EXTLOAD)
277 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000278 return false;
279}]>;
280
Dan Gohman2a174122008-10-15 06:50:19 +0000281def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000282 LoadSDNode *LD = cast<LoadSDNode>(N);
Evan Cheng56ec77b2008-09-24 23:27:55 +0000283 ISD::LoadExtType ExtType = LD->getExtensionType();
284 if (ExtType == ISD::EXTLOAD)
285 return LD->getAlignment() >= 2 && !LD->isVolatile();
286 return false;
287}]>;
288
Dan Gohman2a174122008-10-15 06:50:19 +0000289def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000290 LoadSDNode *LD = cast<LoadSDNode>(N);
Dan Gohman8335c412008-08-20 15:24:22 +0000291 ISD::LoadExtType ExtType = LD->getExtensionType();
292 if (ExtType == ISD::NON_EXTLOAD)
293 return true;
294 if (ExtType == ISD::EXTLOAD)
295 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000296 return false;
297}]>;
298
Dan Gohman2a174122008-10-15 06:50:19 +0000299def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000300 LoadSDNode *LD = cast<LoadSDNode>(N);
301 if (LD->isVolatile())
302 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000303 ISD::LoadExtType ExtType = LD->getExtensionType();
304 if (ExtType == ISD::NON_EXTLOAD)
305 return true;
306 if (ExtType == ISD::EXTLOAD)
307 return LD->getAlignment() >= 4;
308 return false;
309}]>;
310
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr))>;
313
314def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr))>;
315def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr))>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000316def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
319def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
320def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
321
322def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
323def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
324def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
325def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
326def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
327def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
328
329def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
330def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
331def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
332def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
333def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
334def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
335
Chris Lattner21da6382008-02-19 17:37:35 +0000336
337// An 'and' node with a single use.
338def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000339 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000340}]>;
341
Dan Gohman921581d2008-10-17 01:23:35 +0000342// 'shld' and 'shrd' instruction patterns. Note that even though these have
343// the srl and shl in their patterns, the C++ code must still check for them,
344// because predicates are tested before children nodes are explored.
345
346def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
347 (or (srl node:$src1, node:$amt1),
348 (shl node:$src2, node:$amt2)), [{
349 assert(N->getOpcode() == ISD::OR);
350 return N->getOperand(0).getOpcode() == ISD::SRL &&
351 N->getOperand(1).getOpcode() == ISD::SHL &&
352 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
353 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
354 N->getOperand(0).getConstantOperandVal(1) ==
355 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
356}]>;
357
358def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
359 (or (shl node:$src1, node:$amt1),
360 (srl node:$src2, node:$amt2)), [{
361 assert(N->getOpcode() == ISD::OR);
362 return N->getOperand(0).getOpcode() == ISD::SHL &&
363 N->getOperand(1).getOpcode() == ISD::SRL &&
364 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
365 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
366 N->getOperand(0).getConstantOperandVal(1) ==
367 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
368}]>;
369
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371// Instruction list...
372//
373
374// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
375// a stack adjustment and the codegen must know that they may modify the stack
376// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000377// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
378// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000379let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000380def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
381 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000382 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000383 Requires<[In32BitMode]>;
384def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
385 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000386 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000387 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000388}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389
390// Nop
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000391let neverHasSideEffects = 1 in
392 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393
Evan Cheng0729ccf2008-01-05 00:41:47 +0000394// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000395let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000396 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
397 "call\t$label\n\tpop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398
399//===----------------------------------------------------------------------===//
400// Control Flow Instructions...
401//
402
403// Return instructions.
404let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000405 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000406 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000407 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000408 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000409 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
410 "ret\t$amt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 [(X86retflag imm:$amt)]>;
412}
413
414// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000415let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000416 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
417 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000419let isBranch = 1, isBarrier = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000420 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421
Owen Andersonf8053082007-11-12 07:39:39 +0000422// Indirect branches
423let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000424 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000426 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 [(brind (loadi32 addr:$dst))]>;
428}
429
430// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000431let Uses = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +0000432def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000433 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000434def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000435 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000436def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000437 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000438def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000439 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000440def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000441 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000442def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000443 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000444
Dan Gohman91888f02007-07-31 20:11:57 +0000445def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000446 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000447def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000448 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000449def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000450 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000451def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000452 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453
Dan Gohman91888f02007-07-31 20:11:57 +0000454def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000455 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000456def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000457 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000458def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000459 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000460def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000461 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000462def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000463 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000464def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000465 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000466} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467
468//===----------------------------------------------------------------------===//
469// Call Instructions...
470//
Evan Cheng37e7c752007-07-21 00:34:19 +0000471let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000472 // All calls clobber the non-callee saved registers. ESP is marked as
473 // a use to prevent stack-pointer assignments that appear immediately
474 // before calls from potentially appearing dead. Uses for argument
475 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
477 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000478 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
479 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000480 Uses = [ESP] in {
Evan Cheng34f93712007-12-22 02:26:46 +0000481 def CALLpcrel32 : Ii32<0xE8, RawFrm, (outs), (ins i32imm:$dst,variable_ops),
482 "call\t${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000483 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000484 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000485 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000486 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 }
488
489// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000490
Chris Lattnerb56cc342008-03-11 03:23:40 +0000491def TAILCALL : I<0, Pseudo, (outs), (ins),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000492 "#TAILCALL",
493 []>;
494
Evan Cheng37e7c752007-07-21 00:34:19 +0000495let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000496def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000497 "#TC_RETURN $dst $offset",
498 []>;
499
500let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000501def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000502 "#TC_RETURN $dst $offset",
503 []>;
504
505let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000506
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000507 def TAILJMPd : IBr<0xE9, (ins i32imm:$dst), "jmp\t${dst:call} # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000509let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000510 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
511 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000512let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000513 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000514 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515
516//===----------------------------------------------------------------------===//
517// Miscellaneous Instructions...
518//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000519let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000521 (outs), (ins), "leave", []>;
522
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000523let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
524let mayLoad = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000525def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000527let mayStore = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000528def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000529}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000531let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000532def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000533let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000534def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000535
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536let isTwoAddress = 1 in // GR32 = bswap GR32
537 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000538 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000539 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
541
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542
Evan Cheng48679f42007-12-14 02:13:44 +0000543// Bit scan instructions.
544let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000545def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000546 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000547 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000548def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000549 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000550 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
551 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000552def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000553 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000554 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000555def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000556 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000557 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
558 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000559
Evan Cheng4e33de92007-12-14 18:49:43 +0000560def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000561 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000562 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000563def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000564 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000565 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
566 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000567def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000568 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000569 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000570def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000571 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000572 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
573 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000574} // Defs = [EFLAGS]
575
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000576let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000578 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000579 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000580let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000582 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000583 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
585
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000586let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000587def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000588 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000589def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000590 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000591def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000592 [(X86rep_movs i32)]>, REP;
593}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000595let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000596def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000597 [(X86rep_stos i8)]>, REP;
598let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000599def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000600 [(X86rep_stos i16)]>, REP, OpSize;
601let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000602def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000603 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000605let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000606def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000607 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000608
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000609let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000610def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000611}
612
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613//===----------------------------------------------------------------------===//
614// Input/Output Instructions...
615//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000616let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000617def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000618 "in{b}\t{%dx, %al|%AL, %DX}", []>;
619let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000620def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000621 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
622let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000623def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000624 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000626let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000627def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000628 "in{b}\t{$port, %al|%AL, $port}", []>;
629let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000630def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000631 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
632let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000633def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000634 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000636let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000637def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000638 "out{b}\t{%al, %dx|%DX, %AL}", []>;
639let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000640def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000641 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
642let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000643def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000644 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000646let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000647def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000648 "out{b}\t{%al, $port|$port, %AL}", []>;
649let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000650def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000651 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
652let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000653def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000654 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655
656//===----------------------------------------------------------------------===//
657// Move Instructions...
658//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000659let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000660def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000661 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000662def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000663 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000664def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000665 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000666}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000667let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000668def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000669 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000671def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000672 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000673 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000674def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000675 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 [(set GR32:$dst, imm:$src)]>;
677}
Evan Chengb783fa32007-07-19 01:14:50 +0000678def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000679 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000681def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000682 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000684def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000685 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 [(store (i32 imm:$src), addr:$dst)]>;
687
Dan Gohman5574cc72008-12-03 18:15:48 +0000688let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000689def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000690 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 [(set GR8:$dst, (load addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000692def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000693 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694 [(set GR16:$dst, (load addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000695def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000696 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 [(set GR32:$dst, (load addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000698}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699
Evan Chengb783fa32007-07-19 01:14:50 +0000700def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000701 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000703def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000704 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000706def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000707 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 [(store GR32:$src, addr:$dst)]>;
709
710//===----------------------------------------------------------------------===//
711// Fixed-Register Multiplication and Division Instructions...
712//
713
714// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +0000715let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +0000716def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
718 // This probably ought to be moved to a def : Pat<> if the
719 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000720 [(set AL, (mul AL, GR8:$src)),
721 (implicit EFLAGS)]>; // AL,AH = AL*GR8
722
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000723let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000724def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
725 "mul{w}\t$src",
726 []>, OpSize; // AX,DX = AX*GR16
727
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000728let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000729def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
730 "mul{l}\t$src",
731 []>; // EAX,EDX = EAX*GR32
732
Evan Cheng55687072007-09-14 21:48:26 +0000733let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000734def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000735 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
737 // This probably ought to be moved to a def : Pat<> if the
738 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000739 [(set AL, (mul AL, (loadi8 addr:$src))),
740 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
741
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000742let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000743let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000744def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000745 "mul{w}\t$src",
746 []>, OpSize; // AX,DX = AX*[mem16]
747
Evan Cheng55687072007-09-14 21:48:26 +0000748let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000749def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000750 "mul{l}\t$src",
751 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000752}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000754let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000755let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000756def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
757 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +0000758let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +0000759def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000760 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +0000761let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000762def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
763 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000764let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000765let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000766def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000767 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +0000768let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000769def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000770 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
771let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000772def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000773 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000774}
Dan Gohmand44572d2008-11-18 21:29:14 +0000775} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776
777// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +0000778let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000779def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000780 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000781let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000782def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000783 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000784let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000785def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000786 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000787let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000788let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000789def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000790 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000791let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000792def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000793 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000794let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000795def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000796 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000797}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798
799// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +0000800let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000801def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000802 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000803let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000804def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000805 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000806let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000807def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000808 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000809let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000810let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000811def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000812 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000813let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000814def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000815 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000816let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000817def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000818 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000819}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820
821//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000822// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823//
824let isTwoAddress = 1 in {
825
826// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000827let Uses = [EFLAGS] in {
Evan Cheng926658c2007-10-05 23:13:21 +0000828let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000830 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000831 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000833 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000836 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000837 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000839 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000842 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000843 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000845 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000848 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000849 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000851 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000854 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000855 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000857 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000860 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000861 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000863 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000866 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000867 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000869 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000872 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000873 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000875 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000878 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000879 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000881 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000884 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000885 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000887 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000890 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000891 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000893 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000896 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000897 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000899 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000900 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000902 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000903 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000905 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000908 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000909 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000911 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000914 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000915 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000917 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000920 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000921 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000923 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000926 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000927 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000929 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000932 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000933 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000935 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000937def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000938 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000939 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000941 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000944 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000945 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000947 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000948 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000950 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000951 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000953 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000956 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000957 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000959 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000962 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000963 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000965 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000967def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000968 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000969 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000970 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000971 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000972 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000974 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000975 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000977 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000980 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000981 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000983 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000986 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000987 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000989 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000990 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000992 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000993 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000995 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +0000997def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
998 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
999 "cmovo\t{$src2, $dst|$dst, $src2}",
1000 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1001 X86_COND_O, EFLAGS))]>,
1002 TB, OpSize;
1003def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1004 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1005 "cmovo\t{$src2, $dst|$dst, $src2}",
1006 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1007 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001008 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001009def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1010 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1011 "cmovno\t{$src2, $dst|$dst, $src2}",
1012 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1013 X86_COND_NO, EFLAGS))]>,
1014 TB, OpSize;
1015def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1016 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1017 "cmovno\t{$src2, $dst|$dst, $src2}",
1018 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1019 X86_COND_NO, EFLAGS))]>,
1020 TB;
1021} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001022
1023def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1024 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1025 "cmovb\t{$src2, $dst|$dst, $src2}",
1026 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1027 X86_COND_B, EFLAGS))]>,
1028 TB, OpSize;
1029def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1030 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1031 "cmovb\t{$src2, $dst|$dst, $src2}",
1032 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1033 X86_COND_B, EFLAGS))]>,
1034 TB;
1035def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1036 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1037 "cmovae\t{$src2, $dst|$dst, $src2}",
1038 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1039 X86_COND_AE, EFLAGS))]>,
1040 TB, OpSize;
1041def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1042 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1043 "cmovae\t{$src2, $dst|$dst, $src2}",
1044 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1045 X86_COND_AE, EFLAGS))]>,
1046 TB;
1047def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1048 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1049 "cmove\t{$src2, $dst|$dst, $src2}",
1050 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1051 X86_COND_E, EFLAGS))]>,
1052 TB, OpSize;
1053def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1054 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1055 "cmove\t{$src2, $dst|$dst, $src2}",
1056 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1057 X86_COND_E, EFLAGS))]>,
1058 TB;
1059def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1060 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1061 "cmovne\t{$src2, $dst|$dst, $src2}",
1062 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1063 X86_COND_NE, EFLAGS))]>,
1064 TB, OpSize;
1065def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1066 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1067 "cmovne\t{$src2, $dst|$dst, $src2}",
1068 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1069 X86_COND_NE, EFLAGS))]>,
1070 TB;
1071def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1072 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1073 "cmovbe\t{$src2, $dst|$dst, $src2}",
1074 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1075 X86_COND_BE, EFLAGS))]>,
1076 TB, OpSize;
1077def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1078 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1079 "cmovbe\t{$src2, $dst|$dst, $src2}",
1080 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1081 X86_COND_BE, EFLAGS))]>,
1082 TB;
1083def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1084 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1085 "cmova\t{$src2, $dst|$dst, $src2}",
1086 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1087 X86_COND_A, EFLAGS))]>,
1088 TB, OpSize;
1089def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1090 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1091 "cmova\t{$src2, $dst|$dst, $src2}",
1092 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1093 X86_COND_A, EFLAGS))]>,
1094 TB;
1095def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1096 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1097 "cmovl\t{$src2, $dst|$dst, $src2}",
1098 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1099 X86_COND_L, EFLAGS))]>,
1100 TB, OpSize;
1101def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1102 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1103 "cmovl\t{$src2, $dst|$dst, $src2}",
1104 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1105 X86_COND_L, EFLAGS))]>,
1106 TB;
1107def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1108 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1109 "cmovge\t{$src2, $dst|$dst, $src2}",
1110 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1111 X86_COND_GE, EFLAGS))]>,
1112 TB, OpSize;
1113def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1114 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1115 "cmovge\t{$src2, $dst|$dst, $src2}",
1116 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1117 X86_COND_GE, EFLAGS))]>,
1118 TB;
1119def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1120 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1121 "cmovle\t{$src2, $dst|$dst, $src2}",
1122 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1123 X86_COND_LE, EFLAGS))]>,
1124 TB, OpSize;
1125def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1126 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1127 "cmovle\t{$src2, $dst|$dst, $src2}",
1128 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1129 X86_COND_LE, EFLAGS))]>,
1130 TB;
1131def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1132 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1133 "cmovg\t{$src2, $dst|$dst, $src2}",
1134 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1135 X86_COND_G, EFLAGS))]>,
1136 TB, OpSize;
1137def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1138 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1139 "cmovg\t{$src2, $dst|$dst, $src2}",
1140 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1141 X86_COND_G, EFLAGS))]>,
1142 TB;
1143def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1144 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1145 "cmovs\t{$src2, $dst|$dst, $src2}",
1146 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1147 X86_COND_S, EFLAGS))]>,
1148 TB, OpSize;
1149def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1150 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1151 "cmovs\t{$src2, $dst|$dst, $src2}",
1152 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1153 X86_COND_S, EFLAGS))]>,
1154 TB;
1155def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1156 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1157 "cmovns\t{$src2, $dst|$dst, $src2}",
1158 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1159 X86_COND_NS, EFLAGS))]>,
1160 TB, OpSize;
1161def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1162 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1163 "cmovns\t{$src2, $dst|$dst, $src2}",
1164 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1165 X86_COND_NS, EFLAGS))]>,
1166 TB;
1167def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1168 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1169 "cmovp\t{$src2, $dst|$dst, $src2}",
1170 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1171 X86_COND_P, EFLAGS))]>,
1172 TB, OpSize;
1173def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1174 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1175 "cmovp\t{$src2, $dst|$dst, $src2}",
1176 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1177 X86_COND_P, EFLAGS))]>,
1178 TB;
1179def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1180 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1181 "cmovnp\t{$src2, $dst|$dst, $src2}",
1182 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1183 X86_COND_NP, EFLAGS))]>,
1184 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001185def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1186 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1187 "cmovnp\t{$src2, $dst|$dst, $src2}",
1188 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1189 X86_COND_NP, EFLAGS))]>,
1190 TB;
1191def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1192 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1193 "cmovo\t{$src2, $dst|$dst, $src2}",
1194 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1195 X86_COND_O, EFLAGS))]>,
1196 TB, OpSize;
1197def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1198 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1199 "cmovo\t{$src2, $dst|$dst, $src2}",
1200 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1201 X86_COND_O, EFLAGS))]>,
1202 TB;
1203def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1204 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1205 "cmovno\t{$src2, $dst|$dst, $src2}",
1206 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1207 X86_COND_NO, EFLAGS))]>,
1208 TB, OpSize;
1209def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1210 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1211 "cmovno\t{$src2, $dst|$dst, $src2}",
1212 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1213 X86_COND_NO, EFLAGS))]>,
1214 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001215} // Uses = [EFLAGS]
1216
1217
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218// unary instructions
1219let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001220let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001221def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222 [(set GR8:$dst, (ineg GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001223def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224 [(set GR16:$dst, (ineg GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001225def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 [(set GR32:$dst, (ineg GR32:$src))]>;
1227let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001228 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 [(store (ineg (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001230 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 [(store (ineg (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001232 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233 [(store (ineg (loadi32 addr:$dst)), addr:$dst)]>;
1234
1235}
Evan Cheng55687072007-09-14 21:48:26 +00001236} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237
Evan Chengc6cee682009-01-21 02:09:05 +00001238// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1239let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001240def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001242def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001244def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001246}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001248 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001250 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001252 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1254}
1255} // CodeSize
1256
1257// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001258let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001260def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261 [(set GR8:$dst, (add GR8:$src, 1))]>;
1262let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001263def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264 [(set GR16:$dst, (add GR16:$src, 1))]>,
1265 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001266def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 [(set GR32:$dst, (add GR32:$src, 1))]>, Requires<[In32BitMode]>;
1268}
1269let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001270 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 [(store (add (loadi8 addr:$dst), 1), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001272 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001273 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>,
1274 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001275 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001276 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>,
1277 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278}
1279
1280let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001281def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001282 [(set GR8:$dst, (add GR8:$src, -1))]>;
1283let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001284def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285 [(set GR16:$dst, (add GR16:$src, -1))]>,
1286 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001287def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 [(set GR32:$dst, (add GR32:$src, -1))]>, Requires<[In32BitMode]>;
1289}
1290
1291let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001292 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293 [(store (add (loadi8 addr:$dst), -1), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001294 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001295 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>,
1296 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001297 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001298 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>,
1299 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001300}
Evan Cheng55687072007-09-14 21:48:26 +00001301} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302
1303// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001304let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1306def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001307 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001308 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309 [(set GR8:$dst, (and GR8:$src1, GR8:$src2))]>;
1310def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001311 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001312 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 [(set GR16:$dst, (and GR16:$src1, GR16:$src2))]>, OpSize;
1314def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001315 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001316 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001317 [(set GR32:$dst, (and GR32:$src1, GR32:$src2))]>;
1318}
1319
1320def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001321 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001322 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001323 [(set GR8:$dst, (and GR8:$src1, (load addr:$src2)))]>;
1324def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001325 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001326 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001327 [(set GR16:$dst, (and GR16:$src1, (load addr:$src2)))]>, OpSize;
1328def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001329 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001330 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001331 [(set GR32:$dst, (and GR32:$src1, (load addr:$src2)))]>;
1332
1333def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001334 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001335 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336 [(set GR8:$dst, (and GR8:$src1, imm:$src2))]>;
1337def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001338 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001339 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001340 [(set GR16:$dst, (and GR16:$src1, imm:$src2))]>, OpSize;
1341def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001342 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001343 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344 [(set GR32:$dst, (and GR32:$src1, imm:$src2))]>;
1345def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001346 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001347 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2))]>,
1349 OpSize;
1350def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001351 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001352 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2))]>;
1354
1355let isTwoAddress = 0 in {
1356 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001357 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001358 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359 [(store (and (load addr:$dst), GR8:$src), addr:$dst)]>;
1360 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001361 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001362 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363 [(store (and (load addr:$dst), GR16:$src), addr:$dst)]>,
1364 OpSize;
1365 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001366 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001367 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001368 [(store (and (load addr:$dst), GR32:$src), addr:$dst)]>;
1369 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001370 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001371 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
1373 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001374 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001375 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001376 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1377 OpSize;
1378 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001379 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001380 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001381 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
1382 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001383 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001384 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1386 OpSize;
1387 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001388 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001389 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001390 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
1391}
1392
1393
1394let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001395def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001396 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397 [(set GR8:$dst, (or GR8:$src1, GR8:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001398def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001399 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400 [(set GR16:$dst, (or GR16:$src1, GR16:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001401def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001402 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001403 [(set GR32:$dst, (or GR32:$src1, GR32:$src2))]>;
1404}
Evan Chengb783fa32007-07-19 01:14:50 +00001405def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001406 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001408def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001409 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001410 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001411def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001412 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2)))]>;
1414
Evan Chengb783fa32007-07-19 01:14:50 +00001415def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001416 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417 [(set GR8:$dst, (or GR8:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001418def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001419 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 [(set GR16:$dst, (or GR16:$src1, imm:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001421def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001422 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001423 [(set GR32:$dst, (or GR32:$src1, imm:$src2))]>;
1424
Evan Chengb783fa32007-07-19 01:14:50 +00001425def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001426 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001428def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001429 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001430 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2))]>;
1431let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001432 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001433 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001434 [(store (or (load addr:$dst), GR8:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001435 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001436 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 [(store (or (load addr:$dst), GR16:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001438 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001439 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440 [(store (or (load addr:$dst), GR32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001441 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001442 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001443 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001444 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001445 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001446 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1447 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001448 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001449 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001451 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001452 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1454 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001455 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001456 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001457 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001458} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001459
1460
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001461let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001462 def XOR8rr : I<0x30, MRMDestReg,
1463 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1464 "xor{b}\t{$src2, $dst|$dst, $src2}",
1465 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2))]>;
1466 def XOR16rr : I<0x31, MRMDestReg,
1467 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1468 "xor{w}\t{$src2, $dst|$dst, $src2}",
1469 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2))]>, OpSize;
1470 def XOR32rr : I<0x31, MRMDestReg,
1471 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1472 "xor{l}\t{$src2, $dst|$dst, $src2}",
1473 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2))]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001474} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475
1476def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001477 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001478 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2)))]>;
1480def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001481 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001482 "xor{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001483 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2)))]>,
1484 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001486 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001487 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2)))]>;
1489
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001490def XOR8ri : Ii8<0x80, MRM6r,
1491 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1492 "xor{b}\t{$src2, $dst|$dst, $src2}",
1493 [(set GR8:$dst, (xor GR8:$src1, imm:$src2))]>;
1494def XOR16ri : Ii16<0x81, MRM6r,
1495 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1496 "xor{w}\t{$src2, $dst|$dst, $src2}",
1497 [(set GR16:$dst, (xor GR16:$src1, imm:$src2))]>, OpSize;
1498def XOR32ri : Ii32<0x81, MRM6r,
1499 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1500 "xor{l}\t{$src2, $dst|$dst, $src2}",
1501 [(set GR32:$dst, (xor GR32:$src1, imm:$src2))]>;
1502def XOR16ri8 : Ii8<0x83, MRM6r,
1503 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1504 "xor{w}\t{$src2, $dst|$dst, $src2}",
1505 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2))]>,
1506 OpSize;
1507def XOR32ri8 : Ii8<0x83, MRM6r,
1508 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1509 "xor{l}\t{$src2, $dst|$dst, $src2}",
1510 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001511
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512let isTwoAddress = 0 in {
1513 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001514 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001515 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001516 [(store (xor (load addr:$dst), GR8:$src), addr:$dst)]>;
1517 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001518 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001519 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 [(store (xor (load addr:$dst), GR16:$src), addr:$dst)]>,
1521 OpSize;
1522 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001523 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001524 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001525 [(store (xor (load addr:$dst), GR32:$src), addr:$dst)]>;
1526 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001527 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001528 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
1530 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001531 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001532 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1534 OpSize;
1535 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001536 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001537 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001538 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
1539 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001540 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001541 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001542 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1543 OpSize;
1544 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001545 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001546 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001548} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001549} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550
1551// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001552let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001553let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001554def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001555 "shl{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001556 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001557def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001558 "shl{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001559 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001560def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001561 "shl{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001562 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001563} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001564
Evan Chengb783fa32007-07-19 01:14:50 +00001565def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001566 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001567 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1568let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001569def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001570 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001572def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001575// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1576// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001577} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578
1579let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001580 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001581 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001582 "shl{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001583 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001584 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001585 "shl{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001586 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001587 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001588 "shl{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001589 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1590 }
Evan Chengb783fa32007-07-19 01:14:50 +00001591 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001592 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001593 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001594 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001595 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001596 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1597 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001598 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001599 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001600 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1601
1602 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001603 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001604 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001605 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001606 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001607 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001608 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1609 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001610 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001611 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001612 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1613}
1614
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001615let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001616def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001617 "shr{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001618 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001619def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001620 "shr{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001621 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001622def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001623 "shr{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001624 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1625}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001626
Evan Chengb783fa32007-07-19 01:14:50 +00001627def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001628 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001630def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001631 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001633def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001634 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1636
1637// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001638def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001639 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001640 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001641def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001642 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001643 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001644def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001645 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001646 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1647
1648let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001649 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001650 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001651 "shr{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001652 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001653 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001654 "shr{w}\t{%cl, $dst|$dst, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001656 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001657 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001658 "shr{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001659 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
1660 }
Evan Chengb783fa32007-07-19 01:14:50 +00001661 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001662 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001663 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001664 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001665 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001666 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1667 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001668 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001669 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001670 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1671
1672 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001673 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001674 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001676 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001677 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001678 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001679 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001680 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001681 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1682}
1683
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001684let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001685def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001686 "sar{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001687 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001688def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001689 "sar{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001690 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001691def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001692 "sar{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001693 [(set GR32:$dst, (sra GR32:$src, CL))]>;
1694}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001695
Evan Chengb783fa32007-07-19 01:14:50 +00001696def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001697 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001699def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001700 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
1702 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001703def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001704 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
1706
1707// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001708def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001709 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001710 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001711def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001712 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001714def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001715 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001716 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
1717
1718let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001719 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001720 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001721 "sar{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001722 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001723 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001724 "sar{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001725 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001726 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001727 "sar{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001728 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
1729 }
Evan Chengb783fa32007-07-19 01:14:50 +00001730 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001731 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001733 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001734 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001735 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1736 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001737 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001738 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001739 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1740
1741 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001742 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001743 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001744 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001745 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001746 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001747 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1748 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001749 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001750 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001751 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1752}
1753
1754// Rotate instructions
1755// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001756let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001757def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001758 "rol{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001759 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001760def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001761 "rol{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001762 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001763def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001764 "rol{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001765 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
1766}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767
Evan Chengb783fa32007-07-19 01:14:50 +00001768def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001769 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001770 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001771def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001772 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001773 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001774def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001775 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001776 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
1777
1778// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001779def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001780 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001781 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001782def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001783 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001784 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001785def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001786 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001787 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
1788
1789let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001790 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001791 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001792 "rol{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001793 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001794 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001795 "rol{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001796 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001797 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 "rol{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001799 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
1800 }
Evan Chengb783fa32007-07-19 01:14:50 +00001801 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001802 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001803 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001804 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001805 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001806 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1807 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001808 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001810 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1811
1812 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001813 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001814 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001815 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001816 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001817 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1819 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001820 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001821 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001822 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1823}
1824
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001825let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001826def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001827 "ror{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001828 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001829def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001830 "ror{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001831 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001832def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001833 "ror{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001834 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
1835}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001836
Evan Chengb783fa32007-07-19 01:14:50 +00001837def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001838 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001839 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001840def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001841 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001842 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001843def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001844 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001845 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
1846
1847// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001848def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001849 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001850 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001851def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001852 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001853 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001854def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001855 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001856 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
1857
1858let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001859 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001860 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001861 "ror{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001862 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001863 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001864 "ror{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001865 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001866 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001867 "ror{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001868 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
1869 }
Evan Chengb783fa32007-07-19 01:14:50 +00001870 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001871 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001873 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001874 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001875 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1876 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001877 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001878 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001879 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1880
1881 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001882 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001883 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001884 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001885 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001886 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001887 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1888 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001889 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001890 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001891 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1892}
1893
1894
1895
1896// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001897let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001898def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001899 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001900 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001901def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001902 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001903 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001904def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001905 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001906 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001907 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001908def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001909 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001910 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001911 TB, OpSize;
1912}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001913
1914let isCommutable = 1 in { // These instructions commute to each other.
1915def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001916 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001917 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001918 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
1919 (i8 imm:$src3)))]>,
1920 TB;
1921def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001922 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001923 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001924 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
1925 (i8 imm:$src3)))]>,
1926 TB;
1927def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001928 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001929 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001930 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
1931 (i8 imm:$src3)))]>,
1932 TB, OpSize;
1933def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001934 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001935 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001936 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
1937 (i8 imm:$src3)))]>,
1938 TB, OpSize;
1939}
1940
1941let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001942 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001943 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001944 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001945 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001946 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001947 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001948 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001949 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001950 addr:$dst)]>, TB;
1951 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001952 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001953 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001954 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001955 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
1956 (i8 imm:$src3)), addr:$dst)]>,
1957 TB;
1958 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001959 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001960 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001961 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
1962 (i8 imm:$src3)), addr:$dst)]>,
1963 TB;
1964
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001965 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001966 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001967 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001968 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001969 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001970 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001971 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001973 addr:$dst)]>, TB, OpSize;
1974 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001975 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001976 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001977 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001978 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
1979 (i8 imm:$src3)), addr:$dst)]>,
1980 TB, OpSize;
1981 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001982 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001983 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001984 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
1985 (i8 imm:$src3)), addr:$dst)]>,
1986 TB, OpSize;
1987}
Evan Cheng55687072007-09-14 21:48:26 +00001988} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001989
1990
1991// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00001992let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001993let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00001994// Register-Register Addition
1995def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
1996 (ins GR8 :$src1, GR8 :$src2),
1997 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00001998 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00001999 (implicit EFLAGS)]>;
2000
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002001let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002002// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002003def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2004 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002005 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002006 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2007 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002008def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2009 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002010 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002011 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2012 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002013} // end isConvertibleToThreeAddress
2014} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002015
2016// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002017def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2018 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002019 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002020 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2021 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002022def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2023 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002024 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002025 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2026 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002027def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2028 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002029 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002030 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2031 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002032
Bill Wendlingae034ed2008-12-12 00:56:36 +00002033// Register-Integer Addition
2034def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2035 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002036 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2037 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002038
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002039let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002040// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002041def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2042 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002043 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002044 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2045 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002046def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2047 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002048 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002049 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2050 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002051def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2052 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002053 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002054 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2055 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002056def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2057 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002058 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002059 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2060 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002061}
2062
2063let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002064 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002065 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002066 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002067 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2068 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002069 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002070 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002071 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2072 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002073 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002074 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002075 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2076 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002077 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002078 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002079 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2080 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002081 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002082 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002083 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2084 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002085 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002086 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002087 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2088 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002089 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002090 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002091 [(store (add (load addr:$dst), i16immSExt8:$src2),
2092 addr:$dst),
2093 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002094 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002095 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002096 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002097 addr:$dst),
2098 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099}
2100
Evan Cheng259471d2007-10-05 17:59:57 +00002101let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002102let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00002103def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002104 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002105 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002106}
Evan Chengb783fa32007-07-19 01:14:50 +00002107def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002108 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002109 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002110def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002111 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002112 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002113def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002114 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002115 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002116
2117let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002118 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002119 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002120 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002121 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002123 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002124 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002125 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002126 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002127}
Evan Cheng259471d2007-10-05 17:59:57 +00002128} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002129
Bill Wendlingae034ed2008-12-12 00:56:36 +00002130// Register-Register Subtraction
2131def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2132 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002133 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2134 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002135def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2136 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002137 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2138 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002139def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2140 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002141 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2142 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002143
2144// Register-Memory Subtraction
2145def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2146 (ins GR8 :$src1, i8mem :$src2),
2147 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002148 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2149 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002150def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2151 (ins GR16:$src1, i16mem:$src2),
2152 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002153 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2154 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002155def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2156 (ins GR32:$src1, i32mem:$src2),
2157 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002158 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2159 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002160
2161// Register-Integer Subtraction
2162def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2163 (ins GR8:$src1, i8imm:$src2),
2164 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002165 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2166 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002167def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2168 (ins GR16:$src1, i16imm:$src2),
2169 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002170 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2171 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002172def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2173 (ins GR32:$src1, i32imm:$src2),
2174 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002175 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2176 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002177def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2178 (ins GR16:$src1, i16i8imm:$src2),
2179 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002180 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2181 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002182def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2183 (ins GR32:$src1, i32i8imm:$src2),
2184 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002185 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2186 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002187
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002189 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002190 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002191 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002192 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2193 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002194 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002195 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002196 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2197 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002198 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002199 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002200 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2201 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002202
2203 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002204 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002205 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002206 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2207 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002208 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002209 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002210 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2211 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002212 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002213 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002214 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2215 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002216 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002217 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002218 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002219 addr:$dst),
2220 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002221 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002222 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002223 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002224 addr:$dst),
2225 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002226}
2227
Evan Cheng259471d2007-10-05 17:59:57 +00002228let Uses = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002229def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002230 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng55687072007-09-14 21:48:26 +00002231 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002232
2233let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002234 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002235 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002236 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002237 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002238 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002239 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002240 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002241 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002243 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002244 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng55687072007-09-14 21:48:26 +00002245 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246}
Evan Chengb783fa32007-07-19 01:14:50 +00002247def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002248 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002249 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002250def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002251 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002253def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002254 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002255 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002256} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002257} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002258
Evan Cheng55687072007-09-14 21:48:26 +00002259let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002261// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002262def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002263 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002264 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2265 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002266def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002267 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002268 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2269 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002270}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002271
Bill Wendlingf5399032008-12-12 21:15:41 +00002272// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002273def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2274 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002275 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002276 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2277 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002278def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002279 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002280 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2281 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002282} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002283} // end Two Address instructions
2284
2285// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002286let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002287// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002288def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002289 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002290 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002291 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2292 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002293def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002294 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002295 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002296 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2297 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002298def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002299 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002300 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002301 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2302 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002303def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002304 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002305 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002306 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2307 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308
Bill Wendlingf5399032008-12-12 21:15:41 +00002309// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002310def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002311 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002312 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002313 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2314 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002315def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002316 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002317 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002318 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2319 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002320def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002321 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002322 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002323 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002324 i16immSExt8:$src2)),
2325 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002326def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002327 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002328 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002329 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002330 i32immSExt8:$src2)),
2331 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002332} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002333
2334//===----------------------------------------------------------------------===//
2335// Test instructions are just like AND, except they don't generate a result.
2336//
Evan Cheng950aac02007-09-25 01:57:46 +00002337let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002338let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002339def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002340 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002341 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002342 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002343def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002344 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002345 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002346 (implicit EFLAGS)]>,
2347 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002348def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002349 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002350 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002351 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002352}
2353
Evan Chengb783fa32007-07-19 01:14:50 +00002354def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002355 "test{b}\t{$src2, $src1|$src1, $src2}",
2356 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2357 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002358def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002359 "test{w}\t{$src2, $src1|$src1, $src2}",
2360 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2361 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002362def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002363 "test{l}\t{$src2, $src1|$src1, $src2}",
2364 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2365 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002366
2367def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002368 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002369 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002370 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002371 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002372def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002373 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002374 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002375 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002376 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002377def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002378 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002379 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002380 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002381 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002382
Evan Cheng621216e2007-09-29 00:00:36 +00002383def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002384 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002385 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002386 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2387 (implicit EFLAGS)]>;
2388def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002389 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002390 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002391 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2392 (implicit EFLAGS)]>, OpSize;
2393def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002394 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002395 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002396 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002397 (implicit EFLAGS)]>;
2398} // Defs = [EFLAGS]
2399
2400
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002401// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002402let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002403def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002404let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002405def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002406
Evan Cheng950aac02007-09-25 01:57:46 +00002407let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002408def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002409 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002410 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002411 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002412 TB; // GR8 = ==
2413def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002414 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002415 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002416 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002417 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002418
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002419def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002420 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002421 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002422 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002423 TB; // GR8 = !=
2424def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002425 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002426 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002427 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002428 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002429
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002430def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002431 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002432 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002433 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002434 TB; // GR8 = < signed
2435def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002436 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002437 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002438 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002439 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002440
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002441def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002442 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002443 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002444 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002445 TB; // GR8 = >= signed
2446def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002447 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002448 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002449 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002450 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002451
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002452def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002453 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002454 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002455 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002456 TB; // GR8 = <= signed
2457def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002458 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002459 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002460 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002461 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002462
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002463def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002464 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002465 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002466 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467 TB; // GR8 = > signed
2468def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002469 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002470 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002471 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002472 TB; // [mem8] = > signed
2473
2474def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002475 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002476 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002477 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002478 TB; // GR8 = < unsign
2479def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002480 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002481 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002482 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002483 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002484
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002485def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002486 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002487 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002488 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489 TB; // GR8 = >= unsign
2490def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002491 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002492 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002493 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002494 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002495
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002496def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002497 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002498 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002499 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002500 TB; // GR8 = <= unsign
2501def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002502 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002503 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002504 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002505 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002506
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002508 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002509 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002510 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002511 TB; // GR8 = > signed
2512def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002513 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002514 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002515 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002516 TB; // [mem8] = > signed
2517
2518def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002519 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002520 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002521 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002522 TB; // GR8 = <sign bit>
2523def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002524 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002525 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002526 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002527 TB; // [mem8] = <sign bit>
2528def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002529 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002530 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002531 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002532 TB; // GR8 = !<sign bit>
2533def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002534 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002535 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002536 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002537 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002538
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002539def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002540 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002541 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002542 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002543 TB; // GR8 = parity
2544def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002545 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002546 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002547 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002548 TB; // [mem8] = parity
2549def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002550 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002551 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002552 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002553 TB; // GR8 = not parity
2554def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002555 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002556 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002557 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002558 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002559
2560def SETOr : I<0x90, MRM0r,
2561 (outs GR8 :$dst), (ins),
2562 "seto\t$dst",
2563 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
2564 TB; // GR8 = overflow
2565def SETOm : I<0x90, MRM0m,
2566 (outs), (ins i8mem:$dst),
2567 "seto\t$dst",
2568 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
2569 TB; // [mem8] = overflow
2570def SETNOr : I<0x91, MRM0r,
2571 (outs GR8 :$dst), (ins),
2572 "setno\t$dst",
2573 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
2574 TB; // GR8 = not overflow
2575def SETNOm : I<0x91, MRM0m,
2576 (outs), (ins i8mem:$dst),
2577 "setno\t$dst",
2578 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
2579 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00002580} // Uses = [EFLAGS]
2581
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002582
2583// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00002584let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002585def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002586 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002587 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002588 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002589def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002590 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002591 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002592 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002593def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002594 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002595 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002596 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002597def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002598 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002599 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002600 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
2601 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002602def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002603 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002604 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002605 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
2606 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002607def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002608 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002609 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002610 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
2611 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002613 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002614 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002615 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
2616 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002617def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002618 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002619 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002620 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
2621 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002622def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002623 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002624 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002625 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
2626 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002627def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002628 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002629 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002630 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002631def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002632 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002633 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002634 [(X86cmp GR16:$src1, imm:$src2),
2635 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002636def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002637 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002638 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002639 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002640def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002641 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002642 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002643 [(X86cmp (loadi8 addr:$src1), imm:$src2),
2644 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002645def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002646 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002647 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002648 [(X86cmp (loadi16 addr:$src1), imm:$src2),
2649 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002650def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002651 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002652 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002653 [(X86cmp (loadi32 addr:$src1), imm:$src2),
2654 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002655def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002656 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002657 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002658 [(X86cmp GR16:$src1, i16immSExt8:$src2),
2659 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002660def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002661 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002662 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002663 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
2664 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002665def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002666 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002667 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002668 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
2669 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002670def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002671 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002672 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002673 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00002674 (implicit EFLAGS)]>;
2675} // Defs = [EFLAGS]
2676
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002677// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002678// TODO: BTC, BTR, and BTS
2679let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00002680def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002681 "bt{w}\t{$src2, $src1|$src1, $src2}",
2682 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00002683 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00002684def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002685 "bt{l}\t{$src2, $src1|$src1, $src2}",
2686 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00002687 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00002688
2689// Unlike with the register+register form, the memory+register form of the
2690// bt instruction does not ignore the high bits of the index. From ISel's
2691// perspective, this is pretty bizarre. Disable these instructions for now.
2692//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
2693// "bt{w}\t{$src2, $src1|$src1, $src2}",
2694// [(X86bt (loadi16 addr:$src1), GR16:$src2),
2695// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
2696//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
2697// "bt{l}\t{$src2, $src1|$src1, $src2}",
2698// [(X86bt (loadi32 addr:$src1), GR32:$src2),
2699// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00002700
2701def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
2702 "bt{w}\t{$src2, $src1|$src1, $src2}",
2703 [(X86bt GR16:$src1, i16immSExt8:$src2),
2704 (implicit EFLAGS)]>, OpSize, TB;
2705def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
2706 "bt{l}\t{$src2, $src1|$src1, $src2}",
2707 [(X86bt GR32:$src1, i32immSExt8:$src2),
2708 (implicit EFLAGS)]>, TB;
2709// Note that these instructions don't need FastBTMem because that
2710// only applies when the other operand is in a register. When it's
2711// an immediate, bt is still fast.
2712def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
2713 "bt{w}\t{$src2, $src1|$src1, $src2}",
2714 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
2715 (implicit EFLAGS)]>, OpSize, TB;
2716def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
2717 "bt{l}\t{$src2, $src1|$src1, $src2}",
2718 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
2719 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002720} // Defs = [EFLAGS]
2721
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002722// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00002723// Use movsbl intead of movsbw; we don't care about the high 16 bits
2724// of the register here. This has a smaller encoding and avoids a
2725// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00002726def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002727 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2728 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002729def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002730 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2731 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002732def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002733 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002734 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002735def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002736 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002737 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002738def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002739 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002740 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002741def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002742 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002743 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
2744
Dan Gohman9203ab42008-07-30 18:09:17 +00002745// Use movzbl intead of movzbw; we don't care about the high 16 bits
2746// of the register here. This has a smaller encoding and avoids a
2747// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00002748def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002749 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2750 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002751def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002752 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2753 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002754def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002755 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002756 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002757def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002758 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002759 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002760def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002761 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002762 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002763def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002764 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002765 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
2766
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002767let neverHasSideEffects = 1 in {
2768 let Defs = [AX], Uses = [AL] in
2769 def CBW : I<0x98, RawFrm, (outs), (ins),
2770 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
2771 let Defs = [EAX], Uses = [AX] in
2772 def CWDE : I<0x98, RawFrm, (outs), (ins),
2773 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002774
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002775 let Defs = [AX,DX], Uses = [AX] in
2776 def CWD : I<0x99, RawFrm, (outs), (ins),
2777 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
2778 let Defs = [EAX,EDX], Uses = [EAX] in
2779 def CDQ : I<0x99, RawFrm, (outs), (ins),
2780 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
2781}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002782
2783//===----------------------------------------------------------------------===//
2784// Alias Instructions
2785//===----------------------------------------------------------------------===//
2786
2787// Alias instructions that map movr0 to xor.
2788// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002789let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002790def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002791 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002792 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00002793// Use xorl instead of xorw since we don't care about the high 16 bits,
2794// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00002795def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00002796 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
2797 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002798def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002799 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002800 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00002801}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002802
2803// Basic operations on GR16 / GR32 subclasses GR16_ and GR32_ which contains only
2804// those registers that have GR8 sub-registers (i.e. AX - DX, EAX - EDX).
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002805let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002806def MOV16to16_ : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002807 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002808def MOV32to32_ : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002809 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002810
Evan Chengb783fa32007-07-19 01:14:50 +00002811def MOV16_rr : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002812 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002813def MOV32_rr : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002814 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002815} // neverHasSideEffects
2816
Dan Gohman5574cc72008-12-03 18:15:48 +00002817let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002818def MOV16_rm : I<0x8B, MRMSrcMem, (outs GR16_:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002819 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002820def MOV32_rm : I<0x8B, MRMSrcMem, (outs GR32_:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002821 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng4e84e452007-08-30 05:49:43 +00002822}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002823let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002824def MOV16_mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002825 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002826def MOV32_mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002827 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002828}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002829
2830//===----------------------------------------------------------------------===//
2831// Thread Local Storage Instructions
2832//
2833
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002834let Uses = [EBX] in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00002835def TLS_addr32 : I<0, Pseudo, (outs GR32:$dst), (ins i32imm:$sym),
2836 "leal\t${sym:mem}(,%ebx,1), $dst",
2837 [(set GR32:$dst, (X86tlsaddr tglobaltlsaddr:$sym))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002838
2839let AddedComplexity = 10 in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00002840def TLS_gs_rr : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002841 "movl\t%gs:($src), $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002842 [(set GR32:$dst, (load (add X86TLStp, GR32:$src)))]>;
2843
2844let AddedComplexity = 15 in
Nicolas Geoffray81580792008-10-25 15:22:06 +00002845def TLS_gs_ri : I<0x8B, Pseudo, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002846 "movl\t%gs:${src:mem}, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002847 [(set GR32:$dst,
Nicolas Geoffray81580792008-10-25 15:22:06 +00002848 (load (add X86TLStp, (X86Wrapper tglobaltlsaddr:$src))))]>,
2849 SegGS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002850
Nicolas Geoffray81580792008-10-25 15:22:06 +00002851def TLS_tp : I<0x8B, Pseudo, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002852 "movl\t%gs:0, $dst",
Nicolas Geoffray81580792008-10-25 15:22:06 +00002853 [(set GR32:$dst, X86TLStp)]>, SegGS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002854
2855//===----------------------------------------------------------------------===//
2856// DWARF Pseudo Instructions
2857//
2858
Evan Chengb783fa32007-07-19 01:14:50 +00002859def DWARF_LOC : I<0, Pseudo, (outs),
2860 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohman77af4a82007-09-24 19:25:06 +00002861 ".loc\t${file:debug} ${line:debug} ${col:debug}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002862 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
2863 (i32 imm:$file))]>;
2864
2865//===----------------------------------------------------------------------===//
2866// EH Pseudo Instructions
2867//
2868let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Cheng37e7c752007-07-21 00:34:19 +00002869 hasCtrlDep = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002870def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00002871 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002872 [(X86ehret GR32:$addr)]>;
2873
2874}
2875
2876//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00002877// Atomic support
2878//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002879
Evan Cheng3e171562008-04-19 01:20:30 +00002880// Atomic swap. These are just normal xchg instructions. But since a memory
2881// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00002882let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00002883def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
2884 "xchg{l}\t{$val, $ptr|$ptr, $val}",
2885 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
2886def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
2887 "xchg{w}\t{$val, $ptr|$ptr, $val}",
2888 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
2889 OpSize;
2890def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
2891 "xchg{b}\t{$val, $ptr|$ptr, $val}",
2892 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
2893}
2894
Evan Chengd49dbb82008-04-18 20:55:36 +00002895// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00002896let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00002897def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dale Johannesend20e4452008-08-19 18:47:28 +00002898 "lock\n\tcmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00002899 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002900}
Dale Johannesenf160d802008-10-02 18:53:47 +00002901let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00002902def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dale Johannesend20e4452008-08-19 18:47:28 +00002903 "lock\n\tcmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00002904 [(X86cas8 addr:$ptr)]>, TB, LOCK;
2905}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00002906
2907let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00002908def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dale Johannesend20e4452008-08-19 18:47:28 +00002909 "lock\n\tcmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00002910 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002911}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00002912let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00002913def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dale Johannesend20e4452008-08-19 18:47:28 +00002914 "lock\n\tcmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00002915 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002916}
2917
Evan Chengd49dbb82008-04-18 20:55:36 +00002918// Atomic exchange and add
2919let Constraints = "$val = $dst", Defs = [EFLAGS] in {
2920def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dale Johannesend20e4452008-08-19 18:47:28 +00002921 "lock\n\txadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002922 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00002923 TB, LOCK;
2924def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dale Johannesend20e4452008-08-19 18:47:28 +00002925 "lock\n\txadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002926 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00002927 TB, OpSize, LOCK;
2928def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dale Johannesend20e4452008-08-19 18:47:28 +00002929 "lock\n\txadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002930 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00002931 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002932}
2933
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002934// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00002935let Constraints = "$val = $dst", Defs = [EFLAGS],
2936 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002937def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002938 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002939 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002940def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002941 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002942 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002943def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002944 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002945 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00002946def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002947 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002948 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002949def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002950 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002951 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002952def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002953 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002954 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002955def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002956 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002957 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002958def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002959 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002960 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002961
2962def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002963 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002964 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002965def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002966 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002967 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002968def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002969 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002970 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002971def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002972 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002973 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002974def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002975 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002976 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002977def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002978 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002979 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002980def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002981 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002982 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002983def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002984 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002985 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002986
2987def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002988 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002989 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002990def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002991 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002992 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002993def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002994 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002995 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002996def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002997 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002998 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00002999}
3000
Dale Johannesenf160d802008-10-02 18:53:47 +00003001let Constraints = "$val1 = $dst1, $val2 = $dst2",
3002 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3003 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00003004 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00003005 usesCustomDAGSchedInserter = 1 in {
3006def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3007 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003008 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003009def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3010 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003011 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003012def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3013 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003014 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003015def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3016 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003017 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003018def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3019 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003020 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003021def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3022 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003023 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00003024def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3025 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003026 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003027}
3028
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003029//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003030// Non-Instruction Patterns
3031//===----------------------------------------------------------------------===//
3032
Bill Wendlingfef06052008-09-16 21:48:12 +00003033// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003034def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
3035def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00003036def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003037def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3038def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3039
3040def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3041 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3042def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3043 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3044def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3045 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3046def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3047 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3048
3049def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3050 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3051def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3052 (MOV32mi addr:$dst, texternalsym:$src)>;
3053
3054// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003055// tailcall stuff
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003056def : Pat<(X86tailcall GR32:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003057 (TAILCALL)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003058
3059def : Pat<(X86tailcall (i32 tglobaladdr:$dst)),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003060 (TAILCALL)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003061def : Pat<(X86tailcall (i32 texternalsym:$dst)),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003062 (TAILCALL)>;
3063
3064def : Pat<(X86tcret GR32:$dst, imm:$off),
3065 (TCRETURNri GR32:$dst, imm:$off)>;
3066
3067def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3068 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3069
3070def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3071 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003072
3073def : Pat<(X86call (i32 tglobaladdr:$dst)),
3074 (CALLpcrel32 tglobaladdr:$dst)>;
3075def : Pat<(X86call (i32 texternalsym:$dst)),
3076 (CALLpcrel32 texternalsym:$dst)>;
3077
3078// X86 specific add which produces a flag.
3079def : Pat<(addc GR32:$src1, GR32:$src2),
3080 (ADD32rr GR32:$src1, GR32:$src2)>;
3081def : Pat<(addc GR32:$src1, (load addr:$src2)),
3082 (ADD32rm GR32:$src1, addr:$src2)>;
3083def : Pat<(addc GR32:$src1, imm:$src2),
3084 (ADD32ri GR32:$src1, imm:$src2)>;
3085def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3086 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3087
3088def : Pat<(subc GR32:$src1, GR32:$src2),
3089 (SUB32rr GR32:$src1, GR32:$src2)>;
3090def : Pat<(subc GR32:$src1, (load addr:$src2)),
3091 (SUB32rm GR32:$src1, addr:$src2)>;
3092def : Pat<(subc GR32:$src1, imm:$src2),
3093 (SUB32ri GR32:$src1, imm:$src2)>;
3094def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3095 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3096
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003097// Comparisons.
3098
3099// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003100def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003101 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003102def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003103 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003104def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003105 (TEST32rr GR32:$src1, GR32:$src1)>;
3106
Dan Gohman0a3c5222009-01-07 01:00:24 +00003107// Conditional moves with folded loads with operands swapped and conditions
3108// inverted.
3109def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3110 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3111def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3112 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3113def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3114 (CMOVB16rm GR16:$src2, addr:$src1)>;
3115def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3116 (CMOVB32rm GR32:$src2, addr:$src1)>;
3117def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3118 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3119def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3120 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3121def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3122 (CMOVE16rm GR16:$src2, addr:$src1)>;
3123def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3124 (CMOVE32rm GR32:$src2, addr:$src1)>;
3125def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3126 (CMOVA16rm GR16:$src2, addr:$src1)>;
3127def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3128 (CMOVA32rm GR32:$src2, addr:$src1)>;
3129def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3130 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3131def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3132 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3133def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3134 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3135def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3136 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3137def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3138 (CMOVL16rm GR16:$src2, addr:$src1)>;
3139def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3140 (CMOVL32rm GR32:$src2, addr:$src1)>;
3141def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3142 (CMOVG16rm GR16:$src2, addr:$src1)>;
3143def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3144 (CMOVG32rm GR32:$src2, addr:$src1)>;
3145def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3146 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3147def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3148 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3149def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3150 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3151def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3152 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3153def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3154 (CMOVP16rm GR16:$src2, addr:$src1)>;
3155def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3156 (CMOVP32rm GR32:$src2, addr:$src1)>;
3157def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3158 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3159def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3160 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3161def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3162 (CMOVS16rm GR16:$src2, addr:$src1)>;
3163def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3164 (CMOVS32rm GR32:$src2, addr:$src1)>;
3165def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3166 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3167def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3168 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3169def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3170 (CMOVO16rm GR16:$src2, addr:$src1)>;
3171def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3172 (CMOVO32rm GR32:$src2, addr:$src1)>;
3173
Duncan Sands082524c2008-01-23 20:39:46 +00003174// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003175def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3176def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3177def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3178
3179// extload bool -> extload byte
3180def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003181def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>,
3182 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003183def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003184def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>,
3185 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003186def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3187def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3188
Dan Gohmandd612bb2008-08-20 21:27:32 +00003189// anyext
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003190def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>,
3191 Requires<[In32BitMode]>;
3192def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>,
3193 Requires<[In32BitMode]>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003194def : Pat<(i32 (anyext GR16:$src)),
3195 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003196
Evan Chengf2abee72007-12-13 00:43:27 +00003197// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003198def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3199 (MOVZX32rm8 addr:$src)>;
3200def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3201 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003202
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003203//===----------------------------------------------------------------------===//
3204// Some peepholes
3205//===----------------------------------------------------------------------===//
3206
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003207// Odd encoding trick: -128 fits into an 8-bit immediate field while
3208// +128 doesn't, so in this special case use a sub instead of an add.
3209def : Pat<(add GR16:$src1, 128),
3210 (SUB16ri8 GR16:$src1, -128)>;
3211def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3212 (SUB16mi8 addr:$dst, -128)>;
3213def : Pat<(add GR32:$src1, 128),
3214 (SUB32ri8 GR32:$src1, -128)>;
3215def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3216 (SUB32mi8 addr:$dst, -128)>;
3217
Dan Gohman9203ab42008-07-30 18:09:17 +00003218// r & (2^16-1) ==> movz
3219def : Pat<(and GR32:$src1, 0xffff),
Dan Gohmandd612bb2008-08-20 21:27:32 +00003220 (MOVZX32rr16 (i16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit)))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003221// r & (2^8-1) ==> movz
3222def : Pat<(and GR32:$src1, 0xff),
Dan Gohmandd612bb2008-08-20 21:27:32 +00003223 (MOVZX32rr8 (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src1),
3224 x86_subreg_8bit)))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003225 Requires<[In32BitMode]>;
3226// r & (2^8-1) ==> movz
3227def : Pat<(and GR16:$src1, 0xff),
Dan Gohmandd612bb2008-08-20 21:27:32 +00003228 (MOVZX16rr8 (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src1),
3229 x86_subreg_8bit)))>,
3230 Requires<[In32BitMode]>;
3231
3232// sext_inreg patterns
3233def : Pat<(sext_inreg GR32:$src, i16),
3234 (MOVSX32rr16 (i16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)))>;
3235def : Pat<(sext_inreg GR32:$src, i8),
3236 (MOVSX32rr8 (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src),
3237 x86_subreg_8bit)))>,
3238 Requires<[In32BitMode]>;
3239def : Pat<(sext_inreg GR16:$src, i8),
3240 (MOVSX16rr8 (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src),
3241 x86_subreg_8bit)))>,
3242 Requires<[In32BitMode]>;
3243
3244// trunc patterns
3245def : Pat<(i16 (trunc GR32:$src)),
3246 (i16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
3247def : Pat<(i8 (trunc GR32:$src)),
3248 (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src), x86_subreg_8bit))>,
3249 Requires<[In32BitMode]>;
3250def : Pat<(i8 (trunc GR16:$src)),
3251 (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src), x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003252 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003253
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003254// (shl x, 1) ==> (add x, x)
3255def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3256def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3257def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3258
Evan Cheng76a64c72008-08-30 02:03:58 +00003259// (shl x (and y, 31)) ==> (shl x, y)
3260def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3261 (SHL8rCL GR8:$src1)>;
3262def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3263 (SHL16rCL GR16:$src1)>;
3264def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3265 (SHL32rCL GR32:$src1)>;
3266def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3267 (SHL8mCL addr:$dst)>;
3268def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3269 (SHL16mCL addr:$dst)>;
3270def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3271 (SHL32mCL addr:$dst)>;
3272
3273def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3274 (SHR8rCL GR8:$src1)>;
3275def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3276 (SHR16rCL GR16:$src1)>;
3277def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3278 (SHR32rCL GR32:$src1)>;
3279def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3280 (SHR8mCL addr:$dst)>;
3281def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3282 (SHR16mCL addr:$dst)>;
3283def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3284 (SHR32mCL addr:$dst)>;
3285
3286def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3287 (SAR8rCL GR8:$src1)>;
3288def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3289 (SAR16rCL GR16:$src1)>;
3290def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3291 (SAR32rCL GR32:$src1)>;
3292def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3293 (SAR8mCL addr:$dst)>;
3294def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3295 (SAR16mCL addr:$dst)>;
3296def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3297 (SAR32mCL addr:$dst)>;
3298
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003299// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3300def : Pat<(or (srl GR32:$src1, CL:$amt),
3301 (shl GR32:$src2, (sub 32, CL:$amt))),
3302 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3303
3304def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3305 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3306 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3307
Dan Gohman921581d2008-10-17 01:23:35 +00003308def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3309 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3310 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3311
3312def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3313 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3314 addr:$dst),
3315 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3316
3317def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3318 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3319
3320def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3321 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3322 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3323
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003324// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3325def : Pat<(or (shl GR32:$src1, CL:$amt),
3326 (srl GR32:$src2, (sub 32, CL:$amt))),
3327 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3328
3329def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3330 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3331 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3332
Dan Gohman921581d2008-10-17 01:23:35 +00003333def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3334 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3335 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3336
3337def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3338 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3339 addr:$dst),
3340 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3341
3342def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3343 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3344
3345def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3346 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3347 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3348
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003349// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3350def : Pat<(or (srl GR16:$src1, CL:$amt),
3351 (shl GR16:$src2, (sub 16, CL:$amt))),
3352 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3353
3354def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3355 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3356 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3357
Dan Gohman921581d2008-10-17 01:23:35 +00003358def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3359 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3360 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3361
3362def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3363 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3364 addr:$dst),
3365 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3366
3367def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3368 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3369
3370def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3371 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3372 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3373
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003374// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
3375def : Pat<(or (shl GR16:$src1, CL:$amt),
3376 (srl GR16:$src2, (sub 16, CL:$amt))),
3377 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3378
3379def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
3380 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3381 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3382
Dan Gohman921581d2008-10-17 01:23:35 +00003383def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3384 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3385 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3386
3387def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3388 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3389 addr:$dst),
3390 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3391
3392def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3393 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3394
3395def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3396 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3397 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3398
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003399//===----------------------------------------------------------------------===//
Bill Wendlingf5399032008-12-12 21:15:41 +00003400// Overflow Patterns
3401//===----------------------------------------------------------------------===//
3402
3403// Register-Register Addition with Overflow
3404def : Pat<(parallel (X86add_ovf GR8:$src1, GR8:$src2),
3405 (implicit EFLAGS)),
3406 (ADD8rr GR8:$src1, GR8:$src2)>;
3407
3408// Register-Register Addition with Overflow
3409def : Pat<(parallel (X86add_ovf GR16:$src1, GR16:$src2),
3410 (implicit EFLAGS)),
3411 (ADD16rr GR16:$src1, GR16:$src2)>;
3412def : Pat<(parallel (X86add_ovf GR32:$src1, GR32:$src2),
3413 (implicit EFLAGS)),
3414 (ADD32rr GR32:$src1, GR32:$src2)>;
3415
3416// Register-Memory Addition with Overflow
3417def : Pat<(parallel (X86add_ovf GR8:$src1, (load addr:$src2)),
3418 (implicit EFLAGS)),
3419 (ADD8rm GR8:$src1, addr:$src2)>;
3420def : Pat<(parallel (X86add_ovf GR16:$src1, (load addr:$src2)),
3421 (implicit EFLAGS)),
3422 (ADD16rm GR16:$src1, addr:$src2)>;
3423def : Pat<(parallel (X86add_ovf GR32:$src1, (load addr:$src2)),
3424 (implicit EFLAGS)),
3425 (ADD32rm GR32:$src1, addr:$src2)>;
3426
3427// Register-Integer Addition with Overflow
3428def : Pat<(parallel (X86add_ovf GR8:$src1, imm:$src2),
3429 (implicit EFLAGS)),
3430 (ADD8ri GR8:$src1, imm:$src2)>;
3431
3432// Register-Integer Addition with Overflow
3433def : Pat<(parallel (X86add_ovf GR16:$src1, imm:$src2),
3434 (implicit EFLAGS)),
3435 (ADD16ri GR16:$src1, imm:$src2)>;
3436def : Pat<(parallel (X86add_ovf GR32:$src1, imm:$src2),
3437 (implicit EFLAGS)),
3438 (ADD32ri GR32:$src1, imm:$src2)>;
3439def : Pat<(parallel (X86add_ovf GR16:$src1, i16immSExt8:$src2),
3440 (implicit EFLAGS)),
3441 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
3442def : Pat<(parallel (X86add_ovf GR32:$src1, i32immSExt8:$src2),
3443 (implicit EFLAGS)),
3444 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3445
3446// Memory-Register Addition with Overflow
3447def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR8:$src2),
3448 addr:$dst),
3449 (implicit EFLAGS)),
3450 (ADD8mr addr:$dst, GR8:$src2)>;
3451def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR16:$src2),
3452 addr:$dst),
3453 (implicit EFLAGS)),
3454 (ADD16mr addr:$dst, GR16:$src2)>;
3455def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR32:$src2),
3456 addr:$dst),
3457 (implicit EFLAGS)),
3458 (ADD32mr addr:$dst, GR32:$src2)>;
3459def : Pat<(parallel (store (X86add_ovf (loadi8 addr:$dst), imm:$src2),
3460 addr:$dst),
3461 (implicit EFLAGS)),
3462 (ADD8mi addr:$dst, imm:$src2)>;
3463def : Pat<(parallel (store (X86add_ovf (loadi16 addr:$dst), imm:$src2),
3464 addr:$dst),
3465 (implicit EFLAGS)),
3466 (ADD16mi addr:$dst, imm:$src2)>;
3467def : Pat<(parallel (store (X86add_ovf (loadi32 addr:$dst), imm:$src2),
3468 addr:$dst),
3469 (implicit EFLAGS)),
3470 (ADD32mi addr:$dst, imm:$src2)>;
3471def : Pat<(parallel (store (X86add_ovf (load addr:$dst), i16immSExt8:$src2),
3472 addr:$dst),
3473 (implicit EFLAGS)),
3474 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
3475def : Pat<(parallel (store (X86add_ovf (load addr:$dst), i32immSExt8:$src2),
3476 addr:$dst),
3477 (implicit EFLAGS)),
3478 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
3479
3480// Register-Register Subtraction with Overflow
3481def : Pat<(parallel (X86sub_ovf GR8:$src1, GR8:$src2),
3482 (implicit EFLAGS)),
3483 (SUB8rr GR8:$src1, GR8:$src2)>;
3484def : Pat<(parallel (X86sub_ovf GR16:$src1, GR16:$src2),
3485 (implicit EFLAGS)),
3486 (SUB16rr GR16:$src1, GR16:$src2)>;
3487def : Pat<(parallel (X86sub_ovf GR32:$src1, GR32:$src2),
3488 (implicit EFLAGS)),
3489 (SUB32rr GR32:$src1, GR32:$src2)>;
3490
3491// Register-Memory Subtraction with Overflow
3492def : Pat<(parallel (X86sub_ovf GR8:$src1, (load addr:$src2)),
3493 (implicit EFLAGS)),
3494 (SUB8rm GR8:$src1, addr:$src2)>;
3495def : Pat<(parallel (X86sub_ovf GR16:$src1, (load addr:$src2)),
3496 (implicit EFLAGS)),
3497 (SUB16rm GR16:$src1, addr:$src2)>;
3498def : Pat<(parallel (X86sub_ovf GR32:$src1, (load addr:$src2)),
3499 (implicit EFLAGS)),
3500 (SUB32rm GR32:$src1, addr:$src2)>;
3501
3502// Register-Integer Subtraction with Overflow
3503def : Pat<(parallel (X86sub_ovf GR8:$src1, imm:$src2),
3504 (implicit EFLAGS)),
3505 (SUB8ri GR8:$src1, imm:$src2)>;
3506def : Pat<(parallel (X86sub_ovf GR16:$src1, imm:$src2),
3507 (implicit EFLAGS)),
3508 (SUB16ri GR16:$src1, imm:$src2)>;
3509def : Pat<(parallel (X86sub_ovf GR32:$src1, imm:$src2),
3510 (implicit EFLAGS)),
3511 (SUB32ri GR32:$src1, imm:$src2)>;
3512def : Pat<(parallel (X86sub_ovf GR16:$src1, i16immSExt8:$src2),
3513 (implicit EFLAGS)),
3514 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
3515def : Pat<(parallel (X86sub_ovf GR32:$src1, i32immSExt8:$src2),
3516 (implicit EFLAGS)),
3517 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3518
3519// Memory-Register Subtraction with Overflow
3520def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR8:$src2),
3521 addr:$dst),
3522 (implicit EFLAGS)),
3523 (SUB8mr addr:$dst, GR8:$src2)>;
3524def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR16:$src2),
3525 addr:$dst),
3526 (implicit EFLAGS)),
3527 (SUB16mr addr:$dst, GR16:$src2)>;
3528def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR32:$src2),
3529 addr:$dst),
3530 (implicit EFLAGS)),
3531 (SUB32mr addr:$dst, GR32:$src2)>;
3532
3533// Memory-Integer Subtraction with Overflow
3534def : Pat<(parallel (store (X86sub_ovf (loadi8 addr:$dst), imm:$src2),
3535 addr:$dst),
3536 (implicit EFLAGS)),
3537 (SUB8mi addr:$dst, imm:$src2)>;
3538def : Pat<(parallel (store (X86sub_ovf (loadi16 addr:$dst), imm:$src2),
3539 addr:$dst),
3540 (implicit EFLAGS)),
3541 (SUB16mi addr:$dst, imm:$src2)>;
3542def : Pat<(parallel (store (X86sub_ovf (loadi32 addr:$dst), imm:$src2),
3543 addr:$dst),
3544 (implicit EFLAGS)),
3545 (SUB32mi addr:$dst, imm:$src2)>;
3546def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), i16immSExt8:$src2),
3547 addr:$dst),
3548 (implicit EFLAGS)),
3549 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
3550def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), i32immSExt8:$src2),
3551 addr:$dst),
3552 (implicit EFLAGS)),
3553 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
3554
3555
3556// Register-Register Signed Integer Multiply with Overflow
3557def : Pat<(parallel (X86smul_ovf GR16:$src1, GR16:$src2),
3558 (implicit EFLAGS)),
3559 (IMUL16rr GR16:$src1, GR16:$src2)>;
3560def : Pat<(parallel (X86smul_ovf GR32:$src1, GR32:$src2),
3561 (implicit EFLAGS)),
3562 (IMUL32rr GR32:$src1, GR32:$src2)>;
3563
3564// Register-Memory Signed Integer Multiply with Overflow
3565def : Pat<(parallel (X86smul_ovf GR16:$src1, (load addr:$src2)),
3566 (implicit EFLAGS)),
3567 (IMUL16rm GR16:$src1, addr:$src2)>;
3568def : Pat<(parallel (X86smul_ovf GR32:$src1, (load addr:$src2)),
3569 (implicit EFLAGS)),
3570 (IMUL32rm GR32:$src1, addr:$src2)>;
3571
3572// Register-Integer Signed Integer Multiply with Overflow
3573def : Pat<(parallel (X86smul_ovf GR16:$src1, imm:$src2),
3574 (implicit EFLAGS)),
3575 (IMUL16rri GR16:$src1, imm:$src2)>;
3576def : Pat<(parallel (X86smul_ovf GR32:$src1, imm:$src2),
3577 (implicit EFLAGS)),
3578 (IMUL32rri GR32:$src1, imm:$src2)>;
3579def : Pat<(parallel (X86smul_ovf GR16:$src1, i16immSExt8:$src2),
3580 (implicit EFLAGS)),
3581 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
3582def : Pat<(parallel (X86smul_ovf GR32:$src1, i32immSExt8:$src2),
3583 (implicit EFLAGS)),
3584 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
3585
3586// Memory-Integer Signed Integer Multiply with Overflow
3587def : Pat<(parallel (X86smul_ovf (load addr:$src1), imm:$src2),
3588 (implicit EFLAGS)),
3589 (IMUL16rmi addr:$src1, imm:$src2)>;
3590def : Pat<(parallel (X86smul_ovf (load addr:$src1), imm:$src2),
3591 (implicit EFLAGS)),
3592 (IMUL32rmi addr:$src1, imm:$src2)>;
3593def : Pat<(parallel (X86smul_ovf (load addr:$src1), i16immSExt8:$src2),
3594 (implicit EFLAGS)),
3595 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
3596def : Pat<(parallel (X86smul_ovf (load addr:$src1), i32immSExt8:$src2),
3597 (implicit EFLAGS)),
3598 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
3599
3600//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003601// Floating Point Stack Support
3602//===----------------------------------------------------------------------===//
3603
3604include "X86InstrFPStack.td"
3605
3606//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00003607// X86-64 Support
3608//===----------------------------------------------------------------------===//
3609
Chris Lattner2de8d2b2008-01-10 05:50:42 +00003610include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00003611
3612//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003613// XMM Floating point support (requires SSE / SSE2)
3614//===----------------------------------------------------------------------===//
3615
3616include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00003617
3618//===----------------------------------------------------------------------===//
3619// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
3620//===----------------------------------------------------------------------===//
3621
3622include "X86InstrMMX.td"