Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Thumb specific DAG Nodes. |
| 16 | // |
| 17 | |
| 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, |
| 19 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 20 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | def imm_neg_XFORM : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 22 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 23 | }]>; |
| 24 | def imm_comp_XFORM : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 25 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | }]>; |
| 27 | |
| 28 | |
| 29 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. |
| 30 | def imm0_7 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 31 | return (uint32_t)N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | }]>; |
| 33 | def imm0_7_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 34 | return (uint32_t)-N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | }], imm_neg_XFORM>; |
| 36 | |
| 37 | def imm0_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 38 | return (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 39 | }]>; |
| 40 | def imm0_255_comp : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 41 | return ~((uint32_t)N->getZExtValue()) < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | }]>; |
| 43 | |
| 44 | def imm8_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 45 | return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | }]>; |
| 47 | def imm8_255_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 48 | unsigned Val = -N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 49 | return Val >= 8 && Val < 256; |
| 50 | }], imm_neg_XFORM>; |
| 51 | |
| 52 | // Break imm's up into two pieces: an immediate + a left shift. |
| 53 | // This uses thumb_immshifted to match and thumb_immshifted_val and |
| 54 | // thumb_immshifted_shamt to get the val/shift pieces. |
| 55 | def thumb_immshifted : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 56 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | }]>; |
| 58 | |
| 59 | def thumb_immshifted_val : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 60 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 61 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 62 | }]>; |
| 63 | |
| 64 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 65 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 67 | }]>; |
| 68 | |
| 69 | // Define Thumb specific addressing modes. |
| 70 | |
| 71 | // t_addrmode_rr := reg + reg |
| 72 | // |
| 73 | def t_addrmode_rr : Operand<i32>, |
| 74 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { |
| 75 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 76 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 77 | } |
| 78 | |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 79 | // t_addrmode_s4 := reg + reg |
| 80 | // reg + imm5 * 4 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 81 | // |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 82 | def t_addrmode_s4 : Operand<i32>, |
| 83 | ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> { |
| 84 | let PrintMethod = "printThumbAddrModeS4Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 85 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 87 | |
| 88 | // t_addrmode_s2 := reg + reg |
| 89 | // reg + imm5 * 2 |
| 90 | // |
| 91 | def t_addrmode_s2 : Operand<i32>, |
| 92 | ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> { |
| 93 | let PrintMethod = "printThumbAddrModeS2Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 94 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 95 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 96 | |
| 97 | // t_addrmode_s1 := reg + reg |
| 98 | // reg + imm5 |
| 99 | // |
| 100 | def t_addrmode_s1 : Operand<i32>, |
| 101 | ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> { |
| 102 | let PrintMethod = "printThumbAddrModeS1Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 103 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | } |
| 105 | |
| 106 | // t_addrmode_sp := sp + imm8 * 4 |
| 107 | // |
| 108 | def t_addrmode_sp : Operand<i32>, |
| 109 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { |
| 110 | let PrintMethod = "printThumbAddrModeSPOperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 111 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 112 | } |
| 113 | |
| 114 | //===----------------------------------------------------------------------===// |
| 115 | // Miscellaneous Instructions. |
| 116 | // |
| 117 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 118 | let Defs = [SP], Uses = [SP] in { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 119 | def tADJCALLSTACKUP : |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 120 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), |
| 121 | "@ tADJCALLSTACKUP $amt1", |
| 122 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 123 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 124 | def tADJCALLSTACKDOWN : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 125 | PseudoInst<(outs), (ins i32imm:$amt), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 126 | "@ tADJCALLSTACKDOWN $amt", |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 127 | [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb]>; |
| 128 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 129 | |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 130 | let isNotDuplicable = 1 in |
Evan Cheng | a09b9ca | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 131 | def tPICADD : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, pclabel:$cp), |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 132 | "$cp:\n\tadd $dst, pc", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 133 | [(set tGPR:$dst, (ARMpic_add tGPR:$lhs, imm:$cp))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 134 | |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 135 | // PC relative add. |
| 136 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins i32imm:$rhs), |
| 137 | "add $dst, pc, $rhs * 4", []>; |
| 138 | |
| 139 | // ADD rd, sp, #imm8 |
| 140 | // FIXME: hard code sp? |
| 141 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, i32imm:$rhs), |
| 142 | "add $dst, $sp, $rhs * 4 @ addrspi", []>; |
| 143 | |
| 144 | // ADD sp, sp, #imm7 |
| 145 | // FIXME: hard code sp? |
| 146 | def tADDspi : T1It<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), |
| 147 | "add $dst, $rhs * 4", []>; |
| 148 | |
| 149 | // FIXME: Make use of the following? |
| 150 | // ADD rm, sp, rm |
| 151 | // ADD sp, rm |
| 152 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 153 | //===----------------------------------------------------------------------===// |
| 154 | // Control Flow Instructions. |
| 155 | // |
| 156 | |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 157 | let isReturn = 1, isTerminator = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 158 | def tBX_RET : TI<(outs), (ins), "bx lr", [(ARMretflag)]>; |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 159 | // Alternative return instruction used by vararg functions. |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 160 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), "bx $target", []>; |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 161 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 162 | |
| 163 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 164 | let isReturn = 1, isTerminator = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 165 | def tPOP_RET : TI<(outs reglist:$dst1, variable_ops), (ins), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 166 | "pop $dst1", []>; |
| 167 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 168 | let isCall = 1, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 169 | Defs = [R0, R1, R2, R3, LR, |
| 170 | D0, D1, D2, D3, D4, D5, D6, D7] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 171 | def tBL : TIx2<(outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 172 | "bl ${func:call}", |
| 173 | [(ARMtcall tglobaladdr:$func)]>; |
| 174 | // ARMv5T and above |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 175 | def tBLXi : TIx2<(outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 176 | "blx ${func:call}", |
| 177 | [(ARMcall tglobaladdr:$func)]>, Requires<[HasV5T]>; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 178 | def tBLXr : TI<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 179 | "blx $func", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 180 | [(ARMtcall tGPR:$func)]>, Requires<[HasV5T]>; |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 181 | // ARMv4T |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 182 | def tBX : TIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 183 | "cpy lr, pc\n\tbx $func", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 184 | [(ARMcall_nolink tGPR:$func)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 185 | } |
| 186 | |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 187 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 188 | let isBarrier = 1 in { |
| 189 | let isPredicable = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 190 | def tB : TI<(outs), (ins brtarget:$target), "b $target", |
| 191 | [(br bb:$target)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 192 | |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 193 | // Far jump |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 194 | def tBfar : TIx2<(outs), (ins brtarget:$target), "bl $target\t@ far jump",[]>; |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 195 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 196 | def tBR_JTr : TJTI<(outs), |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 197 | (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 198 | "cpy pc, $target \n\t.align\t2\n$jt", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 199 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>; |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 200 | } |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 201 | } |
| 202 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 203 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 204 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 205 | let isBranch = 1, isTerminator = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 206 | def tBcc : TI<(outs), (ins brtarget:$target, pred:$cc), "b$cc $target", |
| 207 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 208 | |
| 209 | //===----------------------------------------------------------------------===// |
| 210 | // Load Store Instructions. |
| 211 | // |
| 212 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 213 | let canFoldAsLoad = 1 in |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 214 | def tLDR : TI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 215 | "ldr $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 216 | [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 217 | |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 218 | def tLDRB : TI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 219 | "ldrb $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 220 | [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 221 | |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 222 | def tLDRH : TI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 223 | "ldrh $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 224 | [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 225 | |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 226 | def tLDRSB : TI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 227 | "ldrsb $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 228 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 229 | |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 230 | def tLDRSH : TI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 231 | "ldrsh $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 232 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 233 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 234 | let canFoldAsLoad = 1 in |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 235 | def tLDRspi : TIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 236 | "ldr $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 237 | [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>; |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 238 | |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 239 | // Special instruction for restore. It cannot clobber condition register |
| 240 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 241 | let canFoldAsLoad = 1, mayLoad = 1 in |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 242 | def tRestore : TIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 243 | "ldr $dst, $addr", []>; |
| 244 | |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 245 | // Load tconstpool |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 246 | let canFoldAsLoad = 1 in |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 247 | def tLDRpci : TIs<(outs tGPR:$dst), (ins i32imm:$addr), |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 248 | "ldr $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 249 | [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 250 | |
| 251 | // Special LDR for loads from non-pc-relative constpools. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 252 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 253 | def tLDRcp : TIs<(outs tGPR:$dst), (ins i32imm:$addr), |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 254 | "ldr $dst, $addr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 255 | |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 256 | def tSTR : TI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 257 | "str $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 258 | [(store tGPR:$src, t_addrmode_s4:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 259 | |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 260 | def tSTRB : TI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 261 | "strb $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 262 | [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 263 | |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 264 | def tSTRH : TI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 265 | "strh $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 266 | [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 267 | |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 268 | def tSTRspi : TIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 269 | "str $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 270 | [(store tGPR:$src, t_addrmode_sp:$addr)]>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 271 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 272 | let mayStore = 1 in { |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 273 | // Special instruction for spill. It cannot clobber condition register |
| 274 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 275 | def tSpill : TIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 276 | "str $src, $addr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 277 | } |
| 278 | |
| 279 | //===----------------------------------------------------------------------===// |
| 280 | // Load / store multiple Instructions. |
| 281 | // |
| 282 | |
| 283 | // TODO: A7-44: LDMIA - load multiple |
| 284 | |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 285 | let mayLoad = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 286 | def tPOP : TI<(outs reglist:$dst1, variable_ops), (ins), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 287 | "pop $dst1", []>; |
| 288 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 289 | let mayStore = 1 in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 290 | def tPUSH : TI<(outs), (ins reglist:$src1, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 291 | "push $src1", []>; |
| 292 | |
| 293 | //===----------------------------------------------------------------------===// |
| 294 | // Arithmetic Instructions. |
| 295 | // |
| 296 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 297 | // Add with carry register |
| 298 | let isCommutable = 1, Defs = [CPSR], Uses = [CPSR] in |
| 299 | def tADCS : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 300 | "adc $dst, $rhs", |
| 301 | [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | 53d7dba | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 302 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 303 | // Add immediate |
| 304 | let Defs = [CPSR] in { |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 305 | def tADDi3 : T1I<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 306 | "add $dst, $lhs, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 307 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 308 | def tADDSi3 : T1I<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 309 | "add $dst, $lhs, $rhs", |
| 310 | [(set tGPR:$dst, (addc tGPR:$lhs, imm0_7:$rhs))]>; |
| 311 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 312 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 313 | let Defs = [CPSR] in { |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 314 | def tADDi8 : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 315 | "add $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 316 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 317 | def tADDSi8 : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 318 | "add $dst, $rhs", |
| 319 | [(set tGPR:$dst, (addc tGPR:$lhs, imm8_255:$rhs))]>; |
| 320 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 321 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 322 | // Add register |
| 323 | let isCommutable = 1, Defs = [CPSR] in { |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 324 | def tADDrr : T1I<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 325 | "add $dst, $lhs, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 326 | [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 327 | def tADDSrr : T1I<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 328 | "add $dst, $lhs, $rhs", |
| 329 | [(set tGPR:$dst, (addc tGPR:$lhs, tGPR:$rhs))]>; |
| 330 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 331 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 332 | let neverHasSideEffects = 1 in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 333 | def tADDhirr : T1It<(outs tGPR:$dst), (ins GPR:$lhs, GPR:$rhs), |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 334 | "add $dst, $rhs @ addhirr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 335 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 336 | // And register |
| 337 | let isCommutable = 1, Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 338 | def tAND : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 339 | "and $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 340 | [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 341 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 342 | // ASR immediate |
| 343 | let Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 344 | def tASRri : T1I<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 345 | "asr $dst, $lhs, $rhs", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 346 | [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 347 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 348 | // ASR register |
| 349 | let Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 350 | def tASRrr : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 351 | "asr $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 352 | [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 353 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 354 | // BIC register |
| 355 | let Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 356 | def tBIC : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 357 | "bic $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 358 | [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 359 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 360 | // CMN register |
| 361 | let Defs = [CPSR] in { |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 362 | def tCMN : T1I<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 363 | "cmn $lhs, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 364 | [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 365 | def tCMNNZ : T1I<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 366 | "cmn $lhs, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 367 | [(ARMcmpNZ tGPR:$lhs, (ineg tGPR:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 368 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 369 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 370 | // CMP immediate |
| 371 | let Defs = [CPSR] in { |
| 372 | def tCMPi8 : T1I<(outs), (ins tGPR:$lhs, i32imm:$rhs), |
| 373 | "cmp $lhs, $rhs", |
| 374 | [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 375 | def tCMPNZi8 : T1I<(outs), (ins tGPR:$lhs, i32imm:$rhs), |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 376 | "cmp $lhs, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 377 | [(ARMcmpNZ tGPR:$lhs, imm0_255:$rhs)]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 378 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 379 | } |
| 380 | |
| 381 | // CMP register |
| 382 | let Defs = [CPSR] in { |
| 383 | def tCMPr : T1I<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 384 | "cmp $lhs, $rhs", |
| 385 | [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 386 | def tCMPNZr : T1I<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 387 | "cmp $lhs, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 388 | [(ARMcmpNZ tGPR:$lhs, tGPR:$rhs)]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 389 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 390 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 391 | // TODO: A7-37: CMP(3) - cmp hi regs |
| 392 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 393 | // XOR register |
| 394 | let isCommutable = 1, Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 395 | def tEOR : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 396 | "eor $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 397 | [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 398 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 399 | // LSL immediate |
| 400 | let Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 401 | def tLSLri : T1I<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 402 | "lsl $dst, $lhs, $rhs", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 403 | [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 404 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 405 | // LSL register |
| 406 | let Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 407 | def tLSLrr : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 408 | "lsl $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 409 | [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 410 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 411 | // LSR immediate |
| 412 | let Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 413 | def tLSRri : T1I<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 414 | "lsr $dst, $lhs, $rhs", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 415 | [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 416 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 417 | // LSR register |
| 418 | let Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 419 | def tLSRrr : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 420 | "lsr $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 421 | [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 422 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 423 | // move register |
| 424 | let Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 425 | def tMOVi8 : T1I<(outs tGPR:$dst), (ins i32imm:$src), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 426 | "mov $dst, $src", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 427 | [(set tGPR:$dst, imm0_255:$src)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 428 | |
| 429 | // TODO: A7-73: MOV(2) - mov setting flag. |
| 430 | |
| 431 | |
| 432 | // Note: MOV(2) of two low regs updates the flags, so we emit this as 'cpy', |
| 433 | // which is MOV(3). This also supports high registers. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 434 | let neverHasSideEffects = 1 in { |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 435 | def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 436 | "cpy $dst, $src", []>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 437 | def tMOVhir2lor : T1I<(outs tGPR:$dst), (ins GPR:$src), |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 438 | "cpy $dst, $src\t@ hir2lor", []>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 439 | def tMOVlor2hir : T1I<(outs GPR:$dst), (ins tGPR:$src), |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 440 | "cpy $dst, $src\t@ lor2hir", []>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 441 | def tMOVhir2hir : T1I<(outs GPR:$dst), (ins GPR:$src), |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 442 | "cpy $dst, $src\t@ hir2hir", []>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 443 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 444 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 445 | // multiply register |
| 446 | let isCommutable = 1, Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 447 | def tMUL : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 448 | "mul $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 449 | [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 450 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 451 | // move inverse register |
| 452 | let Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 453 | def tMVN : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 454 | "mvn $dst, $src", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 455 | [(set tGPR:$dst, (not tGPR:$src))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 456 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 457 | // negate register |
| 458 | let Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 459 | def tNEG : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 460 | "neg $dst, $src", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 461 | [(set tGPR:$dst, (ineg tGPR:$src))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 462 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 463 | // bitwise or register |
| 464 | let isCommutable = 1, Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 465 | def tORR : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 466 | "orr $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 467 | [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 468 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 469 | // swaps |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 470 | def tREV : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 471 | "rev $dst, $src", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 472 | [(set tGPR:$dst, (bswap tGPR:$src))]>, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 473 | Requires<[IsThumb, HasV6]>; |
| 474 | |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 475 | def tREV16 : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 476 | "rev16 $dst, $src", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 477 | [(set tGPR:$dst, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 478 | (or (and (srl tGPR:$src, (i32 8)), 0xFF), |
| 479 | (or (and (shl tGPR:$src, (i32 8)), 0xFF00), |
| 480 | (or (and (srl tGPR:$src, (i32 8)), 0xFF0000), |
| 481 | (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 482 | Requires<[IsThumb, HasV6]>; |
| 483 | |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 484 | def tREVSH : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 485 | "revsh $dst, $src", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 486 | [(set tGPR:$dst, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 487 | (sext_inreg |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 488 | (or (srl (and tGPR:$src, 0xFFFF), (i32 8)), |
| 489 | (shl tGPR:$src, (i32 8))), i16))]>, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 490 | Requires<[IsThumb, HasV6]>; |
| 491 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 492 | // rotate right register |
| 493 | let Defs = [CPSR] in |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 494 | def tROR : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 495 | "ror $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 496 | [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 497 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 498 | // Subtract with carry register |
| 499 | let Defs = [CPSR], Uses = [CPSR] in |
| 500 | def tSBCS : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 501 | "sbc $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 502 | [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 503 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 504 | // Subtract immediate |
| 505 | let Defs = [CPSR] in { |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 506 | def tSUBi3 : T1I<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 507 | "sub $dst, $lhs, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 508 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 509 | def tSUBSi3 : T1I<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 510 | "sub $dst, $lhs, $rhs", |
| 511 | [(set tGPR:$dst, (addc tGPR:$lhs, imm0_7_neg:$rhs))]>; |
| 512 | } |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 513 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 514 | let Defs = [CPSR] in { |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 515 | def tSUBi8 : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 516 | "sub $dst, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 517 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 518 | def tSUBSi8 : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 519 | "sub $dst, $rhs", |
| 520 | [(set tGPR:$dst, (addc tGPR:$lhs, imm8_255_neg:$rhs))]>; |
| 521 | } |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 522 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 523 | // subtract register |
| 524 | let Defs = [CPSR] in { |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 525 | def tSUBrr : T1I<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 526 | "sub $dst, $lhs, $rhs", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 527 | [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 528 | def tSUBSrr : T1I<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 529 | "sub $dst, $lhs, $rhs", |
| 530 | [(set tGPR:$dst, (subc tGPR:$lhs, tGPR:$rhs))]>; |
| 531 | } |
| 532 | |
| 533 | // TODO: A7-96: STMIA - store multiple. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 534 | |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 535 | def tSUBspi : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
Evan Cheng | 3fdadfc | 2007-01-26 21:33:19 +0000 | [diff] [blame] | 536 | "sub $dst, $rhs * 4", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 537 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 538 | // sign-extend byte |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 539 | def tSXTB : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 540 | "sxtb $dst, $src", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 541 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 542 | Requires<[IsThumb, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 543 | |
| 544 | // sign-extend short |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 545 | def tSXTH : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 546 | "sxth $dst, $src", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 547 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 548 | Requires<[IsThumb, HasV6]>; |
| 549 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 550 | // test |
| 551 | let Defs = [CPSR] in |
| 552 | def tTST : T1I<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 553 | "tst $lhs, $rhs", |
| 554 | [(ARMcmpNZ (and tGPR:$lhs, tGPR:$rhs), 0)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 555 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 556 | // zero-extend byte |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 557 | def tUXTB : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 558 | "uxtb $dst, $src", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 559 | [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 560 | Requires<[IsThumb, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame^] | 561 | |
| 562 | // zero-extend short |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 563 | def tUXTH : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 564 | "uxth $dst, $src", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 565 | [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 566 | Requires<[IsThumb, HasV6]>; |
| 567 | |
| 568 | |
| 569 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation. |
| 570 | // Expanded by the scheduler into a branch sequence. |
| 571 | let usesCustomDAGSchedInserter = 1 in // Expanded by the scheduler. |
| 572 | def tMOVCCr : |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 573 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 574 | "@ tMOVCCr $cc", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 575 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 576 | |
| 577 | // tLEApcrel - Load a pc-relative address into a register without offending the |
| 578 | // assembler. |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 579 | def tLEApcrel : TIx2<(outs tGPR:$dst), (ins i32imm:$label), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 580 | !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(", |
Evan Cheng | 1b20168 | 2007-05-01 20:27:19 +0000 | [diff] [blame] | 581 | "${:private}PCRELL${:uid}+4))\n"), |
Evan Cheng | e0c2b6b | 2007-02-01 03:04:49 +0000 | [diff] [blame] | 582 | !strconcat("\tmov $dst, #PCRELV${:uid}\n", |
| 583 | "${:private}PCRELL${:uid}:\n\tadd $dst, pc")), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 584 | []>; |
| 585 | |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 586 | def tLEApcrelJT : TIx2<(outs tGPR:$dst), (ins i32imm:$label, i32imm:$id), |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 587 | !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(", |
| 588 | "${:private}PCRELL${:uid}+4))\n"), |
Evan Cheng | e0c2b6b | 2007-02-01 03:04:49 +0000 | [diff] [blame] | 589 | !strconcat("\tmov $dst, #PCRELV${:uid}\n", |
| 590 | "${:private}PCRELL${:uid}:\n\tadd $dst, pc")), |
| 591 | []>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 592 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 593 | //===----------------------------------------------------------------------===// |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 594 | // TLS Instructions |
| 595 | // |
| 596 | |
| 597 | // __aeabi_read_tp preserves the registers r1-r3. |
| 598 | let isCall = 1, |
| 599 | Defs = [R0, LR] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 600 | def tTPsoft : TIx2<(outs), (ins), |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 601 | "bl __aeabi_read_tp", |
| 602 | [(set R0, ARMthread_pointer)]>; |
| 603 | } |
| 604 | |
| 605 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 606 | // Non-Instruction Patterns |
| 607 | // |
| 608 | |
| 609 | // ConstantPool, GlobalAddress |
| 610 | def : ThumbPat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; |
| 611 | def : ThumbPat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 612 | |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 613 | // JumpTable |
| 614 | def : ThumbPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 615 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; |
| 616 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 617 | // Direct calls |
| 618 | def : ThumbPat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>; |
| 619 | def : ThumbV5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>; |
| 620 | |
| 621 | // Indirect calls to ARM routines |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 622 | def : ThumbV5Pat<(ARMcall tGPR:$dst), (tBLXr tGPR:$dst)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 623 | |
| 624 | // zextload i1 -> zextload i8 |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 625 | def : ThumbPat<(zextloadi1 t_addrmode_s1:$addr), |
| 626 | (tLDRB t_addrmode_s1:$addr)>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 627 | |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 628 | // extload -> zextload |
| 629 | def : ThumbPat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 630 | def : ThumbPat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 631 | def : ThumbPat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>; |
| 632 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 633 | // Large immediate handling. |
| 634 | |
| 635 | // Two piece imms. |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 636 | def : Thumb1Pat<(i32 thumb_immshifted:$src), |
| 637 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), |
| 638 | (thumb_immshifted_shamt imm:$src))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 639 | |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 640 | def : Thumb1Pat<(i32 imm0_255_comp:$src), |
| 641 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; |