blob: bcde5794af85a392bd84761c580576d97873561e [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000048 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000049
Scott Michel266bc8f2007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel266bc8f2007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel94bd57e2009-01-15 04:41:47 +000082
Scott Michelc9c8b2a2009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000092 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000093 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000134
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000146
Scott Michel266bc8f2007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000161
Scott Michel266bc8f2007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000170
Scott Michelf0569be2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000181 }
182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel266bc8f2007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000209
Eli Friedman5427d712009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000249
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000254
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000270
Scott Michel266bc8f2007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000275
Scott Michel02d711b2008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000280
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000285
Eli Friedman6314ac22009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000304
Scott Michel8bf61e82008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000310
Scott Michel266bc8f2007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000315
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000327
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000333
Scott Michel8bf61e82008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000346
Scott Michelf0569be2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000349
Scott Michel77f452d2009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
Scott Michel9de57a92009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000386
Scott Michel5af8f0e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392
Scott Michel1df30c42008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000396 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
Scott Michel266bc8f2007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000413
Scott Michel266bc8f2007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000428
Scott Michel21213e72009-01-06 23:10:38 +0000429 // "Odd size" vector classes that we're willing to support:
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel21213e72009-01-06 23:10:38 +0000431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
433 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
434 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000435
Duncan Sands83ec4b62008-06-06 12:08:01 +0000436 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000437 setOperationAction(ISD::ADD, VT, Legal);
438 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000439 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000440 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000441
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000442 setOperationAction(ISD::AND, VT, Legal);
443 setOperationAction(ISD::OR, VT, Legal);
444 setOperationAction(ISD::XOR, VT, Legal);
445 setOperationAction(ISD::LOAD, VT, Legal);
446 setOperationAction(ISD::SELECT, VT, Legal);
447 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000448
Scott Michel266bc8f2007-12-04 22:23:35 +0000449 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000450 setOperationAction(ISD::SDIV, VT, Expand);
451 setOperationAction(ISD::SREM, VT, Expand);
452 setOperationAction(ISD::UDIV, VT, Expand);
453 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000454
455 // Custom lower build_vector, constant pool spills, insert and
456 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000457 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
458 setOperationAction(ISD::ConstantPool, VT, Custom);
459 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
460 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
461 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
462 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000463 }
464
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::AND, MVT::v16i8, Custom);
466 setOperationAction(ISD::OR, MVT::v16i8, Custom);
467 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
468 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000473 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000474
Scott Michel266bc8f2007-12-04 22:23:35 +0000475 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000476
Scott Michel266bc8f2007-12-04 22:23:35 +0000477 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000478 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000479 setTargetDAGCombine(ISD::ZERO_EXTEND);
480 setTargetDAGCombine(ISD::SIGN_EXTEND);
481 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000482
Scott Michel266bc8f2007-12-04 22:23:35 +0000483 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000484
Scott Michele07d3de2008-12-09 03:37:19 +0000485 // Set pre-RA register scheduler default to BURR, which produces slightly
486 // better code than the default (could also be TDRR, but TargetLowering.h
487 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000488 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000489}
490
491const char *
492SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
493{
494 if (node_names.empty()) {
495 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
496 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
497 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
498 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000499 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000500 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000501 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
502 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
503 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000504 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000505 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000506 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000507 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000508 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
509 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000510 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
511 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000512 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
513 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
514 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000515 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000516 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000517 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
518 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
519 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000520 }
521
522 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
523
524 return ((i != node_names.end()) ? i->second : 0);
525}
526
Bill Wendlingb4202b82009-07-01 18:50:55 +0000527/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000528unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
529 return 3;
530}
531
Scott Michelf0569be2008-12-27 04:51:36 +0000532//===----------------------------------------------------------------------===//
533// Return the Cell SPU's SETCC result type
534//===----------------------------------------------------------------------===//
535
Owen Anderson825b72b2009-08-11 20:47:22 +0000536MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000537 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
539 VT.getSimpleVT().SimpleTy :
540 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000541}
542
Scott Michel266bc8f2007-12-04 22:23:35 +0000543//===----------------------------------------------------------------------===//
544// Calling convention code:
545//===----------------------------------------------------------------------===//
546
547#include "SPUGenCallingConv.inc"
548
549//===----------------------------------------------------------------------===//
550// LowerOperation implementation
551//===----------------------------------------------------------------------===//
552
553/// Custom lower loads for CellSPU
554/*!
555 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
556 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000557
558 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000560
561\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000562%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000563%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000564%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000565%4 f32 = vec2perfslot %3
566%5 f64 = fp_extend %4
567\endverbatim
568*/
Dan Gohman475871a2008-07-27 21:46:04 +0000569static SDValue
570LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000571 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000572 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
574 EVT InVT = LN->getMemoryVT();
575 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000576 ISD::LoadExtType ExtType = LN->getExtensionType();
577 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000578 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000579 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000580
Scott Michel266bc8f2007-12-04 22:23:35 +0000581 switch (LN->getAddressingMode()) {
582 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000583 SDValue result;
584 SDValue basePtr = LN->getBasePtr();
585 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000586
Scott Michelf0569be2008-12-27 04:51:36 +0000587 if (alignment == 16) {
588 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000589
Scott Michelf0569be2008-12-27 04:51:36 +0000590 // Special cases for a known aligned load to simplify the base pointer
591 // and the rotation amount:
592 if (basePtr.getOpcode() == ISD::ADD
593 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
594 // Known offset into basePtr
595 int64_t offset = CN->getSExtValue();
596 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000597
Scott Michelf0569be2008-12-27 04:51:36 +0000598 if (rotamt < 0)
599 rotamt += 16;
600
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000602
603 // Simplify the base pointer for this case:
604 basePtr = basePtr.getOperand(0);
605 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000606 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000607 basePtr,
608 DAG.getConstant((offset & ~0xf), PtrVT));
609 }
610 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
611 || (basePtr.getOpcode() == SPUISD::IndirectAddr
612 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
613 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
614 // Plain aligned a-form address: rotate into preferred slot
615 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
616 int64_t rotamt = -vtm->prefslot_byte;
617 if (rotamt < 0)
618 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000620 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000621 // Offset the rotate amount by the basePtr and the preferred slot
622 // byte offset
623 int64_t rotamt = -vtm->prefslot_byte;
624 if (rotamt < 0)
625 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000626 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000627 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000628 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000629 }
Scott Michelf0569be2008-12-27 04:51:36 +0000630 } else {
631 // Unaligned load: must be more pessimistic about addressing modes:
632 if (basePtr.getOpcode() == ISD::ADD) {
633 MachineFunction &MF = DAG.getMachineFunction();
634 MachineRegisterInfo &RegInfo = MF.getRegInfo();
635 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
636 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000637
Scott Michelf0569be2008-12-27 04:51:36 +0000638 SDValue Op0 = basePtr.getOperand(0);
639 SDValue Op1 = basePtr.getOperand(1);
640
641 if (isa<ConstantSDNode>(Op1)) {
642 // Convert the (add <ptr>, <const>) to an indirect address contained
643 // in a register. Note that this is done because we need to avoid
644 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000645 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000646 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
647 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000648 } else {
649 // Convert the (add <arg1>, <arg2>) to an indirect address, which
650 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000652 }
653 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000654 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000655 basePtr,
656 DAG.getConstant(0, PtrVT));
657 }
658
659 // Offset the rotate amount by the basePtr and the preferred slot
660 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000661 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000662 basePtr,
663 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000664 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000665
Scott Michelf0569be2008-12-27 04:51:36 +0000666 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000668 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000669 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000670
671 // Update the chain
672 the_chain = result.getValue(1);
673
674 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000676 result.getValue(0), rotate);
677
Scott Michel30ee7df2008-12-04 03:02:42 +0000678 // Convert the loaded v16i8 vector to the appropriate vector type
679 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000680 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
681 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000682 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
683 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000684
Scott Michel30ee7df2008-12-04 03:02:42 +0000685 // Handle extending loads by extending the scalar result:
686 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000687 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000688 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000689 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000690 } else if (ExtType == ISD::EXTLOAD) {
691 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000692
Scott Michel30ee7df2008-12-04 03:02:42 +0000693 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000694 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000695
Dale Johannesen33c960f2009-02-04 20:06:27 +0000696 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000697 }
698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000700 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000701 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000702 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000703 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000704
Dale Johannesen33c960f2009-02-04 20:06:27 +0000705 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000706 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000707 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000708 }
709 case ISD::PRE_INC:
710 case ISD::PRE_DEC:
711 case ISD::POST_INC:
712 case ISD::POST_DEC:
713 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000714 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000715 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
716 "than UNINDEXED\n" +
717 Twine((unsigned)LN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000718 /*NOTREACHED*/
719 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000720 }
721
Dan Gohman475871a2008-07-27 21:46:04 +0000722 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000723}
724
725/// Custom lower stores for CellSPU
726/*!
727 All CellSPU stores are aligned to 16-byte boundaries, so for elements
728 within a 16-byte block, we have to generate a shuffle to insert the
729 requested element into its place, then store the resulting block.
730 */
Dan Gohman475871a2008-07-27 21:46:04 +0000731static SDValue
732LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000733 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000734 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000735 EVT VT = Value.getValueType();
736 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000738 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000739 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000740
741 switch (SN->getAddressingMode()) {
742 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000743 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000744 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling53df23c2009-12-28 02:04:53 +0000745 VT, (128 / VT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000746
Scott Michelf0569be2008-12-27 04:51:36 +0000747 SDValue alignLoadVec;
748 SDValue basePtr = SN->getBasePtr();
749 SDValue the_chain = SN->getChain();
750 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000751
Scott Michelf0569be2008-12-27 04:51:36 +0000752 if (alignment == 16) {
753 ConstantSDNode *CN;
754
755 // Special cases for a known aligned load to simplify the base pointer
756 // and insertion byte:
757 if (basePtr.getOpcode() == ISD::ADD
758 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
759 // Known offset into basePtr
760 int64_t offset = CN->getSExtValue();
761
762 // Simplify the base pointer for this case:
763 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000764 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000765 basePtr,
766 DAG.getConstant((offset & 0xf), PtrVT));
767
768 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000769 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000770 basePtr,
771 DAG.getConstant((offset & ~0xf), PtrVT));
772 }
773 } else {
774 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000775 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant(0, PtrVT));
778 }
779 } else {
780 // Unaligned load: must be more pessimistic about addressing modes:
781 if (basePtr.getOpcode() == ISD::ADD) {
782 MachineFunction &MF = DAG.getMachineFunction();
783 MachineRegisterInfo &RegInfo = MF.getRegInfo();
784 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
785 SDValue Flag;
786
787 SDValue Op0 = basePtr.getOperand(0);
788 SDValue Op1 = basePtr.getOperand(1);
789
790 if (isa<ConstantSDNode>(Op1)) {
791 // Convert the (add <ptr>, <const>) to an indirect address contained
792 // in a register. Note that this is done because we need to avoid
793 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000794 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000795 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
796 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000797 } else {
798 // Convert the (add <arg1>, <arg2>) to an indirect address, which
799 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000801 }
802 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000803 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000804 basePtr,
805 DAG.getConstant(0, PtrVT));
806 }
807
808 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000809 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
814 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000816 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000817 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000818
819 // Update the chain
820 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000821
Scott Michel9de5d0d2008-01-11 02:53:15 +0000822 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000823 SDValue theValue = SN->getValue();
824 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000825
826 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000827 && (theValue.getOpcode() == ISD::AssertZext
828 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000829 // Drill down and get the value for zero- and sign-extended
830 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000831 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000832 }
833
Scott Michel9de5d0d2008-01-11 02:53:15 +0000834 // If the base pointer is already a D-form address, then just create
835 // a new D-form address with a slot offset and the orignal base pointer.
836 // Otherwise generate a D-form address with the slot offset relative
837 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000838#if !defined(NDEBUG)
839 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000840 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000841 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000842 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000843 }
844#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000845
Scott Michel430a5552008-11-19 15:24:16 +0000846 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000847 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000848 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000849 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000850
Dale Johannesen33c960f2009-02-04 20:06:27 +0000851 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000852 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000853 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000855
Dale Johannesen33c960f2009-02-04 20:06:27 +0000856 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000857 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000858 LN->isVolatile(), LN->isNonTemporal(),
859 LN->getAlignment());
Scott Michel266bc8f2007-12-04 22:23:35 +0000860
Scott Michel23f2ff72008-12-04 17:16:59 +0000861#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000862 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
863 const SDValue &currentRoot = DAG.getRoot();
864
865 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000866 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000867 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000868 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000869 DAG.setRoot(currentRoot);
870 }
871#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000872
Scott Michel266bc8f2007-12-04 22:23:35 +0000873 return result;
874 /*UNREACHED*/
875 }
876 case ISD::PRE_INC:
877 case ISD::PRE_DEC:
878 case ISD::POST_INC:
879 case ISD::POST_DEC:
880 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000881 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000882 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
883 "than UNINDEXED\n" +
884 Twine((unsigned)SN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000885 /*NOTREACHED*/
886 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000887 }
888
Dan Gohman475871a2008-07-27 21:46:04 +0000889 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000890}
891
Scott Michel94bd57e2009-01-15 04:41:47 +0000892//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000893static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000894LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000895 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000896 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000897 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000898 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
899 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000900 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000901 // FIXME there is no actual debug info here
902 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000903
904 if (TM.getRelocationModel() == Reloc::Static) {
905 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000906 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000907 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000908 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000909 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
910 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
911 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000912 }
913 }
914
Torok Edwinc23197a2009-07-14 16:55:14 +0000915 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000916 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000917 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000918}
919
Scott Michel94bd57e2009-01-15 04:41:47 +0000920//! Alternate entry point for generating the address of a constant pool entry
921SDValue
922SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
923 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
924}
925
Dan Gohman475871a2008-07-27 21:46:04 +0000926static SDValue
927LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000928 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000929 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000930 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
931 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000932 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000933 // FIXME there is no actual debug info here
934 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000935
936 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000937 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000938 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000939 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000940 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
941 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
942 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000943 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000944 }
945
Torok Edwinc23197a2009-07-14 16:55:14 +0000946 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000947 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000948 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000949}
950
Dan Gohman475871a2008-07-27 21:46:04 +0000951static SDValue
952LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000953 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000954 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000955 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +0000956 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
957 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000958 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000959 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000960 // FIXME there is no actual debug info here
961 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000962
Scott Michel266bc8f2007-12-04 22:23:35 +0000963 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000964 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000965 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000966 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000967 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
968 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
969 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000970 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000971 } else {
Chris Lattner75361b62010-04-07 22:58:41 +0000972 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +0000973 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000974 /*NOTREACHED*/
975 }
976
Dan Gohman475871a2008-07-27 21:46:04 +0000977 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000978}
979
Nate Begemanccef5802008-02-14 18:43:04 +0000980//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000981static SDValue
982LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000983 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000984 // FIXME there is no actual debug info here
985 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000986
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000988 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
989
990 assert((FP != 0) &&
991 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000992
Scott Michel170783a2007-12-19 20:15:47 +0000993 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 SDValue T = DAG.getConstant(dbits, MVT::i64);
995 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +0000996 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +0000997 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +0000998 }
999
Dan Gohman475871a2008-07-27 21:46:04 +00001000 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001001}
1002
Dan Gohman98ca4f22009-08-05 01:29:28 +00001003SDValue
1004SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001005 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001006 const SmallVectorImpl<ISD::InputArg>
1007 &Ins,
1008 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001009 SmallVectorImpl<SDValue> &InVals)
1010 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001011
Scott Michel266bc8f2007-12-04 22:23:35 +00001012 MachineFunction &MF = DAG.getMachineFunction();
1013 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001014 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001015 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001016
Scott Michel266bc8f2007-12-04 22:23:35 +00001017 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1018 unsigned ArgRegIdx = 0;
1019 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001020
Owen Andersone50ed302009-08-10 22:56:29 +00001021 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001022
Kalle Raiskilad258c492010-07-08 21:15:22 +00001023 SmallVector<CCValAssign, 16> ArgLocs;
1024 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1025 *DAG.getContext());
1026 // FIXME: allow for other calling conventions
1027 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1028
Scott Michel266bc8f2007-12-04 22:23:35 +00001029 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001030 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001031 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001032 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001033 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001034 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001035
Kalle Raiskilad258c492010-07-08 21:15:22 +00001036 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001037 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001038
Owen Anderson825b72b2009-08-11 20:47:22 +00001039 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001040 default:
1041 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1042 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001044 ArgRegClass = &SPU::R8CRegClass;
1045 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001047 ArgRegClass = &SPU::R16CRegClass;
1048 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001049 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001050 ArgRegClass = &SPU::R32CRegClass;
1051 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001053 ArgRegClass = &SPU::R64CRegClass;
1054 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001055 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001056 ArgRegClass = &SPU::GPRCRegClass;
1057 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001059 ArgRegClass = &SPU::R32FPRegClass;
1060 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001062 ArgRegClass = &SPU::R64FPRegClass;
1063 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001064 case MVT::v2f64:
1065 case MVT::v4f32:
1066 case MVT::v2i64:
1067 case MVT::v4i32:
1068 case MVT::v8i16:
1069 case MVT::v16i8:
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001070 case MVT::v2i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001071 ArgRegClass = &SPU::VECREGRegClass;
1072 break;
Scott Micheld976c212008-10-30 01:51:48 +00001073 }
1074
1075 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001076 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001077 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001078 ++ArgRegIdx;
1079 } else {
1080 // We need to load the argument to a virtual register if we determined
1081 // above that we ran out of physical registers of the appropriate type
1082 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001083 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001084 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene73657df2010-02-15 16:55:58 +00001085 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001086 ArgOffset += StackSlotSize;
1087 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001088
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001090 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001092 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001093
Scott Micheld976c212008-10-30 01:51:48 +00001094 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001095 if (isVarArg) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001096 // FIXME: we should be able to query the argument registers from
1097 // tablegen generated code.
1098 static const unsigned ArgRegs[] = {
1099 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1100 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1101 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1102 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1103 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1104 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1105 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1106 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1107 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1108 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1109 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1110 };
1111 // size of ArgRegs array
1112 unsigned NumArgRegs = 77;
1113
Scott Micheld976c212008-10-30 01:51:48 +00001114 // We will spill (79-3)+1 registers to the stack
1115 SmallVector<SDValue, 79-3+1> MemOps;
1116
1117 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001118 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001119 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001120 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001121 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001122 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1123 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greene73657df2010-02-15 16:55:58 +00001124 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1125 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001127 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001128
1129 // Increment address by stack slot size for the next stored argument
1130 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001131 }
1132 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001133 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001134 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001135 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001136
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001138}
1139
1140/// isLSAAddress - Return the immediate to use if the specified
1141/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001142static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001143 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001144 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001145
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001146 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001147 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1148 (Addr << 14 >> 14) != Addr)
1149 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001150
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001152}
1153
Dan Gohman98ca4f22009-08-05 01:29:28 +00001154SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001155SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001156 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001157 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001158 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001159 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001160 const SmallVectorImpl<ISD::InputArg> &Ins,
1161 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001162 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001163 // CellSPU target does not yet support tail call optimization.
1164 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165
1166 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1167 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001168 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001169
1170 SmallVector<CCValAssign, 16> ArgLocs;
1171 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1172 *DAG.getContext());
1173 // FIXME: allow for other calling conventions
1174 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
1175
1176 const unsigned NumArgRegs = ArgLocs.size();
1177
Scott Michel266bc8f2007-12-04 22:23:35 +00001178
1179 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001180 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001181
Scott Michel266bc8f2007-12-04 22:23:35 +00001182 // Set up a copy of the stack pointer for use loading and storing any
1183 // arguments that may not fit in the registers available for argument
1184 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001185 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001186
Scott Michel266bc8f2007-12-04 22:23:35 +00001187 // Figure out which arguments are going to go in registers, and which in
1188 // memory.
1189 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1190 unsigned ArgRegIdx = 0;
1191
1192 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001193 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001194 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001196
Kalle Raiskilad258c492010-07-08 21:15:22 +00001197 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1198 SDValue Arg = OutVals[ArgRegIdx];
1199 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001200
Scott Michel266bc8f2007-12-04 22:23:35 +00001201 // PtrOff will be used to store the current argument to the stack if a
1202 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001203 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001204 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001205
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001207 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001208 case MVT::i8:
1209 case MVT::i16:
1210 case MVT::i32:
1211 case MVT::i64:
1212 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 case MVT::f32:
1214 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 case MVT::v2i64:
1216 case MVT::v2f64:
1217 case MVT::v4f32:
1218 case MVT::v4i32:
1219 case MVT::v8i16:
1220 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001221 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001222 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001223 } else {
David Greene73657df2010-02-15 16:55:58 +00001224 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1225 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001226 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001227 }
1228 break;
1229 }
1230 }
1231
Bill Wendlingce90c242009-12-28 01:31:11 +00001232 // Accumulate how many bytes are to be pushed on the stack, including the
1233 // linkage area, and parameter passing area. According to the SPU ABI,
1234 // we minimally need space for [LR] and [SP].
1235 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1236
1237 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001238 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1239 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001240
1241 if (!MemOpChains.empty()) {
1242 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001243 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001244 &MemOpChains[0], MemOpChains.size());
1245 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001246
Scott Michel266bc8f2007-12-04 22:23:35 +00001247 // Build a sequence of copy-to-reg nodes chained together with token chain
1248 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001250 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001251 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001252 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001253 InFlag = Chain.getValue(1);
1254 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001255
Dan Gohman475871a2008-07-27 21:46:04 +00001256 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001257 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001258
Bill Wendling056292f2008-09-16 21:48:12 +00001259 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1260 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1261 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001262 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001263 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001264 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001265 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001266 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001267
Scott Michel9de5d0d2008-01-11 02:53:15 +00001268 if (!ST->usingLargeMem()) {
1269 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1270 // style calls, otherwise, external symbols are BRASL calls. This assumes
1271 // that declared/defined symbols are in the same compilation unit and can
1272 // be reached through PC-relative jumps.
1273 //
1274 // NOTE:
1275 // This may be an unsafe assumption for JIT and really large compilation
1276 // units.
1277 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001278 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001279 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001280 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001281 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001282 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001283 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1284 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001285 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001286 }
Scott Michel1df30c42008-12-29 03:23:36 +00001287 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001288 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001289 SDValue Zero = DAG.getConstant(0, PtrVT);
1290 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1291 Callee.getValueType());
1292
1293 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001294 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001295 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001296 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001297 }
1298 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001299 // If this is an absolute destination address that appears to be a legal
1300 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001301 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001302 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001303
1304 Ops.push_back(Chain);
1305 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001306
Scott Michel266bc8f2007-12-04 22:23:35 +00001307 // Add argument registers to the end of the list so that they are known live
1308 // into the call.
1309 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001310 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001311 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001312
Gabor Greifba36cb52008-08-28 21:40:38 +00001313 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001314 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001315 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001316 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001317 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001318 InFlag = Chain.getValue(1);
1319
Chris Lattnere563bbc2008-10-11 22:08:30 +00001320 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1321 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001322 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001323 InFlag = Chain.getValue(1);
1324
Dan Gohman98ca4f22009-08-05 01:29:28 +00001325 // If the function returns void, just return the chain.
1326 if (Ins.empty())
1327 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001328
Scott Michel266bc8f2007-12-04 22:23:35 +00001329 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001331 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 case MVT::Other: break;
1333 case MVT::i32:
1334 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001335 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001337 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001338 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001339 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001340 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001341 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001343 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001345 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001346 break;
Chris Lattneraa2776e2010-04-20 05:36:09 +00001347 case MVT::i8:
1348 case MVT::i16:
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 case MVT::i64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 case MVT::f32:
1352 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 case MVT::v2f64:
1354 case MVT::v2i64:
1355 case MVT::v4f32:
1356 case MVT::v4i32:
1357 case MVT::v8i16:
1358 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001362 break;
1363 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001364
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001366}
1367
Dan Gohman98ca4f22009-08-05 01:29:28 +00001368SDValue
1369SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001370 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001371 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001372 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001373 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374
Scott Michel266bc8f2007-12-04 22:23:35 +00001375 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001376 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1377 RVLocs, *DAG.getContext());
1378 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001379
Scott Michel266bc8f2007-12-04 22:23:35 +00001380 // If this is the first return lowered for this function, add the regs to the
1381 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001382 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001383 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001384 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001385 }
1386
Dan Gohman475871a2008-07-27 21:46:04 +00001387 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001388
Scott Michel266bc8f2007-12-04 22:23:35 +00001389 // Copy the result values into the output registers.
1390 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1391 CCValAssign &VA = RVLocs[i];
1392 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001393 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001394 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001395 Flag = Chain.getValue(1);
1396 }
1397
Gabor Greifba36cb52008-08-28 21:40:38 +00001398 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001399 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001400 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001401 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001402}
1403
1404
1405//===----------------------------------------------------------------------===//
1406// Vector related lowering:
1407//===----------------------------------------------------------------------===//
1408
1409static ConstantSDNode *
1410getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001411 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001412
Scott Michel266bc8f2007-12-04 22:23:35 +00001413 // Check to see if this buildvec has a single non-undef value in its elements.
1414 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1415 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001416 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001417 OpVal = N->getOperand(i);
1418 else if (OpVal != N->getOperand(i))
1419 return 0;
1420 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001421
Gabor Greifba36cb52008-08-28 21:40:38 +00001422 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001423 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001424 return CN;
1425 }
1426 }
1427
Scott Michel7ea02ff2009-03-17 01:15:45 +00001428 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001429}
1430
1431/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1432/// and the value fits into an unsigned 18-bit constant, and if so, return the
1433/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001434SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001435 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001436 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001437 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001439 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001440 uint32_t upper = uint32_t(UValue >> 32);
1441 uint32_t lower = uint32_t(UValue);
1442 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001443 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001444 Value = Value >> 32;
1445 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001446 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001447 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001448 }
1449
Dan Gohman475871a2008-07-27 21:46:04 +00001450 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001451}
1452
1453/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1454/// and the value fits into a signed 16-bit constant, and if so, return the
1455/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001456SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001457 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001458 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001459 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001460 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001461 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001462 uint32_t upper = uint32_t(UValue >> 32);
1463 uint32_t lower = uint32_t(UValue);
1464 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001465 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001466 Value = Value >> 32;
1467 }
Scott Michelad2715e2008-03-05 23:02:02 +00001468 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001469 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001470 }
1471 }
1472
Dan Gohman475871a2008-07-27 21:46:04 +00001473 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001474}
1475
1476/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1477/// and the value fits into a signed 10-bit constant, and if so, return the
1478/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001479SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001480 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001481 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001482 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001484 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001485 uint32_t upper = uint32_t(UValue >> 32);
1486 uint32_t lower = uint32_t(UValue);
1487 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001488 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001489 Value = Value >> 32;
1490 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001491 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001492 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001493 }
1494
Dan Gohman475871a2008-07-27 21:46:04 +00001495 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001496}
1497
1498/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1499/// and the value fits into a signed 8-bit constant, and if so, return the
1500/// constant.
1501///
1502/// @note: The incoming vector is v16i8 because that's the only way we can load
1503/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1504/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001505SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001506 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001507 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001508 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001509 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001510 && Value <= 0xffff /* truncated from uint64_t */
1511 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001512 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001513 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001514 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001515 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001516 }
1517
Dan Gohman475871a2008-07-27 21:46:04 +00001518 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001519}
1520
1521/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1522/// and the value fits into a signed 16-bit constant, and if so, return the
1523/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001524SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001525 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001526 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001527 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001529 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001531 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001532 }
1533
Dan Gohman475871a2008-07-27 21:46:04 +00001534 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001535}
1536
1537/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001538SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001539 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001541 }
1542
Dan Gohman475871a2008-07-27 21:46:04 +00001543 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001544}
1545
1546/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001547SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001548 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001549 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001550 }
1551
Dan Gohman475871a2008-07-27 21:46:04 +00001552 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001553}
1554
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001555//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001556static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001557LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT VT = Op.getValueType();
1559 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001560 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001561 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1562 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1563 unsigned minSplatBits = EltVT.getSizeInBits();
1564
1565 if (minSplatBits < 16)
1566 minSplatBits = 16;
1567
1568 APInt APSplatBits, APSplatUndef;
1569 unsigned SplatBitSize;
1570 bool HasAnyUndefs;
1571
1572 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1573 HasAnyUndefs, minSplatBits)
1574 || minSplatBits < SplatBitSize)
1575 return SDValue(); // Wasn't a constant vector or splat exceeded min
1576
1577 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001578
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001580 default:
1581 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1582 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001583 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001585 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001586 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001587 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001588 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 SDValue T = DAG.getConstant(Value32, MVT::i32);
1590 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1591 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001592 break;
1593 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001595 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001596 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001597 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001598 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 SDValue T = DAG.getConstant(f64val, MVT::i64);
1600 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1601 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001602 break;
1603 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001605 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001606 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1607 SmallVector<SDValue, 8> Ops;
1608
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001610 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001612 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001614 unsigned short Value16 = SplatBits;
1615 SDValue T = DAG.getConstant(Value16, EltVT);
1616 SmallVector<SDValue, 8> Ops;
1617
1618 Ops.assign(8, T);
1619 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001620 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001622 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001623 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001624 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 case MVT::v2i32: {
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001626 return SDValue();
Scott Michel21213e72009-01-06 23:10:38 +00001627 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001629 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001630 }
1631 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001632
Dan Gohman475871a2008-07-27 21:46:04 +00001633 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001634}
1635
Scott Michel7ea02ff2009-03-17 01:15:45 +00001636/*!
1637 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001638SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001639SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001640 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001641 uint32_t upper = uint32_t(SplatVal >> 32);
1642 uint32_t lower = uint32_t(SplatVal);
1643
1644 if (upper == lower) {
1645 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001646 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001647 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001649 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001650 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001651 bool upper_special, lower_special;
1652
1653 // NOTE: This code creates common-case shuffle masks that can be easily
1654 // detected as common expressions. It is not attempting to create highly
1655 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1656
1657 // Detect if the upper or lower half is a special shuffle mask pattern:
1658 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1659 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1660
Scott Michel7ea02ff2009-03-17 01:15:45 +00001661 // Both upper and lower are special, lower to a constant pool load:
1662 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1664 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001665 SplatValCN, SplatValCN);
1666 }
1667
1668 SDValue LO32;
1669 SDValue HI32;
1670 SmallVector<SDValue, 16> ShufBytes;
1671 SDValue Result;
1672
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001673 // Create lower vector if not a special pattern
1674 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001676 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001678 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001679 }
1680
1681 // Create upper vector if not a special pattern
1682 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001684 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001686 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001687 }
1688
1689 // If either upper or lower are special, then the two input operands are
1690 // the same (basically, one of them is a "don't care")
1691 if (lower_special)
1692 LO32 = HI32;
1693 if (upper_special)
1694 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001695
1696 for (int i = 0; i < 4; ++i) {
1697 uint64_t val = 0;
1698 for (int j = 0; j < 4; ++j) {
1699 SDValue V;
1700 bool process_upper, process_lower;
1701 val <<= 8;
1702 process_upper = (upper_special && (i & 1) == 0);
1703 process_lower = (lower_special && (i & 1) == 1);
1704
1705 if (process_upper || process_lower) {
1706 if ((process_upper && upper == 0)
1707 || (process_lower && lower == 0))
1708 val |= 0x80;
1709 else if ((process_upper && upper == 0xffffffff)
1710 || (process_lower && lower == 0xffffffff))
1711 val |= 0xc0;
1712 else if ((process_upper && upper == 0x80000000)
1713 || (process_lower && lower == 0x80000000))
1714 val |= (j == 0 ? 0xe0 : 0x80);
1715 } else
1716 val |= i * 4 + j + ((i & 1) * 16);
1717 }
1718
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001720 }
1721
Dale Johannesened2eee62009-02-06 01:31:28 +00001722 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001724 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001725 }
1726}
1727
Scott Michel266bc8f2007-12-04 22:23:35 +00001728/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1729/// which the Cell can operate. The code inspects V3 to ascertain whether the
1730/// permutation vector, V3, is monotonically increasing with one "exception"
1731/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001732/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001733/// In either case, the net result is going to eventually invoke SHUFB to
1734/// permute/shuffle the bytes from V1 and V2.
1735/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001736/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001737/// control word for byte/halfword/word insertion. This takes care of a single
1738/// element move from V2 into V1.
1739/// \note
1740/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001741static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001742 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001743 SDValue V1 = Op.getOperand(0);
1744 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001745 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001746
Scott Michel266bc8f2007-12-04 22:23:35 +00001747 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001748
Scott Michel266bc8f2007-12-04 22:23:35 +00001749 // If we have a single element being moved from V1 to V2, this can be handled
1750 // using the C*[DX] compute mask instructions, but the vector elements have
1751 // to be monotonically increasing with one exception element.
Owen Andersone50ed302009-08-10 22:56:29 +00001752 EVT VecVT = V1.getValueType();
1753 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001754 unsigned EltsFromV2 = 0;
1755 unsigned V2Elt = 0;
1756 unsigned V2EltIdx0 = 0;
1757 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001758 unsigned MaxElts = VecVT.getVectorNumElements();
1759 unsigned PrevElt = 0;
1760 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001761 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001762 bool rotate = true;
Kalle Raiskila47948072010-06-21 10:17:36 +00001763 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001764
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001766 V2EltIdx0 = 16;
Kalle Raiskila47948072010-06-21 10:17:36 +00001767 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001769 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001770 maskVT = MVT::v8i16;
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001771 } else if (VecVT == MVT::v2i32 || VecVT == MVT::v2f32 ) {
1772 V2EltIdx0 = 2;
1773 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001775 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001776 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001778 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001779 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001780 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001781 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001782
Nate Begeman9008ca62009-04-27 18:41:29 +00001783 for (unsigned i = 0; i != MaxElts; ++i) {
1784 if (SVN->getMaskElt(i) < 0)
1785 continue;
1786
1787 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001788
Nate Begeman9008ca62009-04-27 18:41:29 +00001789 if (monotonic) {
1790 if (SrcElt >= V2EltIdx0) {
1791 if (1 >= (++EltsFromV2)) {
1792 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001793 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001794 } else if (CurrElt != SrcElt) {
1795 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001796 }
1797
Nate Begeman9008ca62009-04-27 18:41:29 +00001798 ++CurrElt;
1799 }
1800
1801 if (rotate) {
1802 if (PrevElt > 0 && SrcElt < MaxElts) {
1803 if ((PrevElt == SrcElt - 1)
1804 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001805 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001806 if (SrcElt == 0)
1807 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001808 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001809 rotate = false;
1810 }
Kalle Raiskila91fdee12010-06-21 14:42:19 +00001811 } else if (i == 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001812 // First time through, need to keep track of previous element
1813 PrevElt = SrcElt;
1814 } else {
1815 // This isn't a rotation, takes elements from vector 2
1816 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001817 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001818 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001819 }
1820
1821 if (EltsFromV2 == 1 && monotonic) {
1822 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001823 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001824
1825 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1826 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1827 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1828 DAG.getRegister(SPU::R1, PtrVT),
1829 DAG.getConstant(V2Elt, MVT::i32));
1830 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1831 maskVT, Pointer);
1832
Scott Michel266bc8f2007-12-04 22:23:35 +00001833 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001834 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001835 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001836 } else if (rotate) {
1837 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001838
Dale Johannesena05dca42009-02-04 23:02:30 +00001839 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001841 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001842 // Convert the SHUFFLE_VECTOR mask's input element units to the
1843 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001844 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001845
Dan Gohman475871a2008-07-27 21:46:04 +00001846 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001847 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1848 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001849
Nate Begeman9008ca62009-04-27 18:41:29 +00001850 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001852 }
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001853 // For half vectors padd the mask with zeros for the second half.
1854 // This is needed because mask is assumed to be full vector elsewhere in
1855 // the SPU backend.
1856 if(VecVT == MVT::v2i32 || VecVT == MVT::v2f32)
1857 for( unsigned i = 0; i < 2; ++i )
1858 {
1859 for (unsigned j = 0; j < BytesPerElement; ++j)
1860 ResultMask.push_back(DAG.getConstant(0,MVT::i8));
1861 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001862
Owen Anderson825b72b2009-08-11 20:47:22 +00001863 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001864 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001865 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001866 }
1867}
1868
Dan Gohman475871a2008-07-27 21:46:04 +00001869static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1870 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001871 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001872
Gabor Greifba36cb52008-08-28 21:40:38 +00001873 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001874 // For a constant, build the appropriate constant vector, which will
1875 // eventually simplify to a vector register load.
1876
Gabor Greifba36cb52008-08-28 21:40:38 +00001877 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001878 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001879 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001880 size_t n_copies;
1881
1882 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001883 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001884 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001885 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1887 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1888 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1889 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1890 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1891 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001892 case MVT::v2i32: n_copies = 2; VT = MVT::i32; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001893 }
1894
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001895 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001896 for (size_t j = 0; j < n_copies; ++j)
1897 ConstVecValues.push_back(CValue);
1898
Evan Chenga87008d2009-02-25 22:49:59 +00001899 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1900 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001901 } else {
1902 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001904 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 case MVT::i8:
1906 case MVT::i16:
1907 case MVT::i32:
1908 case MVT::i64:
1909 case MVT::f32:
1910 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001911 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001912 }
1913 }
1914
Dan Gohman475871a2008-07-27 21:46:04 +00001915 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001916}
1917
Dan Gohman475871a2008-07-27 21:46:04 +00001918static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001919 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001920 SDValue N = Op.getOperand(0);
1921 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001922 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001923 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001924
Scott Michel7a1c9e92008-11-22 23:50:42 +00001925 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1926 // Constant argument:
1927 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001928
Scott Michel7a1c9e92008-11-22 23:50:42 +00001929 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001931 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001933 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001935 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001937 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001938
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001940 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001941 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001942 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001943
Scott Michel7a1c9e92008-11-22 23:50:42 +00001944 // Need to generate shuffle mask and extract:
1945 int prefslot_begin = -1, prefslot_end = -1;
1946 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1947
Owen Anderson825b72b2009-08-11 20:47:22 +00001948 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001949 default:
1950 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001952 prefslot_begin = prefslot_end = 3;
1953 break;
1954 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001956 prefslot_begin = 2; prefslot_end = 3;
1957 break;
1958 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 case MVT::i32:
1960 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001961 prefslot_begin = 0; prefslot_end = 3;
1962 break;
1963 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 case MVT::i64:
1965 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001966 prefslot_begin = 0; prefslot_end = 7;
1967 break;
1968 }
1969 }
1970
1971 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1972 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1973
Scott Michel9b2420d2009-08-24 21:53:27 +00001974 unsigned int ShufBytes[16] = {
1975 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1976 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001977 for (int i = 0; i < 16; ++i) {
1978 // zero fill uppper part of preferred slot, don't care about the
1979 // other slots:
1980 unsigned int mask_val;
1981 if (i <= prefslot_end) {
1982 mask_val =
1983 ((i < prefslot_begin)
1984 ? 0x80
1985 : elt_byte + (i - prefslot_begin));
1986
1987 ShufBytes[i] = mask_val;
1988 } else
1989 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1990 }
1991
1992 SDValue ShufMask[4];
1993 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001994 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001995 unsigned int bits = ((ShufBytes[bidx] << 24) |
1996 (ShufBytes[bidx+1] << 16) |
1997 (ShufBytes[bidx+2] << 8) |
1998 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002000 }
2001
Scott Michel7ea02ff2009-03-17 01:15:45 +00002002 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002004 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002005
Dale Johannesened2eee62009-02-06 01:31:28 +00002006 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2007 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002008 N, N, ShufMaskVec));
2009 } else {
2010 // Variable index: Rotate the requested element into slot 0, then replicate
2011 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002012 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002013 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002014 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002015 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002016 }
2017
2018 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 if (Elt.getValueType() != MVT::i32)
2020 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002021
2022 // Scale the index to a bit/byte shift quantity
2023 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002024 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2025 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002026 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002027
Scott Michel104de432008-11-24 17:11:17 +00002028 if (scaleShift > 0) {
2029 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002030 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2031 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002032 }
2033
Dale Johannesened2eee62009-02-06 01:31:28 +00002034 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002035
2036 // Replicate the bytes starting at byte 0 across the entire vector (for
2037 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002038 SDValue replicate;
2039
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002041 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002042 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002043 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002044 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 case MVT::i8: {
2046 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2047 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002048 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002049 break;
2050 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002051 case MVT::i16: {
2052 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2053 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002054 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002055 break;
2056 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 case MVT::i32:
2058 case MVT::f32: {
2059 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2060 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002061 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002062 break;
2063 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 case MVT::i64:
2065 case MVT::f64: {
2066 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2067 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2068 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002069 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002070 break;
2071 }
2072 }
2073
Dale Johannesened2eee62009-02-06 01:31:28 +00002074 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2075 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002076 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002077 }
2078
Scott Michel7a1c9e92008-11-22 23:50:42 +00002079 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002080}
2081
Dan Gohman475871a2008-07-27 21:46:04 +00002082static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2083 SDValue VecOp = Op.getOperand(0);
2084 SDValue ValOp = Op.getOperand(1);
2085 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002086 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002087 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002088
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002089 // use 0 when the lane to insert to is 'undef'
2090 int64_t Idx=0;
2091 if (IdxOp.getOpcode() != ISD::UNDEF) {
2092 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2093 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2094 Idx = (CN->getSExtValue());
2095 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002096
Owen Andersone50ed302009-08-10 22:56:29 +00002097 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002098 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002099 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002100 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002101 DAG.getConstant(Idx, PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002102 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002103
Dan Gohman475871a2008-07-27 21:46:04 +00002104 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002105 DAG.getNode(SPUISD::SHUFB, dl, VT,
2106 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002107 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002108 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002109
2110 return result;
2111}
2112
Scott Michelf0569be2008-12-27 04:51:36 +00002113static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2114 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002115{
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002117 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002118 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002119
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002121 switch (Opc) {
2122 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002123 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002124 /*NOTREACHED*/
2125 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002126 case ISD::ADD: {
2127 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2128 // the result:
2129 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002130 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2131 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2132 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2133 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002134
2135 }
2136
Scott Michel266bc8f2007-12-04 22:23:35 +00002137 case ISD::SUB: {
2138 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2139 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002140 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2142 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2143 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2144 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002145 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002146 case ISD::ROTR:
2147 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002148 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002149 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002150
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002152 if (!N1VT.bitsEq(ShiftVT)) {
2153 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2154 ? ISD::ZERO_EXTEND
2155 : ISD::TRUNCATE;
2156 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2157 }
2158
2159 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002160 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2162 DAG.getNode(ISD::SHL, dl, MVT::i16,
2163 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002164
2165 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002166 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2167 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002168 }
2169 case ISD::SRL:
2170 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002171 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002172 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002173
Owen Anderson825b72b2009-08-11 20:47:22 +00002174 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002175 if (!N1VT.bitsEq(ShiftVT)) {
2176 unsigned N1Opc = ISD::ZERO_EXTEND;
2177
2178 if (N1.getValueType().bitsGT(ShiftVT))
2179 N1Opc = ISD::TRUNCATE;
2180
2181 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2182 }
2183
Owen Anderson825b72b2009-08-11 20:47:22 +00002184 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2185 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002186 }
2187 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002188 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002189 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002190
Owen Anderson825b72b2009-08-11 20:47:22 +00002191 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002192 if (!N1VT.bitsEq(ShiftVT)) {
2193 unsigned N1Opc = ISD::SIGN_EXTEND;
2194
2195 if (N1VT.bitsGT(ShiftVT))
2196 N1Opc = ISD::TRUNCATE;
2197 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2198 }
2199
Owen Anderson825b72b2009-08-11 20:47:22 +00002200 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2201 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002202 }
2203 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002205
Owen Anderson825b72b2009-08-11 20:47:22 +00002206 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2207 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2208 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2209 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002210 break;
2211 }
2212 }
2213
Dan Gohman475871a2008-07-27 21:46:04 +00002214 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002215}
2216
2217//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002218static SDValue
2219LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2220 SDValue ConstVec;
2221 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002222 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002223 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002224
2225 ConstVec = Op.getOperand(0);
2226 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002227 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2228 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002229 ConstVec = ConstVec.getOperand(0);
2230 } else {
2231 ConstVec = Op.getOperand(1);
2232 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002233 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002234 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002235 }
2236 }
2237 }
2238
Gabor Greifba36cb52008-08-28 21:40:38 +00002239 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002240 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2241 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002242
Scott Michel7ea02ff2009-03-17 01:15:45 +00002243 APInt APSplatBits, APSplatUndef;
2244 unsigned SplatBitSize;
2245 bool HasAnyUndefs;
2246 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2247
2248 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2249 HasAnyUndefs, minSplatBits)
2250 && minSplatBits <= SplatBitSize) {
2251 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002253
Scott Michel7ea02ff2009-03-17 01:15:45 +00002254 SmallVector<SDValue, 16> tcVec;
2255 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002256 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002257 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002258 }
2259 }
Scott Michel9de57a92009-01-26 22:33:37 +00002260
Nate Begeman24dc3462008-07-29 19:07:27 +00002261 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2262 // lowered. Return the operation, rather than a null SDValue.
2263 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002264}
2265
Scott Michel266bc8f2007-12-04 22:23:35 +00002266//! Custom lowering for CTPOP (count population)
2267/*!
2268 Custom lowering code that counts the number ones in the input
2269 operand. SPU has such an instruction, but it counts the number of
2270 ones per byte, which then have to be accumulated.
2271*/
Dan Gohman475871a2008-07-27 21:46:04 +00002272static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002273 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002274 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2275 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002276 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002277
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002279 default:
2280 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002284
Dale Johannesena05dca42009-02-04 23:02:30 +00002285 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2286 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002287
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002289 }
2290
Owen Anderson825b72b2009-08-11 20:47:22 +00002291 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002292 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002293 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002294
Chris Lattner84bc5422007-12-31 04:13:23 +00002295 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002296
Dan Gohman475871a2008-07-27 21:46:04 +00002297 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2299 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2300 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002301
Dale Johannesena05dca42009-02-04 23:02:30 +00002302 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2303 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002304
2305 // CNTB_result becomes the chain to which all of the virtual registers
2306 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002307 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002308 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002309
Dan Gohman475871a2008-07-27 21:46:04 +00002310 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002311 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002312
Owen Anderson825b72b2009-08-11 20:47:22 +00002313 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002314
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 return DAG.getNode(ISD::AND, dl, MVT::i16,
2316 DAG.getNode(ISD::ADD, dl, MVT::i16,
2317 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002318 Tmp1, Shift1),
2319 Tmp1),
2320 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002321 }
2322
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002324 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002325 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002326
Chris Lattner84bc5422007-12-31 04:13:23 +00002327 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2328 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002329
Dan Gohman475871a2008-07-27 21:46:04 +00002330 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002331 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2332 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2333 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2334 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002335
Dale Johannesena05dca42009-02-04 23:02:30 +00002336 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2337 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002338
2339 // CNTB_result becomes the chain to which all of the virtual registers
2340 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002341 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002343
Dan Gohman475871a2008-07-27 21:46:04 +00002344 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002345 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002346
Dan Gohman475871a2008-07-27 21:46:04 +00002347 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 DAG.getNode(ISD::SRL, dl, MVT::i32,
2349 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002350 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002351
Dan Gohman475871a2008-07-27 21:46:04 +00002352 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002353 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2354 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002355
Dan Gohman475871a2008-07-27 21:46:04 +00002356 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002357 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002358
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 DAG.getNode(ISD::SRL, dl, MVT::i32,
2361 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002362 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002363 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2365 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002366
Owen Anderson825b72b2009-08-11 20:47:22 +00002367 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002368 }
2369
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002371 break;
2372 }
2373
Dan Gohman475871a2008-07-27 21:46:04 +00002374 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002375}
2376
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002377//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002378/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002379 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2380 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002381 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002382static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002383 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002384 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002385 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002386 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002387
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2389 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002390 // Convert f32 / f64 to i32 / i64 via libcall.
2391 RTLIB::Libcall LC =
2392 (Op.getOpcode() == ISD::FP_TO_SINT)
2393 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2394 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2395 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2396 SDValue Dummy;
2397 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2398 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002399
Eli Friedman36df4992009-05-27 00:47:34 +00002400 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002401}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002402
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002403//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2404/*!
2405 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2406 All conversions from i64 are expanded to a libcall.
2407 */
2408static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002409 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002410 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002411 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002412 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002413
Owen Anderson825b72b2009-08-11 20:47:22 +00002414 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2415 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002416 // Convert i32, i64 to f64 via libcall:
2417 RTLIB::Libcall LC =
2418 (Op.getOpcode() == ISD::SINT_TO_FP)
2419 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2420 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2421 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2422 SDValue Dummy;
2423 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2424 }
2425
Eli Friedman36df4992009-05-27 00:47:34 +00002426 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002427}
2428
2429//! Lower ISD::SETCC
2430/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002431 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002432 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002433static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2434 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002435 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002436 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002437 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2438
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002439 SDValue lhs = Op.getOperand(0);
2440 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002441 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002443
Owen Andersone50ed302009-08-10 22:56:29 +00002444 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002445 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002446 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002447
2448 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2449 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002450 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002451 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002453 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002455 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 DAG.getNode(ISD::AND, dl, MVT::i32,
2457 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002458 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002459 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002460
2461 // SETO and SETUO only use the lhs operand:
2462 if (CC->get() == ISD::SETO) {
2463 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2464 // SETUO
2465 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002466 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2467 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002468 lhs, DAG.getConstantFP(0.0, lhsVT),
2469 ISD::SETUO),
2470 DAG.getConstant(ccResultAllOnes, ccResultVT));
2471 } else if (CC->get() == ISD::SETUO) {
2472 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002473 return DAG.getNode(ISD::AND, dl, ccResultVT,
2474 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002475 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002477 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002478 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002479 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002480 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002481 ISD::SETGT));
2482 }
2483
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002484 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002485 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002486 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002487 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002488 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002489
2490 // If a value is negative, subtract from the sign magnitude constant:
2491 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2492
2493 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002494 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002495 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002496 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002497 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002498 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002499 lhsSelectMask, lhsSignMag2TC, i64lhs);
2500
Dale Johannesenf5d97892009-02-04 01:48:28 +00002501 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002502 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002503 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002504 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002505 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002506 rhsSelectMask, rhsSignMag2TC, i64rhs);
2507
2508 unsigned compareOp;
2509
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002510 switch (CC->get()) {
2511 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002512 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002513 compareOp = ISD::SETEQ; break;
2514 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002515 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002516 compareOp = ISD::SETGT; break;
2517 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002518 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002519 compareOp = ISD::SETGE; break;
2520 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002521 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002522 compareOp = ISD::SETLT; break;
2523 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002524 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002525 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002526 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002527 case ISD::SETONE:
2528 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002529 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002530 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002531 }
2532
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002533 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002534 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002535 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002536
2537 if ((CC->get() & 0x8) == 0) {
2538 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002539 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002541 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002542 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002543 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002544 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002545 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002546
Dale Johannesenf5d97892009-02-04 01:48:28 +00002547 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002548 }
2549
2550 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002551}
2552
Scott Michel7a1c9e92008-11-22 23:50:42 +00002553//! Lower ISD::SELECT_CC
2554/*!
2555 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2556 SELB instruction.
2557
2558 \note Need to revisit this in the future: if the code path through the true
2559 and false value computations is longer than the latency of a branch (6
2560 cycles), then it would be more advantageous to branch and insert a new basic
2561 block and branch on the condition. However, this code does not make that
2562 assumption, given the simplisitc uses so far.
2563 */
2564
Scott Michelf0569be2008-12-27 04:51:36 +00002565static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2566 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002567 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002568 SDValue lhs = Op.getOperand(0);
2569 SDValue rhs = Op.getOperand(1);
2570 SDValue trueval = Op.getOperand(2);
2571 SDValue falseval = Op.getOperand(3);
2572 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002573 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002574
Scott Michelf0569be2008-12-27 04:51:36 +00002575 // NOTE: SELB's arguments: $rA, $rB, $mask
2576 //
2577 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2578 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2579 // condition was true and 0s where the condition was false. Hence, the
2580 // arguments to SELB get reversed.
2581
Scott Michel7a1c9e92008-11-22 23:50:42 +00002582 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2583 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2584 // with another "cannot select select_cc" assert:
2585
Dale Johannesende064702009-02-06 21:50:26 +00002586 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002587 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002588 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002589 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002590}
2591
Scott Michelb30e8f62008-12-02 19:53:53 +00002592//! Custom lower ISD::TRUNCATE
2593static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2594{
Scott Michel6e1d1472009-03-16 18:47:25 +00002595 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002596 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002597 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002598 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2599 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002600 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002601
Scott Michel6e1d1472009-03-16 18:47:25 +00002602 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002603 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002604 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002605
Owen Anderson825b72b2009-08-11 20:47:22 +00002606 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002607 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002608 unsigned maskHigh = 0x08090a0b;
2609 unsigned maskLow = 0x0c0d0e0f;
2610 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002611 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2612 DAG.getConstant(maskHigh, MVT::i32),
2613 DAG.getConstant(maskLow, MVT::i32),
2614 DAG.getConstant(maskHigh, MVT::i32),
2615 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002616
Scott Michel6e1d1472009-03-16 18:47:25 +00002617 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2618 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002619
Scott Michel6e1d1472009-03-16 18:47:25 +00002620 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002621 }
2622
Scott Michelf0569be2008-12-27 04:51:36 +00002623 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002624}
2625
Scott Michel77f452d2009-08-25 22:37:34 +00002626/*!
2627 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2628 * algorithm is to duplicate the sign bit using rotmai to generate at
2629 * least one byte full of sign bits. Then propagate the "sign-byte" into
2630 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2631 *
2632 * @param Op The sext operand
2633 * @param DAG The current DAG
2634 * @return The SDValue with the entire instruction sequence
2635 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002636static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2637{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002638 DebugLoc dl = Op.getDebugLoc();
2639
Scott Michel77f452d2009-08-25 22:37:34 +00002640 // Type to extend to
2641 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002642
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002643 // Type to extend from
2644 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002645 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002646
Scott Michel77f452d2009-08-25 22:37:34 +00002647 // The type to extend to needs to be a i128 and
2648 // the type to extend from needs to be i64 or i32.
2649 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002650 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2651
2652 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002653 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2654 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2655 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002656 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2657 DAG.getConstant(mask1, MVT::i32),
2658 DAG.getConstant(mask1, MVT::i32),
2659 DAG.getConstant(mask2, MVT::i32),
2660 DAG.getConstant(mask3, MVT::i32));
2661
Scott Michel77f452d2009-08-25 22:37:34 +00002662 // Word wise arithmetic right shift to generate at least one byte
2663 // that contains sign bits.
2664 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002665 SDValue sraVal = DAG.getNode(ISD::SRA,
2666 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002667 mvt,
2668 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002669 DAG.getConstant(31, MVT::i32));
2670
Scott Michel77f452d2009-08-25 22:37:34 +00002671 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2672 // and the input value into the lower 64 bits.
2673 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2674 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002675
2676 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2677}
2678
Scott Michel7a1c9e92008-11-22 23:50:42 +00002679//! Custom (target-specific) lowering entry point
2680/*!
2681 This is where LLVM's DAG selection process calls to do target-specific
2682 lowering of nodes.
2683 */
Dan Gohman475871a2008-07-27 21:46:04 +00002684SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002685SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002686{
Scott Michela59d4692008-02-23 18:41:37 +00002687 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002688 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002689
2690 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002691 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002692#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002693 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2694 errs() << "Op.getOpcode() = " << Opc << "\n";
2695 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002696 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002697#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002698 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002699 }
2700 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002701 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002702 case ISD::SEXTLOAD:
2703 case ISD::ZEXTLOAD:
2704 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2705 case ISD::STORE:
2706 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2707 case ISD::ConstantPool:
2708 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2709 case ISD::GlobalAddress:
2710 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2711 case ISD::JumpTable:
2712 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002713 case ISD::ConstantFP:
2714 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002715
Scott Michel02d711b2008-12-30 23:28:25 +00002716 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002717 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002718 case ISD::SUB:
2719 case ISD::ROTR:
2720 case ISD::ROTL:
2721 case ISD::SRL:
2722 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002723 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002724 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002725 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002726 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002727 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002728
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002729 case ISD::FP_TO_SINT:
2730 case ISD::FP_TO_UINT:
2731 return LowerFP_TO_INT(Op, DAG, *this);
2732
2733 case ISD::SINT_TO_FP:
2734 case ISD::UINT_TO_FP:
2735 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002736
Scott Michel266bc8f2007-12-04 22:23:35 +00002737 // Vector-related lowering.
2738 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002739 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002740 case ISD::SCALAR_TO_VECTOR:
2741 return LowerSCALAR_TO_VECTOR(Op, DAG);
2742 case ISD::VECTOR_SHUFFLE:
2743 return LowerVECTOR_SHUFFLE(Op, DAG);
2744 case ISD::EXTRACT_VECTOR_ELT:
2745 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2746 case ISD::INSERT_VECTOR_ELT:
2747 return LowerINSERT_VECTOR_ELT(Op, DAG);
2748
2749 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2750 case ISD::AND:
2751 case ISD::OR:
2752 case ISD::XOR:
2753 return LowerByteImmed(Op, DAG);
2754
2755 // Vector and i8 multiply:
2756 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002757 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002758 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002759
Scott Michel266bc8f2007-12-04 22:23:35 +00002760 case ISD::CTPOP:
2761 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002762
2763 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002764 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002765
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002766 case ISD::SETCC:
2767 return LowerSETCC(Op, DAG, *this);
2768
Scott Michelb30e8f62008-12-02 19:53:53 +00002769 case ISD::TRUNCATE:
2770 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002771
2772 case ISD::SIGN_EXTEND:
2773 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002774 }
2775
Dan Gohman475871a2008-07-27 21:46:04 +00002776 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002777}
2778
Duncan Sands1607f052008-12-01 11:39:25 +00002779void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2780 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002781 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002782{
2783#if 0
2784 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002785 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002786
2787 switch (Opc) {
2788 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002789 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2790 errs() << "Op.getOpcode() = " << Opc << "\n";
2791 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002792 N->dump();
2793 abort();
2794 /*NOTREACHED*/
2795 }
2796 }
2797#endif
2798
2799 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002800}
2801
Scott Michel266bc8f2007-12-04 22:23:35 +00002802//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002803// Target Optimization Hooks
2804//===----------------------------------------------------------------------===//
2805
Dan Gohman475871a2008-07-27 21:46:04 +00002806SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002807SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2808{
2809#if 0
2810 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002811#endif
2812 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002813 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002814 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002815 EVT NodeVT = N->getValueType(0); // The node's value type
2816 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002817 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002818 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002819
2820 switch (N->getOpcode()) {
2821 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002822 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002823 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002824
Scott Michelf0569be2008-12-27 04:51:36 +00002825 if (Op0.getOpcode() == SPUISD::IndirectAddr
2826 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2827 // Normalize the operands to reduce repeated code
2828 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002829
Scott Michelf0569be2008-12-27 04:51:36 +00002830 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2831 IndirectArg = Op1;
2832 AddArg = Op0;
2833 }
2834
2835 if (isa<ConstantSDNode>(AddArg)) {
2836 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2837 SDValue IndOp1 = IndirectArg.getOperand(1);
2838
2839 if (CN0->isNullValue()) {
2840 // (add (SPUindirect <arg>, <arg>), 0) ->
2841 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002842
Scott Michel23f2ff72008-12-04 17:16:59 +00002843#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002844 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002845 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002846 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2847 << "With: (SPUindirect <arg>, <arg>)\n";
2848 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002849#endif
2850
Scott Michelf0569be2008-12-27 04:51:36 +00002851 return IndirectArg;
2852 } else if (isa<ConstantSDNode>(IndOp1)) {
2853 // (add (SPUindirect <arg>, <const>), <const>) ->
2854 // (SPUindirect <arg>, <const + const>)
2855 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2856 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2857 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002858
Scott Michelf0569be2008-12-27 04:51:36 +00002859#if !defined(NDEBUG)
2860 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002861 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002862 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2863 << "), " << CN0->getSExtValue() << ")\n"
2864 << "With: (SPUindirect <arg>, "
2865 << combinedConst << ")\n";
2866 }
2867#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002868
Dale Johannesende064702009-02-06 21:50:26 +00002869 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002870 IndirectArg, combinedValue);
2871 }
Scott Michel053c1da2008-01-29 02:16:57 +00002872 }
2873 }
Scott Michela59d4692008-02-23 18:41:37 +00002874 break;
2875 }
2876 case ISD::SIGN_EXTEND:
2877 case ISD::ZERO_EXTEND:
2878 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002879 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002880 // (any_extend (SPUextract_elt0 <arg>)) ->
2881 // (SPUextract_elt0 <arg>)
2882 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002883#if !defined(NDEBUG)
2884 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002885 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002886 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002887 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002888 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002889 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002890 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002891#endif
Scott Michela59d4692008-02-23 18:41:37 +00002892
2893 return Op0;
2894 }
2895 break;
2896 }
2897 case SPUISD::IndirectAddr: {
2898 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002899 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002900 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002901 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2902 // (SPUaform <addr>, 0)
2903
Chris Lattner4437ae22009-08-23 07:05:07 +00002904 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002905 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002906 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002907 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002908 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002909
2910 return Op0;
2911 }
Scott Michelf0569be2008-12-27 04:51:36 +00002912 } else if (Op0.getOpcode() == ISD::ADD) {
2913 SDValue Op1 = N->getOperand(1);
2914 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2915 // (SPUindirect (add <arg>, <arg>), 0) ->
2916 // (SPUindirect <arg>, <arg>)
2917 if (CN1->isNullValue()) {
2918
2919#if !defined(NDEBUG)
2920 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002921 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002922 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2923 << "With: (SPUindirect <arg>, <arg>)\n";
2924 }
2925#endif
2926
Dale Johannesende064702009-02-06 21:50:26 +00002927 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002928 Op0.getOperand(0), Op0.getOperand(1));
2929 }
2930 }
Scott Michela59d4692008-02-23 18:41:37 +00002931 }
2932 break;
2933 }
2934 case SPUISD::SHLQUAD_L_BITS:
2935 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002936 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002937 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002938
Scott Michelf0569be2008-12-27 04:51:36 +00002939 // Kill degenerate vector shifts:
2940 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2941 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002942 Result = Op0;
2943 }
2944 }
2945 break;
2946 }
Scott Michelf0569be2008-12-27 04:51:36 +00002947 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002948 switch (Op0.getOpcode()) {
2949 default:
2950 break;
2951 case ISD::ANY_EXTEND:
2952 case ISD::ZERO_EXTEND:
2953 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002954 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002955 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002956 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002957 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002958 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002959 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002960 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002961 Result = Op000;
2962 }
2963 }
2964 break;
2965 }
Scott Michel104de432008-11-24 17:11:17 +00002966 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002967 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002968 // <arg>
2969 Result = Op0.getOperand(0);
2970 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002971 }
Scott Michela59d4692008-02-23 18:41:37 +00002972 }
2973 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002974 }
2975 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002976
Scott Michel58c58182008-01-17 20:38:41 +00002977 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002978#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002979 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002980 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002981 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002982 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002983 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002984 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002985 }
2986#endif
2987
2988 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002989}
2990
2991//===----------------------------------------------------------------------===//
2992// Inline Assembly Support
2993//===----------------------------------------------------------------------===//
2994
2995/// getConstraintType - Given a constraint letter, return the type of
2996/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002997SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002998SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2999 if (ConstraintLetter.size() == 1) {
3000 switch (ConstraintLetter[0]) {
3001 default: break;
3002 case 'b':
3003 case 'r':
3004 case 'f':
3005 case 'v':
3006 case 'y':
3007 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003008 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003009 }
3010 return TargetLowering::getConstraintType(ConstraintLetter);
3011}
3012
Scott Michel5af8f0e2008-07-16 17:17:29 +00003013std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003014SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003015 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003016{
3017 if (Constraint.size() == 1) {
3018 // GCC RS6000 Constraint Letters
3019 switch (Constraint[0]) {
3020 case 'b': // R1-R31
3021 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003022 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003023 return std::make_pair(0U, SPU::R64CRegisterClass);
3024 return std::make_pair(0U, SPU::R32CRegisterClass);
3025 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003026 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003027 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003028 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003029 return std::make_pair(0U, SPU::R64FPRegisterClass);
3030 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003031 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003032 return std::make_pair(0U, SPU::GPRCRegisterClass);
3033 }
3034 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003035
Scott Michel266bc8f2007-12-04 22:23:35 +00003036 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3037}
3038
Scott Michela59d4692008-02-23 18:41:37 +00003039//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003040void
Dan Gohman475871a2008-07-27 21:46:04 +00003041SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003042 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003043 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003044 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003045 const SelectionDAG &DAG,
3046 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003047#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003048 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003049
3050 switch (Op.getOpcode()) {
3051 default:
3052 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3053 break;
Scott Michela59d4692008-02-23 18:41:37 +00003054 case CALL:
3055 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003056 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003057 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003058 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003059 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003060 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003061 case SPUISD::SHLQUAD_L_BITS:
3062 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003063 case SPUISD::VEC_ROTL:
3064 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003065 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003066 case SPUISD::SELECT_MASK:
3067 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003068 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003069#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003070}
Scott Michel02d711b2008-12-30 23:28:25 +00003071
Scott Michelf0569be2008-12-27 04:51:36 +00003072unsigned
3073SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3074 unsigned Depth) const {
3075 switch (Op.getOpcode()) {
3076 default:
3077 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003078
Scott Michelf0569be2008-12-27 04:51:36 +00003079 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003080 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003081
Owen Anderson825b72b2009-08-11 20:47:22 +00003082 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3083 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003084 }
3085 return VT.getSizeInBits();
3086 }
3087 }
3088}
Scott Michel1df30c42008-12-29 03:23:36 +00003089
Scott Michel203b2d62008-04-30 00:30:08 +00003090// LowerAsmOperandForConstraint
3091void
Dan Gohman475871a2008-07-27 21:46:04 +00003092SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003093 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003094 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003095 SelectionDAG &DAG) const {
3096 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003097 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003098}
3099
Scott Michel266bc8f2007-12-04 22:23:35 +00003100/// isLegalAddressImmediate - Return true if the integer value can be used
3101/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003102bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3103 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003104 // SPU's addresses are 256K:
3105 return (V > -(1 << 18) && V < (1 << 18) - 1);
3106}
3107
3108bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003109 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003110}
Dan Gohman6520e202008-10-18 02:06:02 +00003111
3112bool
3113SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3114 // The SPU target isn't yet aware of offsets.
3115 return false;
3116}