blob: 8c40b3ca700113722ca83644c2d936ca57f51590 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chenge8bd0a32006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000026#include "llvm/ADT/VectorExtras.h"
27#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner362e98a2007-02-27 04:43:02 +000028#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/SelectionDAG.h"
33#include "llvm/CodeGen/SSARegMap.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000035#include "llvm/Support/CommandLine.h"
36#include "llvm/Support/Debug.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000038#include "llvm/ADT/StringExtras.h"
Duncan Sandsb116fac2007-07-27 20:02:49 +000039#include "llvm/ParameterAttributes.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040using namespace llvm;
41
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000042X86TargetLowering::X86TargetLowering(TargetMachine &TM)
43 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000044 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000045 X86ScalarSSEf64 = Subtarget->hasSSE2();
46 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000047 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000048
Evan Cheng559806f2006-01-27 08:10:46 +000049
Anton Korobeynikov2365f512007-07-14 14:06:15 +000050 RegInfo = TM.getRegisterInfo();
51
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052 // Set up the TargetLowering object.
53
54 // X86 is weird, it always uses i8 for shift amounts and setcc results.
55 setShiftAmountType(MVT::i8);
56 setSetCCResultType(MVT::i8);
57 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000058 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000059 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000060 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000061
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000062 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000063 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000064 setUseUnderscoreSetJmp(false);
65 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000066 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000067 // MS runtime is weird: it exports _setjmp, but longjmp!
68 setUseUnderscoreSetJmp(true);
69 setUseUnderscoreLongJmp(false);
70 } else {
71 setUseUnderscoreSetJmp(true);
72 setUseUnderscoreLongJmp(true);
73 }
74
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000075 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000076 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
77 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
78 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000079 if (Subtarget->is64Bit())
80 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000081
Evan Chengc5484282006-10-04 00:56:09 +000082 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
83
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000084 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
85 // operation.
86 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
87 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
88 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +000089
Evan Cheng25ab6902006-09-08 06:48:29 +000090 if (Subtarget->is64Bit()) {
91 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng6892f282006-01-17 02:32:49 +000092 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +000093 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000094 if (X86ScalarSSEf64)
Evan Cheng25ab6902006-09-08 06:48:29 +000095 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
96 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
97 else
98 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
99 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100
101 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
102 // this operation.
103 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
104 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000105 // SSE has no i16 to fp conversion, only i32
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000106 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000107 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000108 // f32 and f64 cases are Legal, f80 case is not
109 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
110 } else {
Evan Cheng5298bcc2006-02-17 07:01:52 +0000111 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
112 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
113 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000114
Dale Johannesen73328d12007-09-19 23:55:34 +0000115 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
116 // are Legal, f80 is custom lowered.
117 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
118 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000119
Evan Cheng02568ff2006-01-30 22:13:22 +0000120 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
121 // this operation.
122 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
123 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
124
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000125 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000126 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000127 // f32 and f64 cases are Legal, f80 case is not
128 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000129 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000131 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000132 }
133
134 // Handle FP_TO_UINT by promoting the destination to a larger signed
135 // conversion.
136 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
137 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
138 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
139
Evan Cheng25ab6902006-09-08 06:48:29 +0000140 if (Subtarget->is64Bit()) {
141 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000142 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +0000143 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000144 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000145 // Expand FP_TO_UINT into a select.
146 // FIXME: We would like to use a Custom expander here eventually to do
147 // the optimal thing for SSE vs. the default expansion in the legalizer.
148 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
149 else
150 // With SSE3 we can use fisttpll to convert to a signed i64.
151 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
Chris Lattner399610a2006-12-05 18:22:22 +0000154 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000155 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000156 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
157 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
158 }
Chris Lattner21f66852005-12-23 05:15:23 +0000159
Dan Gohman525178c2007-10-08 18:33:35 +0000160 // Scalar integer multiply, multiply-high, divide, and remainder are
161 // lowered to use operations that produce two results, to match the
162 // available instructions. This exposes the two-result form to trivial
163 // CSE, which is able to combine x/y and x%y into a single instruction,
164 // for example. The single-result multiply instructions are introduced
165 // in X86ISelDAGToDAG.cpp, after CSE, for uses where the the high part
166 // is not needed.
167 setOperationAction(ISD::MUL , MVT::i8 , Expand);
168 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
169 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
170 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
171 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
172 setOperationAction(ISD::SREM , MVT::i8 , Expand);
173 setOperationAction(ISD::UREM , MVT::i8 , Expand);
174 setOperationAction(ISD::MUL , MVT::i16 , Expand);
175 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
176 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
177 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
178 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
179 setOperationAction(ISD::SREM , MVT::i16 , Expand);
180 setOperationAction(ISD::UREM , MVT::i16 , Expand);
181 setOperationAction(ISD::MUL , MVT::i32 , Expand);
182 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
183 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
184 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
185 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
186 setOperationAction(ISD::SREM , MVT::i32 , Expand);
187 setOperationAction(ISD::UREM , MVT::i32 , Expand);
188 setOperationAction(ISD::MUL , MVT::i64 , Expand);
189 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
190 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
191 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
192 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
193 setOperationAction(ISD::SREM , MVT::i64 , Expand);
194 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000195
Evan Chengc35497f2006-10-30 08:02:39 +0000196 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000197 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000198 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
199 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000200 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000201 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
203 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
204 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
206 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000207 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
210 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
211 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
212 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
213 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
214 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
215 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
216 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
217 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 if (Subtarget->is64Bit()) {
219 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
220 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
221 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
222 }
223
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000224 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000225 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000226
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227 // These should be promoted to a larger select which is supported.
228 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
229 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000230 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000231 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
232 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
233 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
234 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000235 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000236 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
237 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
238 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
239 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
240 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000241 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000242 if (Subtarget->is64Bit()) {
243 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
244 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
245 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000246 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000247 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000248 if (!Subtarget->is64Bit())
249 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
250
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000251 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000252 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000253 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000254 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000255 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Cheng020d2e82006-02-23 20:41:18 +0000256 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 if (Subtarget->is64Bit()) {
258 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
259 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
260 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
261 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
262 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000263 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000264 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
265 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
266 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000267 // X86 wants to expand memset / memcpy itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000268 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
269 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000270
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000271 // Use the default ISD::LOCATION expansion.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000272 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000273 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000274 if (!Subtarget->isTargetDarwin() &&
275 !Subtarget->isTargetELF() &&
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000276 !Subtarget->isTargetCygMing())
Jim Laskey1ee29252007-01-26 14:34:52 +0000277 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000278
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000279 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
280 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
281 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
282 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
283 if (Subtarget->is64Bit()) {
284 // FIXME: Verify
285 setExceptionPointerRegister(X86::RAX);
286 setExceptionSelectorRegister(X86::RDX);
287 } else {
288 setExceptionPointerRegister(X86::EAX);
289 setExceptionSelectorRegister(X86::EDX);
290 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000291 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000292
Duncan Sandsf7331b32007-09-11 14:10:23 +0000293 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000294
Nate Begemanacc398c2006-01-25 18:21:52 +0000295 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
296 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000297 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemanacc398c2006-01-25 18:21:52 +0000298 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000299 if (Subtarget->is64Bit())
300 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
301 else
302 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
303
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000304 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000305 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000306 if (Subtarget->is64Bit())
307 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000308 if (Subtarget->isTargetCygMing())
309 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
310 else
311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000312
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000313 if (X86ScalarSSEf64) {
314 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000315 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000316 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
317 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000318
Evan Cheng223547a2006-01-31 22:28:30 +0000319 // Use ANDPD to simulate FABS.
320 setOperationAction(ISD::FABS , MVT::f64, Custom);
321 setOperationAction(ISD::FABS , MVT::f32, Custom);
322
323 // Use XORP to simulate FNEG.
324 setOperationAction(ISD::FNEG , MVT::f64, Custom);
325 setOperationAction(ISD::FNEG , MVT::f32, Custom);
326
Evan Cheng68c47cb2007-01-05 07:55:56 +0000327 // Use ANDPD and ORPD to simulate FCOPYSIGN.
328 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
329 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
330
Evan Chengd25e9e82006-02-02 00:28:23 +0000331 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000332 setOperationAction(ISD::FSIN , MVT::f64, Expand);
333 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000334 setOperationAction(ISD::FREM , MVT::f64, Expand);
335 setOperationAction(ISD::FSIN , MVT::f32, Expand);
336 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000337 setOperationAction(ISD::FREM , MVT::f32, Expand);
338
Chris Lattnera54aa942006-01-29 06:26:08 +0000339 // Expand FP immediates into loads from the stack, except for the special
340 // cases we handle.
341 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
342 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000343 addLegalFPImmediate(APFloat(+0.0)); // xorpd
344 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen5411a392007-08-09 01:04:01 +0000345
346 // Conversions to long double (in X87) go through memory.
347 setConvertAction(MVT::f32, MVT::f80, Expand);
348 setConvertAction(MVT::f64, MVT::f80, Expand);
349
350 // Conversions from long double (in X87) go through memory.
351 setConvertAction(MVT::f80, MVT::f32, Expand);
352 setConvertAction(MVT::f80, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000353 } else if (X86ScalarSSEf32) {
354 // Use SSE for f32, x87 for f64.
355 // Set up the FP register classes.
356 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
357 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
358
359 // Use ANDPS to simulate FABS.
360 setOperationAction(ISD::FABS , MVT::f32, Custom);
361
362 // Use XORP to simulate FNEG.
363 setOperationAction(ISD::FNEG , MVT::f32, Custom);
364
365 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
366
367 // Use ANDPS and ORPS to simulate FCOPYSIGN.
368 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
369 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
370
371 // We don't support sin/cos/fmod
372 setOperationAction(ISD::FSIN , MVT::f32, Expand);
373 setOperationAction(ISD::FCOS , MVT::f32, Expand);
374 setOperationAction(ISD::FREM , MVT::f32, Expand);
375
376 // Expand FP immediates into loads from the stack, except for the special
377 // cases we handle.
378 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
379 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
380 addLegalFPImmediate(APFloat(+0.0f)); // xorps
381 addLegalFPImmediate(APFloat(+0.0)); // FLD0
382 addLegalFPImmediate(APFloat(+1.0)); // FLD1
383 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
384 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
385
386 // SSE->x87 conversions go through memory.
387 setConvertAction(MVT::f32, MVT::f64, Expand);
388 setConvertAction(MVT::f32, MVT::f80, Expand);
389
390 // x87->SSE truncations need to go through memory.
391 setConvertAction(MVT::f80, MVT::f32, Expand);
392 setConvertAction(MVT::f64, MVT::f32, Expand);
393 // And x87->x87 truncations also.
394 setConvertAction(MVT::f80, MVT::f64, Expand);
395
396 if (!UnsafeFPMath) {
397 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
398 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
399 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000400 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000401 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000403 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
404 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000405
Evan Cheng68c47cb2007-01-05 07:55:56 +0000406 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000407 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000408 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
409 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000410
411 // Floating truncations need to go through memory.
412 setConvertAction(MVT::f80, MVT::f32, Expand);
413 setConvertAction(MVT::f64, MVT::f32, Expand);
414 setConvertAction(MVT::f80, MVT::f64, Expand);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000415
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000416 if (!UnsafeFPMath) {
417 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
418 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
419 }
420
Chris Lattnera54aa942006-01-29 06:26:08 +0000421 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000422 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000423 addLegalFPImmediate(APFloat(+0.0)); // FLD0
424 addLegalFPImmediate(APFloat(+1.0)); // FLD1
425 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
426 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000427 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
428 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
429 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
430 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000432
Dale Johannesen59a58732007-08-05 18:49:15 +0000433 // Long double always uses X87.
434 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000435 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
436 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
437 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000438 if (!UnsafeFPMath) {
439 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
440 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
441 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000442
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000443 // Always use a library call for pow.
444 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
445 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
446 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
447
Evan Chengd30bf012006-03-01 01:11:20 +0000448 // First set operation action for all vector types to expand. Then we
449 // will selectively turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000450 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
451 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Evan Chengd30bf012006-03-01 01:11:20 +0000452 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
453 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000454 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
Evan Chenga72cb0e2007-06-29 00:18:15 +0000455 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000456 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000457 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000458 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
459 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
460 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
461 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
462 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
463 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000464 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengb067a1e2006-03-31 19:22:53 +0000465 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner9b3bd462006-03-21 20:51:05 +0000466 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengb067a1e2006-03-31 19:22:53 +0000467 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Dan Gohman20382522007-07-10 00:05:58 +0000468 setOperationAction(ISD::FABS, (MVT::ValueType)VT, Expand);
469 setOperationAction(ISD::FSIN, (MVT::ValueType)VT, Expand);
470 setOperationAction(ISD::FCOS, (MVT::ValueType)VT, Expand);
471 setOperationAction(ISD::FREM, (MVT::ValueType)VT, Expand);
472 setOperationAction(ISD::FPOWI, (MVT::ValueType)VT, Expand);
473 setOperationAction(ISD::FSQRT, (MVT::ValueType)VT, Expand);
474 setOperationAction(ISD::FCOPYSIGN, (MVT::ValueType)VT, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000475 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
476 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
477 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
478 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000479 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
Dan Gohmanf0d00892007-10-12 14:09:42 +0000480 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
481 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
482 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000483 }
484
Evan Chenga88973f2006-03-22 19:22:18 +0000485 if (Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000486 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
487 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
488 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000489 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000490
Evan Chengd30bf012006-03-01 01:11:20 +0000491 // FIXME: add MMX packed arithmetics
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000492
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000493 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
494 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
495 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000496 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000497
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000498 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
499 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
500 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000501 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000502
Bill Wendling74027e92007-03-15 21:24:36 +0000503 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
504 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
505
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000506 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000507 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000508 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000509 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
510 setOperationAction(ISD::AND, MVT::v2i32, Promote);
511 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
512 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000513
514 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000515 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000516 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000517 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
518 setOperationAction(ISD::OR, MVT::v2i32, Promote);
519 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
520 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000521
522 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000523 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000524 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000525 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
526 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
527 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
528 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000529
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000530 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000531 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000532 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000533 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
534 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
535 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
536 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000537
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000538 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
539 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
540 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
541 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000542
543 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
544 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
545 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000546 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000547
548 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
549 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000550 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Custom);
551 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000552 }
553
Evan Chenga88973f2006-03-22 19:22:18 +0000554 if (Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000555 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
556
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000557 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
558 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
559 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
560 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000561 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
562 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000563 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
564 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
565 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000566 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000567 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000568 }
569
Evan Chenga88973f2006-03-22 19:22:18 +0000570 if (Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000571 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
572 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
573 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
574 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
575 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
576
Evan Chengf7c378e2006-04-10 07:23:14 +0000577 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
578 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
579 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000580 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000581 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
582 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
583 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000584 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000585 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000586 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
587 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
588 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
589 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000590 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
591 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000592
Evan Chengf7c378e2006-04-10 07:23:14 +0000593 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
594 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000595 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000596 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
597 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
598 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000599
Evan Cheng2c3ae372006-04-12 21:21:57 +0000600 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
601 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
602 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
603 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
604 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
605 }
606 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
607 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
608 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
609 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
610 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000611 if (Subtarget->is64Bit())
612 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000613
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000614 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng2c3ae372006-04-12 21:21:57 +0000615 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
616 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
617 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
618 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
619 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
620 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
621 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng91b740d2006-04-12 17:12:36 +0000622 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
623 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000624 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
625 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000626 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000627
628 // Custom lower v2i64 and v2f64 selects.
629 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000630 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000631 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000632 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000633 }
634
Evan Cheng6be2c582006-04-05 23:38:46 +0000635 // We want to custom lower some of our intrinsics.
636 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
637
Evan Cheng206ee9d2006-07-07 08:33:52 +0000638 // We have target-specific dag combine patterns for the following nodes:
639 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner83e6c992006-10-04 06:57:07 +0000640 setTargetDAGCombine(ISD::SELECT);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000641
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 computeRegisterProperties();
643
Evan Cheng87ed7162006-02-14 08:25:08 +0000644 // FIXME: These should be based on subtarget info. Plus, the values should
645 // be smaller when we are in optimizing for size mode.
Evan Chenga03a5dc2006-02-14 08:38:30 +0000646 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
647 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
648 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000649 allowUnalignedMemoryAccesses = true; // x86 supports it!
650}
651
Chris Lattner2b02a442007-02-25 08:29:00 +0000652
Evan Chengcc415862007-11-09 01:32:10 +0000653/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
654/// jumptable.
655SDOperand X86TargetLowering::getPICJumpTableRelocBase(SDOperand Table,
656 SelectionDAG &DAG) const {
657 if (usesGlobalOffsetTable())
658 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
659 if (!Subtarget->isPICStyleRIPRel())
660 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
661 return Table;
662}
663
Chris Lattner2b02a442007-02-25 08:29:00 +0000664//===----------------------------------------------------------------------===//
665// Return Value Calling Convention Implementation
666//===----------------------------------------------------------------------===//
667
Chris Lattner59ed56b2007-02-28 04:55:35 +0000668#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000669
670/// GetPossiblePreceedingTailCall - Get preceeding X86ISD::TAILCALL node if it
671/// exists skip possible ISD:TokenFactor.
672static SDOperand GetPossiblePreceedingTailCall(SDOperand Chain) {
673 if (Chain.getOpcode()==X86ISD::TAILCALL) {
674 return Chain;
675 } else if (Chain.getOpcode()==ISD::TokenFactor) {
676 if (Chain.getNumOperands() &&
677 Chain.getOperand(0).getOpcode()==X86ISD::TAILCALL)
678 return Chain.getOperand(0);
679 }
680 return Chain;
681}
Chris Lattner9774c912007-02-27 05:28:59 +0000682
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000683/// LowerRET - Lower an ISD::RET node.
684SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
685 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
686
Chris Lattner9774c912007-02-27 05:28:59 +0000687 SmallVector<CCValAssign, 16> RVLocs;
688 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +0000689 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
690 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +0000691 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000692
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000693 // If this is the first return lowered for this function, add the regs to the
694 // liveout set for the function.
695 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +0000696 for (unsigned i = 0; i != RVLocs.size(); ++i)
697 if (RVLocs[i].isRegLoc())
698 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000699 }
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000700 SDOperand Chain = Op.getOperand(0);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000701
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000702 // Handle tail call return.
703 Chain = GetPossiblePreceedingTailCall(Chain);
704 if (Chain.getOpcode() == X86ISD::TAILCALL) {
705 SDOperand TailCall = Chain;
706 SDOperand TargetAddress = TailCall.getOperand(1);
707 SDOperand StackAdjustment = TailCall.getOperand(2);
708 assert ( ((TargetAddress.getOpcode() == ISD::Register &&
709 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
710 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
711 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
712 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
713 "Expecting an global address, external symbol, or register");
714 assert( StackAdjustment.getOpcode() == ISD::Constant &&
715 "Expecting a const value");
716
717 SmallVector<SDOperand,8> Operands;
718 Operands.push_back(Chain.getOperand(0));
719 Operands.push_back(TargetAddress);
720 Operands.push_back(StackAdjustment);
721 // Copy registers used by the call. Last operand is a flag so it is not
722 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000723 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000724 Operands.push_back(Chain.getOperand(i));
725 }
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000726 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
727 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000728 }
729
730 // Regular return.
731 SDOperand Flag;
732
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000733 // Copy the result values into the output registers.
Chris Lattner9774c912007-02-27 05:28:59 +0000734 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
735 RVLocs[0].getLocReg() != X86::ST0) {
736 for (unsigned i = 0; i != RVLocs.size(); ++i) {
737 CCValAssign &VA = RVLocs[i];
738 assert(VA.isRegLoc() && "Can only return in registers!");
739 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
740 Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000741 Flag = Chain.getValue(1);
742 }
743 } else {
744 // We need to handle a destination of ST0 specially, because it isn't really
745 // a register.
746 SDOperand Value = Op.getOperand(1);
747
748 // If this is an FP return with ScalarSSE, we need to move the value from
749 // an XMM register onto the fp-stack.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000750 if ((X86ScalarSSEf32 && RVLocs[0].getValVT()==MVT::f32) ||
751 (X86ScalarSSEf64 && RVLocs[0].getValVT()==MVT::f64)) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000752 SDOperand MemLoc;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000753
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000754 // If this is a load into a scalarsse value, don't store the loaded value
755 // back to the stack, only to reload it: just replace the scalar-sse load.
756 if (ISD::isNON_EXTLoad(Value.Val) &&
757 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
758 Chain = Value.getOperand(0);
759 MemLoc = Value.getOperand(1);
760 } else {
761 // Spill the value to memory and reload it into top of stack.
Chris Lattner9774c912007-02-27 05:28:59 +0000762 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000763 MachineFunction &MF = DAG.getMachineFunction();
764 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
765 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
766 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
767 }
Dale Johannesen849f2142007-07-03 00:53:03 +0000768 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other);
Chris Lattner9774c912007-02-27 05:28:59 +0000769 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000770 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
771 Chain = Value.getValue(1);
772 }
773
774 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
775 SDOperand Ops[] = { Chain, Value };
776 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
777 Flag = Chain.getValue(1);
778 }
779
780 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
781 if (Flag.Val)
782 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
783 else
784 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
785}
786
787
Chris Lattner3085e152007-02-25 08:59:22 +0000788/// LowerCallResult - Lower the result values of an ISD::CALL into the
789/// appropriate copies out of appropriate physical registers. This assumes that
790/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
791/// being lowered. The returns a SDNode with the same number of values as the
792/// ISD::CALL.
793SDNode *X86TargetLowering::
794LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
795 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattnere32bbf62007-02-28 07:09:55 +0000796
797 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +0000798 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner52387be2007-06-19 00:13:10 +0000799 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
800 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +0000801 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
802
Chris Lattner3085e152007-02-25 08:59:22 +0000803
Chris Lattnere32bbf62007-02-28 07:09:55 +0000804 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner3085e152007-02-25 08:59:22 +0000805
806 // Copy all of the result registers out of their specified physreg.
Chris Lattner9774c912007-02-27 05:28:59 +0000807 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
808 for (unsigned i = 0; i != RVLocs.size(); ++i) {
809 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
810 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner3085e152007-02-25 08:59:22 +0000811 InFlag = Chain.getValue(2);
812 ResultVals.push_back(Chain.getValue(0));
813 }
814 } else {
815 // Copies from the FP stack are special, as ST0 isn't a valid register
816 // before the fp stackifier runs.
817
818 // Copy ST0 into an RFP register with FP_GET_RESULT.
Dale Johannesen849f2142007-07-03 00:53:03 +0000819 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other, MVT::Flag);
Chris Lattner3085e152007-02-25 08:59:22 +0000820 SDOperand GROps[] = { Chain, InFlag };
821 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
822 Chain = RetVal.getValue(1);
823 InFlag = RetVal.getValue(2);
824
825 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
826 // an XMM register.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000827 if ((X86ScalarSSEf32 && RVLocs[0].getValVT() == MVT::f32) ||
828 (X86ScalarSSEf64 && RVLocs[0].getValVT() == MVT::f64)) {
Chris Lattner3085e152007-02-25 08:59:22 +0000829 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
830 // shouldn't be necessary except that RFP cannot be live across
831 // multiple blocks. When stackifier is fixed, they can be uncoupled.
832 MachineFunction &MF = DAG.getMachineFunction();
833 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
834 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
835 SDOperand Ops[] = {
Chris Lattner9774c912007-02-27 05:28:59 +0000836 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner3085e152007-02-25 08:59:22 +0000837 };
838 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattner9774c912007-02-27 05:28:59 +0000839 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner3085e152007-02-25 08:59:22 +0000840 Chain = RetVal.getValue(1);
841 }
Chris Lattner3085e152007-02-25 08:59:22 +0000842 ResultVals.push_back(RetVal);
843 }
844
845 // Merge everything together with a MERGE_VALUES node.
846 ResultVals.push_back(Chain);
847 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
848 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner2b02a442007-02-25 08:29:00 +0000849}
850
851
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000852//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000853// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000854//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000855// StdCall calling convention seems to be standard for many Windows' API
856// routines and around. It differs from C calling convention just a little:
857// callee should clean up the stack, not caller. Symbols should be also
858// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000859// For info on fast calling convention see Fast Calling Convention (tail call)
860// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000861
Evan Cheng85e38002006-04-27 05:35:28 +0000862/// AddLiveIn - This helper function adds the specified physical register to the
863/// MachineFunction as a live in value. It also creates a corresponding virtual
864/// register for it.
865static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000866 const TargetRegisterClass *RC) {
Evan Cheng85e38002006-04-27 05:35:28 +0000867 assert(RC->contains(PReg) && "Not the correct regclass!");
868 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
869 MF.addLiveIn(PReg, VReg);
870 return VReg;
871}
872
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000873// align stack arguments according to platform alignment needed for tail calls
874unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG& DAG);
875
Rafael Espindola7effac52007-09-14 15:48:13 +0000876SDOperand X86TargetLowering::LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
877 const CCValAssign &VA,
878 MachineFrameInfo *MFI,
879 SDOperand Root, unsigned i) {
880 // Create the nodes corresponding to a load from this parameter slot.
881 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
882 VA.getLocMemOffset());
883 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
884
885 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3 + i))->getValue();
886
887 if (Flags & ISD::ParamFlags::ByVal)
888 return FIN;
889 else
890 return DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0);
891}
892
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000893SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
894 bool isStdCall) {
Evan Cheng25caf632006-05-23 21:06:34 +0000895 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Cheng1bc78042006-04-26 01:20:17 +0000896 MachineFunction &MF = DAG.getMachineFunction();
897 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng25caf632006-05-23 21:06:34 +0000898 SDOperand Root = Op.getOperand(0);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000899 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000900 unsigned CC = MF.getFunction()->getCallingConv();
Chris Lattner638402b2007-02-28 07:00:42 +0000901 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +0000902 SmallVector<CCValAssign, 16> ArgLocs;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000903 CCState CCInfo(CC, isVarArg,
Chris Lattner52387be2007-06-19 00:13:10 +0000904 getTargetMachine(), ArgLocs);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000905 // Check for possible tail call calling convention.
906 if (CC == CallingConv::Fast && PerformTailCallOpt)
907 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_TailCall);
908 else
909 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_C);
910
Chris Lattnerf39f7712007-02-28 05:46:49 +0000911 SmallVector<SDOperand, 8> ArgValues;
912 unsigned LastVal = ~0U;
913 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
914 CCValAssign &VA = ArgLocs[i];
915 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
916 // places.
917 assert(VA.getValNo() != LastVal &&
918 "Don't support value assigned to multiple locs yet");
919 LastVal = VA.getValNo();
920
921 if (VA.isRegLoc()) {
922 MVT::ValueType RegVT = VA.getLocVT();
923 TargetRegisterClass *RC;
924 if (RegVT == MVT::i32)
925 RC = X86::GR32RegisterClass;
926 else {
927 assert(MVT::isVector(RegVT));
928 RC = X86::VR128RegisterClass;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000929 }
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000930
Chris Lattner82932a52007-03-02 05:12:29 +0000931 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
932 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerf39f7712007-02-28 05:46:49 +0000933
934 // If this is an 8 or 16-bit value, it is really passed promoted to 32
935 // bits. Insert an assert[sz]ext to capture this, then truncate to the
936 // right size.
937 if (VA.getLocInfo() == CCValAssign::SExt)
938 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
939 DAG.getValueType(VA.getValVT()));
940 else if (VA.getLocInfo() == CCValAssign::ZExt)
941 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
942 DAG.getValueType(VA.getValVT()));
943
944 if (VA.getLocInfo() != CCValAssign::Full)
945 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
946
947 ArgValues.push_back(ArgValue);
948 } else {
949 assert(VA.isMemLoc());
Rafael Espindola7effac52007-09-14 15:48:13 +0000950 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +0000951 }
Evan Cheng1bc78042006-04-26 01:20:17 +0000952 }
Chris Lattnerf39f7712007-02-28 05:46:49 +0000953
954 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000955 // align stack specially for tail calls
956 if (CC==CallingConv::Fast)
957 StackSize = GetAlignedArgumentStackSize(StackSize,DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +0000958
Evan Cheng25caf632006-05-23 21:06:34 +0000959 ArgValues.push_back(Root);
960
Evan Cheng1bc78042006-04-26 01:20:17 +0000961 // If the function takes variable number of arguments, make a frame index for
962 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng4db3af32006-05-23 21:08:24 +0000963 if (isVarArg)
Chris Lattnerf39f7712007-02-28 05:46:49 +0000964 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000965
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000966 // Tail call calling convention (CallingConv::Fast) does not support varargs.
967 assert( !(isVarArg && CC == CallingConv::Fast) &&
968 "CallingConv::Fast does not support varargs.");
969
970 if (isStdCall && !isVarArg &&
971 (CC==CallingConv::Fast && PerformTailCallOpt || CC!=CallingConv::Fast)) {
Chris Lattnerf39f7712007-02-28 05:46:49 +0000972 BytesToPopOnReturn = StackSize; // Callee pops everything..
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000973 BytesCallerReserves = 0;
974 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +0000975 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +0000976
977 // If this is an sret function, the return should pop the hidden pointer.
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +0000978 if (NumArgs &&
979 (cast<ConstantSDNode>(Op.getOperand(3))->getValue() &
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000980 ISD::ParamFlags::StructReturn))
Chris Lattnerf39f7712007-02-28 05:46:49 +0000981 BytesToPopOnReturn = 4;
982
983 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000984 }
Anton Korobeynikova2780e12007-08-15 17:12:32 +0000985
Evan Cheng25ab6902006-09-08 06:48:29 +0000986 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Evan Cheng25caf632006-05-23 21:06:34 +0000987
Anton Korobeynikova2780e12007-08-15 17:12:32 +0000988 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
989 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +0000990
Evan Cheng25caf632006-05-23 21:06:34 +0000991 // Return the new list of results.
Chris Lattner5a88b832007-02-25 07:10:00 +0000992 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner14dd4c92007-02-26 07:50:02 +0000993 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000994}
995
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000996SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner09c75a42007-02-25 09:06:15 +0000997 unsigned CC) {
Evan Cheng32fe1032006-05-25 00:59:30 +0000998 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000999 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng32fe1032006-05-25 00:59:30 +00001000 SDOperand Callee = Op.getOperand(4);
Evan Cheng32fe1032006-05-25 00:59:30 +00001001 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001002
Chris Lattner638402b2007-02-28 07:00:42 +00001003 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001004 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001005 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001006 if(CC==CallingConv::Fast && PerformTailCallOpt)
1007 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_TailCall);
1008 else
1009 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_C);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001010
Chris Lattner423c5f42007-02-28 05:31:48 +00001011 // Get a count of how many bytes are to be pushed on the stack.
1012 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001013 if (CC==CallingConv::Fast)
1014 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001015
Evan Cheng32fe1032006-05-25 00:59:30 +00001016 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001017
Chris Lattner5a88b832007-02-25 07:10:00 +00001018 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1019 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng32fe1032006-05-25 00:59:30 +00001020
Chris Lattner423c5f42007-02-28 05:31:48 +00001021 SDOperand StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001022
1023 // Walk the register/memloc assignments, inserting copies/loads.
1024 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1025 CCValAssign &VA = ArgLocs[i];
1026 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001027
Chris Lattner423c5f42007-02-28 05:31:48 +00001028 // Promote the value if needed.
1029 switch (VA.getLocInfo()) {
1030 default: assert(0 && "Unknown loc info!");
1031 case CCValAssign::Full: break;
1032 case CCValAssign::SExt:
1033 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1034 break;
1035 case CCValAssign::ZExt:
1036 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1037 break;
1038 case CCValAssign::AExt:
1039 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1040 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001041 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001042
1043 if (VA.isRegLoc()) {
1044 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1045 } else {
1046 assert(VA.isMemLoc());
1047 if (StackPtr.Val == 0)
1048 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
Rafael Espindolaa37ac9f2007-09-21 15:50:22 +00001049
1050 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1051 Arg));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001052 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001053 }
1054
Chris Lattnerc0bdf342007-02-28 05:39:26 +00001055 // If the first argument is an sret pointer, remember it.
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001056 bool isSRet = NumOps &&
1057 (cast<ConstantSDNode>(Op.getOperand(6))->getValue() &
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00001058 ISD::ParamFlags::StructReturn);
Chris Lattnerc0bdf342007-02-28 05:39:26 +00001059
Evan Cheng32fe1032006-05-25 00:59:30 +00001060 if (!MemOpChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001061 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1062 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001063
Evan Cheng347d5f72006-04-28 21:29:37 +00001064 // Build a sequence of copy-to-reg nodes chained together with token chain
1065 // and flag operands which copy the outgoing args into registers.
1066 SDOperand InFlag;
Evan Cheng32fe1032006-05-25 00:59:30 +00001067 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1068 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1069 InFlag);
Evan Cheng347d5f72006-04-28 21:29:37 +00001070 InFlag = Chain.getValue(1);
1071 }
1072
Evan Chengf4684712007-02-21 21:18:14 +00001073 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1074 // GOT pointer.
Evan Cheng706535d2007-01-22 21:34:25 +00001075 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1076 Subtarget->isPICStyleGOT()) {
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001077 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1078 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1079 InFlag);
1080 InFlag = Chain.getValue(1);
1081 }
1082
Evan Cheng32fe1032006-05-25 00:59:30 +00001083 // If the callee is a GlobalAddress node (quite common, every direct call is)
1084 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001085 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001086 // We should use extra load for direct calls to dllimported functions in
1087 // non-JIT mode.
1088 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1089 getTargetMachine(), true))
Anton Korobeynikova5986852006-11-20 10:46:14 +00001090 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1091 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng32fe1032006-05-25 00:59:30 +00001092 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1093
Chris Lattnerd96d0722007-02-25 06:40:16 +00001094 // Returns a chain & a flag for retval copy to use.
1095 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00001096 SmallVector<SDOperand, 8> Ops;
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001097 Ops.push_back(Chain);
1098 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001099
1100 // Add argument registers to the end of the list so that they are known live
1101 // into the call.
1102 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001103 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengb69d1132006-06-14 18:17:40 +00001104 RegsToPass[i].second.getValueType()));
Evan Chengf4684712007-02-21 21:18:14 +00001105
1106 // Add an implicit use GOT pointer in EBX.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
1109 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001110
Evan Cheng347d5f72006-04-28 21:29:37 +00001111 if (InFlag.Val)
1112 Ops.push_back(InFlag);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001113
1114 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001115 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001116
Chris Lattner2d297092006-05-23 18:50:38 +00001117 // Create the CALLSEQ_END node.
1118 unsigned NumBytesForCalleeToPush = 0;
1119
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001120 if (CC == CallingConv::X86_StdCall ||
1121 (CC == CallingConv::Fast && PerformTailCallOpt)) {
Chris Lattner09c75a42007-02-25 09:06:15 +00001122 if (isVarArg)
Chris Lattnerc0bdf342007-02-28 05:39:26 +00001123 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Chris Lattner09c75a42007-02-25 09:06:15 +00001124 else
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001125 NumBytesForCalleeToPush = NumBytes;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001126 assert(!(isVarArg && CC==CallingConv::Fast) &&
1127 "CallingConv::Fast does not support varargs.");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001128 } else {
1129 // If this is is a call to a struct-return function, the callee
1130 // pops the hidden struct pointer, so we have to push it back.
1131 // This is common for Darwin/X86, Linux & Mingw32 targets.
Chris Lattnerc0bdf342007-02-28 05:39:26 +00001132 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001133 }
1134
Chris Lattner7d53a1c2007-02-25 07:18:38 +00001135 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001136 Ops.clear();
1137 Ops.push_back(Chain);
1138 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner2d297092006-05-23 18:50:38 +00001139 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001140 Ops.push_back(InFlag);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001141 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner3085e152007-02-25 08:59:22 +00001142 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001143
Chris Lattner3085e152007-02-25 08:59:22 +00001144 // Handle result values, copying them out of physregs into vregs that we
1145 // return.
Chris Lattner09c75a42007-02-25 09:06:15 +00001146 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001147}
1148
Evan Cheng25ab6902006-09-08 06:48:29 +00001149
1150//===----------------------------------------------------------------------===//
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001151// FastCall Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001152//===----------------------------------------------------------------------===//
1153//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001154// The X86 'fastcall' calling convention passes up to two integer arguments in
1155// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1156// and requires that the callee pop its arguments off the stack (allowing proper
1157// tail calls), and has the same return value conventions as C calling convs.
1158//
1159// This calling convention always arranges for the callee pop value to be 8n+4
1160// bytes, which is needed for tail recursion elimination and stack alignment
1161// reasons.
Evan Cheng25caf632006-05-23 21:06:34 +00001162SDOperand
Chris Lattner2db39b82007-02-28 06:05:16 +00001163X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001164 MachineFunction &MF = DAG.getMachineFunction();
1165 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng25caf632006-05-23 21:06:34 +00001166 SDOperand Root = Op.getOperand(0);
Chris Lattner52387be2007-06-19 00:13:10 +00001167 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001168
Chris Lattner638402b2007-02-28 07:00:42 +00001169 // Assign locations to all of the incoming arguments.
Chris Lattnerfc664c12007-02-28 06:21:19 +00001170 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001171 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
1172 getTargetMachine(), ArgLocs);
Chris Lattner638402b2007-02-28 07:00:42 +00001173 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_FastCall);
Chris Lattnerfc664c12007-02-28 06:21:19 +00001174
1175 SmallVector<SDOperand, 8> ArgValues;
1176 unsigned LastVal = ~0U;
1177 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1178 CCValAssign &VA = ArgLocs[i];
1179 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1180 // places.
1181 assert(VA.getValNo() != LastVal &&
1182 "Don't support value assigned to multiple locs yet");
1183 LastVal = VA.getValNo();
1184
1185 if (VA.isRegLoc()) {
1186 MVT::ValueType RegVT = VA.getLocVT();
1187 TargetRegisterClass *RC;
1188 if (RegVT == MVT::i32)
1189 RC = X86::GR32RegisterClass;
1190 else {
1191 assert(MVT::isVector(RegVT));
1192 RC = X86::VR128RegisterClass;
1193 }
1194
Chris Lattner82932a52007-03-02 05:12:29 +00001195 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1196 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerfc664c12007-02-28 06:21:19 +00001197
1198 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1199 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1200 // right size.
1201 if (VA.getLocInfo() == CCValAssign::SExt)
1202 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1203 DAG.getValueType(VA.getValVT()));
1204 else if (VA.getLocInfo() == CCValAssign::ZExt)
1205 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1206 DAG.getValueType(VA.getValVT()));
1207
1208 if (VA.getLocInfo() != CCValAssign::Full)
1209 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1210
1211 ArgValues.push_back(ArgValue);
1212 } else {
1213 assert(VA.isMemLoc());
Rafael Espindola1242d282007-09-21 14:55:38 +00001214 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Chris Lattnerfc664c12007-02-28 06:21:19 +00001215 }
1216 }
1217
Evan Cheng25caf632006-05-23 21:06:34 +00001218 ArgValues.push_back(Root);
1219
Chris Lattnerfc664c12007-02-28 06:21:19 +00001220 unsigned StackSize = CCInfo.getNextStackOffset();
Anton Korobeynikov9dd9abd2007-03-01 16:29:22 +00001221
Anton Korobeynikovf7dcfa82007-03-02 21:50:27 +00001222 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikov9dd9abd2007-03-01 16:29:22 +00001223 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001224 // arguments and the arguments after the retaddr has been pushed are
1225 // aligned.
Anton Korobeynikov9dd9abd2007-03-01 16:29:22 +00001226 if ((StackSize & 7) == 0)
1227 StackSize += 4;
1228 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001229
1230 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng25ab6902006-09-08 06:48:29 +00001231 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattnerfc664c12007-02-28 06:21:19 +00001232 BytesToPopOnReturn = StackSize; // Callee pops all stack arguments.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 BytesCallerReserves = 0;
1234
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001235 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1236 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001237
Evan Cheng25caf632006-05-23 21:06:34 +00001238 // Return the new list of results.
Chris Lattner5a88b832007-02-25 07:10:00 +00001239 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner14dd4c92007-02-26 07:50:02 +00001240 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001241}
1242
Rafael Espindola1b5dcc32007-08-31 15:06:30 +00001243SDOperand
1244X86TargetLowering::LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
1245 const SDOperand &StackPtr,
1246 const CCValAssign &VA,
1247 SDOperand Chain,
1248 SDOperand Arg) {
1249 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1250 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1251 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
1252 unsigned Flags = cast<ConstantSDNode>(FlagsOp)->getValue();
1253 if (Flags & ISD::ParamFlags::ByVal) {
1254 unsigned Align = 1 << ((Flags & ISD::ParamFlags::ByValAlign) >>
1255 ISD::ParamFlags::ByValAlignOffs);
1256
Rafael Espindola1b5dcc32007-08-31 15:06:30 +00001257 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
1258 ISD::ParamFlags::ByValSizeOffs;
1259
1260 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1261 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
Rafael Espindola5c0d6ed2007-10-19 10:41:11 +00001262 SDOperand AlwaysInline = DAG.getConstant(1, MVT::i1);
Rafael Espindola1b5dcc32007-08-31 15:06:30 +00001263
Rafael Espindola5c0d6ed2007-10-19 10:41:11 +00001264 return DAG.getMemcpy(Chain, PtrOff, Arg, SizeNode, AlignNode,
1265 AlwaysInline);
Rafael Espindola1b5dcc32007-08-31 15:06:30 +00001266 } else {
1267 return DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
1268 }
1269}
1270
Chris Lattnere87e1152006-09-26 03:57:53 +00001271SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner09c75a42007-02-25 09:06:15 +00001272 unsigned CC) {
Evan Cheng32fe1032006-05-25 00:59:30 +00001273 SDOperand Chain = Op.getOperand(0);
Evan Cheng32fe1032006-05-25 00:59:30 +00001274 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Chris Lattner52387be2007-06-19 00:13:10 +00001275 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng32fe1032006-05-25 00:59:30 +00001276 SDOperand Callee = Op.getOperand(4);
Evan Cheng32fe1032006-05-25 00:59:30 +00001277
Chris Lattner638402b2007-02-28 07:00:42 +00001278 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerf5d280a2007-02-28 06:26:33 +00001279 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001280 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner638402b2007-02-28 07:00:42 +00001281 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_FastCall);
Chris Lattnerf5d280a2007-02-28 06:26:33 +00001282
1283 // Get a count of how many bytes are to be pushed on the stack.
1284 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001285
Anton Korobeynikovf7dcfa82007-03-02 21:50:27 +00001286 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikov9dd9abd2007-03-01 16:29:22 +00001287 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001288 // arguments and the arguments after the retaddr has been pushed are
1289 // aligned.
Anton Korobeynikov9dd9abd2007-03-01 16:29:22 +00001290 if ((NumBytes & 7) == 0)
1291 NumBytes += 4;
1292 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001293
Chris Lattner94dd2922006-02-13 09:00:43 +00001294 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerf5d280a2007-02-28 06:26:33 +00001295
Chris Lattner5a88b832007-02-25 07:10:00 +00001296 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1297 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattnerf5d280a2007-02-28 06:26:33 +00001298
1299 SDOperand StackPtr;
1300
1301 // Walk the register/memloc assignments, inserting copies/loads.
1302 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1303 CCValAssign &VA = ArgLocs[i];
1304 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1305
1306 // Promote the value if needed.
1307 switch (VA.getLocInfo()) {
1308 default: assert(0 && "Unknown loc info!");
1309 case CCValAssign::Full: break;
1310 case CCValAssign::SExt:
1311 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
Chris Lattner2db39b82007-02-28 06:05:16 +00001312 break;
Chris Lattnerf5d280a2007-02-28 06:26:33 +00001313 case CCValAssign::ZExt:
1314 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1315 break;
1316 case CCValAssign::AExt:
1317 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1318 break;
1319 }
1320
1321 if (VA.isRegLoc()) {
1322 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1323 } else {
1324 assert(VA.isMemLoc());
1325 if (StackPtr.Val == 0)
1326 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
Rafael Espindolaa37ac9f2007-09-21 15:50:22 +00001327
1328 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1329 Arg));
Evan Cheng32fe1032006-05-25 00:59:30 +00001330 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001331 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001332
Evan Cheng32fe1032006-05-25 00:59:30 +00001333 if (!MemOpChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001334 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1335 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001336
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001337 // Build a sequence of copy-to-reg nodes chained together with token chain
1338 // and flag operands which copy the outgoing args into registers.
1339 SDOperand InFlag;
Evan Cheng32fe1032006-05-25 00:59:30 +00001340 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1341 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1342 InFlag);
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001343 InFlag = Chain.getValue(1);
1344 }
1345
Evan Cheng32fe1032006-05-25 00:59:30 +00001346 // If the callee is a GlobalAddress node (quite common, every direct call is)
1347 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001348 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001349 // We should use extra load for direct calls to dllimported functions in
1350 // non-JIT mode.
1351 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1352 getTargetMachine(), true))
Anton Korobeynikova5986852006-11-20 10:46:14 +00001353 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1354 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng32fe1032006-05-25 00:59:30 +00001355 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1356
Evan Chengf4684712007-02-21 21:18:14 +00001357 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1358 // GOT pointer.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001359 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1360 Subtarget->isPICStyleGOT()) {
1361 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1362 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1363 InFlag);
1364 InFlag = Chain.getValue(1);
1365 }
1366
Chris Lattnerd96d0722007-02-25 06:40:16 +00001367 // Returns a chain & a flag for retval copy to use.
1368 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00001369 SmallVector<SDOperand, 8> Ops;
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001370 Ops.push_back(Chain);
1371 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001372
1373 // Add argument registers to the end of the list so that they are known live
1374 // into the call.
1375 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001376 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengb69d1132006-06-14 18:17:40 +00001377 RegsToPass[i].second.getValueType()));
1378
Evan Chengf4684712007-02-21 21:18:14 +00001379 // Add an implicit use GOT pointer in EBX.
1380 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1381 Subtarget->isPICStyleGOT())
1382 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1383
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001384 if (InFlag.Val)
1385 Ops.push_back(InFlag);
1386
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001387 assert(isTailCall==false && "no tail call here");
1388 Chain = DAG.getNode(X86ISD::CALL,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001389 NodeTys, &Ops[0], Ops.size());
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001390 InFlag = Chain.getValue(1);
1391
Chris Lattner7d53a1c2007-02-25 07:18:38 +00001392 // Returns a flag for retval copy to use.
1393 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001394 Ops.clear();
1395 Ops.push_back(Chain);
Evan Cheng32fe1032006-05-25 00:59:30 +00001396 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1397 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001398 Ops.push_back(InFlag);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001399 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner339b4392007-02-25 09:10:05 +00001400 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001401
Chris Lattner339b4392007-02-25 09:10:05 +00001402 // Handle result values, copying them out of physregs into vregs that we
1403 // return.
1404 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001405}
1406
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001407//===----------------------------------------------------------------------===//
1408// Fast Calling Convention (tail call) implementation
1409//===----------------------------------------------------------------------===//
1410
1411// Like std call, callee cleans arguments, convention except that ECX is
1412// reserved for storing the tail called function address. Only 2 registers are
1413// free for argument passing (inreg). Tail call optimization is performed
1414// provided:
1415// * tailcallopt is enabled
1416// * caller/callee are fastcc
1417// * elf/pic is disabled OR
1418// * elf/pic enabled + callee is in module + callee has
1419// visibility protected or hidden
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001420// To keep the stack aligned according to platform abi the function
1421// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1422// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001423// If a tail called function callee has more arguments than the caller the
1424// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001425// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001426// original REtADDR, but before the saved framepointer or the spilled registers
1427// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1428// stack layout:
1429// arg1
1430// arg2
1431// RETADDR
1432// [ new RETADDR
1433// move area ]
1434// (possible EBP)
1435// ESI
1436// EDI
1437// local1 ..
1438
1439/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1440/// for a 16 byte align requirement.
1441unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1442 SelectionDAG& DAG) {
1443 if (PerformTailCallOpt) {
1444 MachineFunction &MF = DAG.getMachineFunction();
1445 const TargetMachine &TM = MF.getTarget();
1446 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1447 unsigned StackAlignment = TFI.getStackAlignment();
1448 uint64_t AlignMask = StackAlignment - 1;
1449 int64_t Offset = StackSize;
1450 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1451 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1452 // Number smaller than 12 so just add the difference.
1453 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1454 } else {
1455 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1456 Offset = ((~AlignMask) & Offset) + StackAlignment +
1457 (StackAlignment-SlotSize);
1458 }
1459 StackSize = Offset;
1460 }
1461 return StackSize;
1462}
1463
1464/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00001465/// following the call is a return. A function is eligible if caller/callee
1466/// calling conventions match, currently only fastcc supports tail calls, and
1467/// the function CALL is immediatly followed by a RET.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001468bool X86TargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1469 SDOperand Ret,
1470 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00001471 if (!PerformTailCallOpt)
1472 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001473
1474 // Check whether CALL node immediatly preceeds the RET node and whether the
1475 // return uses the result of the node or is a void return.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001476 unsigned NumOps = Ret.getNumOperands();
1477 if ((NumOps == 1 &&
1478 (Ret.getOperand(0) == SDOperand(Call.Val,1) ||
1479 Ret.getOperand(0) == SDOperand(Call.Val,0))) ||
Evan Chenga9d641e2007-11-02 17:45:40 +00001480 (NumOps > 1 &&
Evan Cheng9df7dc52007-11-02 01:26:22 +00001481 Ret.getOperand(0) == SDOperand(Call.Val,Call.Val->getNumValues()-1) &&
1482 Ret.getOperand(1) == SDOperand(Call.Val,0))) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001483 MachineFunction &MF = DAG.getMachineFunction();
1484 unsigned CallerCC = MF.getFunction()->getCallingConv();
1485 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1486 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1487 SDOperand Callee = Call.getOperand(4);
1488 // On elf/pic %ebx needs to be livein.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001489 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
1490 !Subtarget->isPICStyleGOT())
1491 return true;
1492
1493 // Can only do local tail calls with PIC.
1494 GlobalValue * GV = 0;
1495 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1496 if(G != 0 &&
1497 (GV = G->getGlobal()) &&
1498 (GV->hasHiddenVisibility() || GV->hasProtectedVisibility()))
1499 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001500 }
1501 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00001502
1503 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001504}
1505
1506SDOperand X86TargetLowering::LowerX86_TailCallTo(SDOperand Op,
1507 SelectionDAG &DAG,
1508 unsigned CC) {
1509 SDOperand Chain = Op.getOperand(0);
1510 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1511 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1512 SDOperand Callee = Op.getOperand(4);
1513 bool is64Bit = Subtarget->is64Bit();
1514
1515 assert(isTailCall && PerformTailCallOpt && "Should only emit tail calls.");
1516
1517 // Analyze operands of the call, assigning locations to each operand.
1518 SmallVector<CCValAssign, 16> ArgLocs;
1519 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
1520 if (is64Bit)
1521 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_TailCall);
1522 else
1523 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_TailCall);
1524
1525
1526 // Lower arguments at fp - stackoffset + fpdiff.
1527 MachineFunction &MF = DAG.getMachineFunction();
1528
1529 unsigned NumBytesToBePushed =
1530 GetAlignedArgumentStackSize(CCInfo.getNextStackOffset(), DAG);
1531
1532 unsigned NumBytesCallerPushed =
1533 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1534 int FPDiff = NumBytesCallerPushed - NumBytesToBePushed;
1535
1536 // Set the delta of movement of the returnaddr stackslot.
1537 // But only set if delta is greater than previous delta.
1538 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1539 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1540
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001541 Chain = DAG.
1542 getCALLSEQ_START(Chain, DAG.getConstant(NumBytesToBePushed, getPointerTy()));
1543
1544 // Adjust the Return address stack slot.
1545 SDOperand RetAddrFrIdx, NewRetAddrFrIdx;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001546 if (FPDiff) {
1547 MVT::ValueType VT = is64Bit ? MVT::i64 : MVT::i32;
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001548 RetAddrFrIdx = getReturnAddressFrameIndex(DAG);
1549 // Load the "old" Return address.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001550 RetAddrFrIdx =
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001551 DAG.getLoad(VT, Chain,RetAddrFrIdx, NULL, 0);
1552 // Calculate the new stack slot for the return address.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001553 int SlotSize = is64Bit ? 8 : 4;
1554 int NewReturnAddrFI =
1555 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001556 NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
1557 Chain = SDOperand(RetAddrFrIdx.Val, 1);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001558 }
1559
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001560 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1561 SmallVector<SDOperand, 8> MemOpChains;
1562 SmallVector<SDOperand, 8> MemOpChains2;
1563 SDOperand FramePtr, StackPtr;
1564 SDOperand PtrOff;
1565 SDOperand FIN;
1566 int FI = 0;
1567
1568 // Walk the register/memloc assignments, inserting copies/loads. Lower
1569 // arguments first to the stack slot where they would normally - in case of a
1570 // normal function call - be.
1571 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1572 CCValAssign &VA = ArgLocs[i];
1573 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1574
1575 // Promote the value if needed.
1576 switch (VA.getLocInfo()) {
1577 default: assert(0 && "Unknown loc info!");
1578 case CCValAssign::Full: break;
1579 case CCValAssign::SExt:
1580 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1581 break;
1582 case CCValAssign::ZExt:
1583 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1584 break;
1585 case CCValAssign::AExt:
1586 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1587 break;
1588 }
1589
1590 if (VA.isRegLoc()) {
1591 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1592 } else {
1593 assert(VA.isMemLoc());
1594 if (StackPtr.Val == 0)
1595 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1596
1597 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1598 Arg));
1599 }
1600 }
1601
1602 if (!MemOpChains.empty())
1603 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1604 &MemOpChains[0], MemOpChains.size());
1605
1606 // Build a sequence of copy-to-reg nodes chained together with token chain
1607 // and flag operands which copy the outgoing args into registers.
1608 SDOperand InFlag;
1609 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1610 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1611 InFlag);
1612 InFlag = Chain.getValue(1);
1613 }
1614 InFlag = SDOperand();
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001615
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001616 // Copy from stack slots to stack slot of a tail called function. This needs
1617 // to be done because if we would lower the arguments directly to their real
1618 // stack slot we might end up overwriting each other.
1619 // TODO: To make this more efficient (sometimes saving a store/load) we could
1620 // analyse the arguments and emit this store/load/store sequence only for
1621 // arguments which would be overwritten otherwise.
1622 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1623 CCValAssign &VA = ArgLocs[i];
1624 if (!VA.isRegLoc()) {
1625 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
1626 unsigned Flags = cast<ConstantSDNode>(FlagsOp)->getValue();
1627
1628 // Get source stack slot.
1629 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1630 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1631 // Create frame index.
1632 int32_t Offset = VA.getLocMemOffset()+FPDiff;
1633 uint32_t OpSize = (MVT::getSizeInBits(VA.getLocVT())+7)/8;
1634 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
1635 FIN = DAG.getFrameIndex(FI, MVT::i32);
1636 if (Flags & ISD::ParamFlags::ByVal) {
1637 // Copy relative to framepointer.
1638 unsigned Align = 1 << ((Flags & ISD::ParamFlags::ByValAlign) >>
1639 ISD::ParamFlags::ByValAlignOffs);
1640
1641 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
1642 ISD::ParamFlags::ByValSizeOffs;
1643
1644 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1645 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
1646 // Copy relative to framepointer.
1647 MemOpChains2.push_back(DAG.getNode(ISD::MEMCPY, MVT::Other, Chain, FIN,
1648 PtrOff, SizeNode, AlignNode));
1649 } else {
1650 SDOperand LoadedArg = DAG.getLoad(VA.getValVT(), Chain, PtrOff, NULL,0);
1651 // Store relative to framepointer.
1652 MemOpChains2.push_back(DAG.getStore(Chain, LoadedArg, FIN, NULL, 0));
1653 }
1654 }
1655 }
1656
1657 if (!MemOpChains2.empty())
1658 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1659 &MemOpChains2[0], MemOpChains.size());
1660
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001661 // Store the return address to the appropriate stack slot.
1662 if (FPDiff)
1663 Chain = DAG.getStore(Chain,RetAddrFrIdx, NewRetAddrFrIdx, NULL, 0);
1664
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001665 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1666 // GOT pointer.
1667 // Does not work with tail call since ebx is not restored correctly by
1668 // tailcaller. TODO: at least for x86 - verify for x86-64
1669
1670 // If the callee is a GlobalAddress node (quite common, every direct call is)
1671 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1672 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1673 // We should use extra load for direct calls to dllimported functions in
1674 // non-JIT mode.
1675 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1676 getTargetMachine(), true))
1677 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1678 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1679 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1680 else {
1681 assert(Callee.getOpcode() == ISD::LOAD &&
1682 "Function destination must be loaded into virtual register");
1683 unsigned Opc = is64Bit ? X86::R9 : X86::ECX;
1684
1685 Chain = DAG.getCopyToReg(Chain,
1686 DAG.getRegister(Opc, getPointerTy()) ,
1687 Callee,InFlag);
1688 Callee = DAG.getRegister(Opc, getPointerTy());
1689 // Add register as live out.
1690 DAG.getMachineFunction().addLiveOut(Opc);
1691 }
1692
1693 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1694 SmallVector<SDOperand, 8> Ops;
1695
1696 Ops.push_back(Chain);
1697 Ops.push_back(DAG.getConstant(NumBytesToBePushed, getPointerTy()));
1698 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1699 if (InFlag.Val)
1700 Ops.push_back(InFlag);
1701 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1702 InFlag = Chain.getValue(1);
1703
1704 // Returns a chain & a flag for retval copy to use.
1705 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1706 Ops.clear();
1707 Ops.push_back(Chain);
1708 Ops.push_back(Callee);
1709 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
1710 // Add argument registers to the end of the list so that they are known live
1711 // into the call.
1712 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1713 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1714 RegsToPass[i].second.getValueType()));
1715 if (InFlag.Val)
1716 Ops.push_back(InFlag);
1717 assert(InFlag.Val &&
1718 "Flag must be set. Depend on flag being set in LowerRET");
1719 Chain = DAG.getNode(X86ISD::TAILCALL,
1720 Op.Val->getVTList(), &Ops[0], Ops.size());
1721
1722 return SDOperand(Chain.Val, Op.ResNo);
1723}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001724
1725//===----------------------------------------------------------------------===//
1726// X86-64 C Calling Convention implementation
1727//===----------------------------------------------------------------------===//
1728
1729SDOperand
1730X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001731 MachineFunction &MF = DAG.getMachineFunction();
1732 MachineFrameInfo *MFI = MF.getFrameInfo();
1733 SDOperand Root = Op.getOperand(0);
1734 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001735 unsigned CC= MF.getFunction()->getCallingConv();
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001736
1737 static const unsigned GPR64ArgRegs[] = {
1738 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1739 };
1740 static const unsigned XMMArgRegs[] = {
1741 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1742 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1743 };
1744
Chris Lattner638402b2007-02-28 07:00:42 +00001745
1746 // Assign locations to all of the incoming arguments.
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001747 SmallVector<CCValAssign, 16> ArgLocs;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001748 CCState CCInfo(CC, isVarArg,
Chris Lattner52387be2007-06-19 00:13:10 +00001749 getTargetMachine(), ArgLocs);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001750 if (CC == CallingConv::Fast && PerformTailCallOpt)
1751 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_64_TailCall);
1752 else
1753 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_64_C);
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001754
1755 SmallVector<SDOperand, 8> ArgValues;
1756 unsigned LastVal = ~0U;
1757 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1758 CCValAssign &VA = ArgLocs[i];
1759 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1760 // places.
1761 assert(VA.getValNo() != LastVal &&
1762 "Don't support value assigned to multiple locs yet");
1763 LastVal = VA.getValNo();
1764
1765 if (VA.isRegLoc()) {
1766 MVT::ValueType RegVT = VA.getLocVT();
1767 TargetRegisterClass *RC;
1768 if (RegVT == MVT::i32)
1769 RC = X86::GR32RegisterClass;
1770 else if (RegVT == MVT::i64)
1771 RC = X86::GR64RegisterClass;
1772 else if (RegVT == MVT::f32)
1773 RC = X86::FR32RegisterClass;
1774 else if (RegVT == MVT::f64)
1775 RC = X86::FR64RegisterClass;
1776 else {
1777 assert(MVT::isVector(RegVT));
Chris Lattnerfdbe7202007-06-09 05:08:10 +00001778 if (MVT::getSizeInBits(RegVT) == 64) {
1779 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1780 RegVT = MVT::i64;
1781 } else
Chris Lattner6b7c21c2007-06-09 05:01:50 +00001782 RC = X86::VR128RegisterClass;
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001783 }
Chris Lattner82932a52007-03-02 05:12:29 +00001784
1785 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1786 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001787
1788 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1789 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1790 // right size.
1791 if (VA.getLocInfo() == CCValAssign::SExt)
1792 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1793 DAG.getValueType(VA.getValVT()));
1794 else if (VA.getLocInfo() == CCValAssign::ZExt)
1795 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1796 DAG.getValueType(VA.getValVT()));
1797
1798 if (VA.getLocInfo() != CCValAssign::Full)
1799 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1800
Chris Lattnerfdbe7202007-06-09 05:08:10 +00001801 // Handle MMX values passed in GPRs.
1802 if (RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1803 MVT::getSizeInBits(RegVT) == 64)
1804 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1805
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001806 ArgValues.push_back(ArgValue);
1807 } else {
1808 assert(VA.isMemLoc());
Rafael Espindola7effac52007-09-14 15:48:13 +00001809 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001810 }
1811 }
1812
1813 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001814 if (CC==CallingConv::Fast)
1815 StackSize =GetAlignedArgumentStackSize(StackSize, DAG);
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001816
1817 // If the function takes variable number of arguments, make a frame index for
1818 // the start of the first vararg value... for expansion of llvm.va_start.
1819 if (isVarArg) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001820 assert(CC!=CallingConv::Fast
1821 && "Var arg not supported with calling convention fastcc");
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001822 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1823 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1824
1825 // For X86-64, if there are vararg parameters that are passed via
1826 // registers, then we must store them to their spots on the stack so they
1827 // may be loaded by deferencing the result of va_next.
1828 VarArgsGPOffset = NumIntRegs * 8;
1829 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1830 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1831 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1832
1833 // Store the integer parameter registers.
1834 SmallVector<SDOperand, 8> MemOps;
1835 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1836 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1837 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1838 for (; NumIntRegs != 6; ++NumIntRegs) {
1839 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1840 X86::GR64RegisterClass);
1841 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1842 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1843 MemOps.push_back(Store);
1844 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1845 DAG.getConstant(8, getPointerTy()));
1846 }
1847
1848 // Now store the XMM (fp + vector) parameter registers.
1849 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1850 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1851 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1852 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1853 X86::VR128RegisterClass);
1854 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1855 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1856 MemOps.push_back(Store);
1857 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1858 DAG.getConstant(16, getPointerTy()));
1859 }
1860 if (!MemOps.empty())
1861 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1862 &MemOps[0], MemOps.size());
1863 }
1864
1865 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001866 // Tail call convention (fastcc) needs callee pop.
Evan Cheng36446012007-10-14 10:09:39 +00001867 if (CC == CallingConv::Fast && PerformTailCallOpt) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001868 BytesToPopOnReturn = StackSize; // Callee pops everything.
1869 BytesCallerReserves = 0;
1870 } else {
1871 BytesToPopOnReturn = 0; // Callee pops nothing.
1872 BytesCallerReserves = StackSize;
1873 }
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001874 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1875 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
1876
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001877 // Return the new list of results.
1878 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1879 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
1880}
1881
1882SDOperand
1883X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
1884 unsigned CC) {
1885 SDOperand Chain = Op.getOperand(0);
1886 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001887 SDOperand Callee = Op.getOperand(4);
Chris Lattner638402b2007-02-28 07:00:42 +00001888
1889 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001890 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001891 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Evan Cheng36446012007-10-14 10:09:39 +00001892 if (CC==CallingConv::Fast && PerformTailCallOpt)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001893 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_TailCall);
1894 else
1895 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_C);
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001896
1897 // Get a count of how many bytes are to be pushed on the stack.
1898 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001899 if (CC == CallingConv::Fast)
1900 NumBytes = GetAlignedArgumentStackSize(NumBytes,DAG);
1901
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001902 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1903
1904 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1905 SmallVector<SDOperand, 8> MemOpChains;
1906
1907 SDOperand StackPtr;
1908
1909 // Walk the register/memloc assignments, inserting copies/loads.
1910 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1911 CCValAssign &VA = ArgLocs[i];
1912 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1913
1914 // Promote the value if needed.
1915 switch (VA.getLocInfo()) {
1916 default: assert(0 && "Unknown loc info!");
1917 case CCValAssign::Full: break;
1918 case CCValAssign::SExt:
1919 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1920 break;
1921 case CCValAssign::ZExt:
1922 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1923 break;
1924 case CCValAssign::AExt:
1925 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1926 break;
1927 }
1928
1929 if (VA.isRegLoc()) {
1930 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1931 } else {
1932 assert(VA.isMemLoc());
1933 if (StackPtr.Val == 0)
1934 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
Rafael Espindola21485be2007-08-20 15:18:24 +00001935
Rafael Espindola1b5dcc32007-08-31 15:06:30 +00001936 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1937 Arg));
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001938 }
1939 }
1940
1941 if (!MemOpChains.empty())
1942 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1943 &MemOpChains[0], MemOpChains.size());
1944
1945 // Build a sequence of copy-to-reg nodes chained together with token chain
1946 // and flag operands which copy the outgoing args into registers.
1947 SDOperand InFlag;
1948 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1949 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1950 InFlag);
1951 InFlag = Chain.getValue(1);
1952 }
1953
1954 if (isVarArg) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001955 assert ( CallingConv::Fast != CC &&
1956 "Var args not supported with calling convention fastcc");
1957
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001958 // From AMD64 ABI document:
1959 // For calls that may call functions that use varargs or stdargs
1960 // (prototype-less calls or calls to functions containing ellipsis (...) in
1961 // the declaration) %al is used as hidden argument to specify the number
1962 // of SSE registers used. The contents of %al do not need to match exactly
1963 // the number of registers, but must be an ubound on the number of SSE
1964 // registers used and is in the range 0 - 8 inclusive.
1965
1966 // Count the number of XMM registers allocated.
1967 static const unsigned XMMArgRegs[] = {
1968 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1969 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1970 };
1971 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1972
1973 Chain = DAG.getCopyToReg(Chain, X86::AL,
1974 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1975 InFlag = Chain.getValue(1);
1976 }
1977
1978 // If the callee is a GlobalAddress node (quite common, every direct call is)
1979 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1980 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1981 // We should use extra load for direct calls to dllimported functions in
1982 // non-JIT mode.
Evan Chengba693002007-03-14 22:11:11 +00001983 if (getTargetMachine().getCodeModel() != CodeModel::Large
Anton Korobeynikovbed29462007-04-16 18:10:23 +00001984 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1985 getTargetMachine(), true))
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001986 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1987 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Chengba693002007-03-14 22:11:11 +00001988 if (getTargetMachine().getCodeModel() != CodeModel::Large)
1989 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001990
1991 // Returns a chain & a flag for retval copy to use.
1992 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1993 SmallVector<SDOperand, 8> Ops;
1994 Ops.push_back(Chain);
1995 Ops.push_back(Callee);
1996
1997 // Add argument registers to the end of the list so that they are known live
1998 // into the call.
1999 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2000 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2001 RegsToPass[i].second.getValueType()));
2002
2003 if (InFlag.Val)
2004 Ops.push_back(InFlag);
2005
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002006 Chain = DAG.getNode(X86ISD::CALL,
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002007 NodeTys, &Ops[0], Ops.size());
2008 InFlag = Chain.getValue(1);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002009 int NumBytesForCalleeToPush = 0;
Evan Cheng36446012007-10-14 10:09:39 +00002010 if (CC==CallingConv::Fast && PerformTailCallOpt) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002011 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002012 } else {
2013 NumBytesForCalleeToPush = 0; // Callee pops nothing.
2014 }
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002015 // Returns a flag for retval copy to use.
2016 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2017 Ops.clear();
2018 Ops.push_back(Chain);
2019 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002020 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002021 Ops.push_back(InFlag);
2022 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
2023 InFlag = Chain.getValue(1);
2024
2025 // Handle result values, copying them out of physregs into vregs that we
2026 // return.
2027 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
2028}
2029
2030
2031//===----------------------------------------------------------------------===//
2032// Other Lowering Hooks
2033//===----------------------------------------------------------------------===//
2034
2035
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002036SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002037 MachineFunction &MF = DAG.getMachineFunction();
2038 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2039 int ReturnAddrIndex = FuncInfo->getRAIndex();
2040
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002041 if (ReturnAddrIndex == 0) {
2042 // Set up a frame object for the return address.
Evan Cheng25ab6902006-09-08 06:48:29 +00002043 if (Subtarget->is64Bit())
2044 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
2045 else
2046 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002047
2048 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002049 }
2050
Evan Cheng25ab6902006-09-08 06:48:29 +00002051 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002052}
2053
2054
2055
Evan Cheng6dfa9992006-01-30 23:41:35 +00002056/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
2057/// specific condition code. It returns a false if it cannot do a direct
Chris Lattnerf9570512006-09-13 03:22:10 +00002058/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
2059/// needed.
Evan Cheng6be2c582006-04-05 23:38:46 +00002060static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattnerf9570512006-09-13 03:22:10 +00002061 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
2062 SelectionDAG &DAG) {
Chris Lattner7fbe9722006-10-20 17:42:20 +00002063 X86CC = X86::COND_INVALID;
Evan Chengd9558e02006-01-06 00:43:03 +00002064 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002065 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2066 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2067 // X > -1 -> X == 0, jump !sign.
2068 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner7fbe9722006-10-20 17:42:20 +00002069 X86CC = X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002070 return true;
2071 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2072 // X < 0 -> X == 0, jump on sign.
Chris Lattner7fbe9722006-10-20 17:42:20 +00002073 X86CC = X86::COND_S;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002074 return true;
Dan Gohman5f6913c2007-09-17 14:49:27 +00002075 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
2076 // X < 1 -> X <= 0
2077 RHS = DAG.getConstant(0, RHS.getValueType());
2078 X86CC = X86::COND_LE;
2079 return true;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002080 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002081 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002082
Evan Chengd9558e02006-01-06 00:43:03 +00002083 switch (SetCCOpcode) {
2084 default: break;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002085 case ISD::SETEQ: X86CC = X86::COND_E; break;
2086 case ISD::SETGT: X86CC = X86::COND_G; break;
2087 case ISD::SETGE: X86CC = X86::COND_GE; break;
2088 case ISD::SETLT: X86CC = X86::COND_L; break;
2089 case ISD::SETLE: X86CC = X86::COND_LE; break;
2090 case ISD::SETNE: X86CC = X86::COND_NE; break;
2091 case ISD::SETULT: X86CC = X86::COND_B; break;
2092 case ISD::SETUGT: X86CC = X86::COND_A; break;
2093 case ISD::SETULE: X86CC = X86::COND_BE; break;
2094 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Chengd9558e02006-01-06 00:43:03 +00002095 }
2096 } else {
2097 // On a floating point condition, the flags are set as follows:
2098 // ZF PF CF op
2099 // 0 | 0 | 0 | X > Y
2100 // 0 | 0 | 1 | X < Y
2101 // 1 | 0 | 0 | X == Y
2102 // 1 | 1 | 1 | unordered
Chris Lattnerf9570512006-09-13 03:22:10 +00002103 bool Flip = false;
Evan Chengd9558e02006-01-06 00:43:03 +00002104 switch (SetCCOpcode) {
2105 default: break;
2106 case ISD::SETUEQ:
Chris Lattner7fbe9722006-10-20 17:42:20 +00002107 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00002108 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00002109 case ISD::SETOGT:
Chris Lattner7fbe9722006-10-20 17:42:20 +00002110 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00002111 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00002112 case ISD::SETOGE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00002113 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00002114 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00002115 case ISD::SETULT:
Chris Lattner7fbe9722006-10-20 17:42:20 +00002116 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00002117 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00002118 case ISD::SETULE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00002119 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Chengd9558e02006-01-06 00:43:03 +00002120 case ISD::SETONE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00002121 case ISD::SETNE: X86CC = X86::COND_NE; break;
2122 case ISD::SETUO: X86CC = X86::COND_P; break;
2123 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Chengd9558e02006-01-06 00:43:03 +00002124 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002125 if (Flip)
2126 std::swap(LHS, RHS);
Evan Chengd9558e02006-01-06 00:43:03 +00002127 }
Evan Cheng6dfa9992006-01-30 23:41:35 +00002128
Chris Lattner7fbe9722006-10-20 17:42:20 +00002129 return X86CC != X86::COND_INVALID;
Evan Chengd9558e02006-01-06 00:43:03 +00002130}
2131
Evan Cheng4a460802006-01-11 00:33:36 +00002132/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2133/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002134/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002135static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002136 switch (X86CC) {
2137 default:
2138 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002139 case X86::COND_B:
2140 case X86::COND_BE:
2141 case X86::COND_E:
2142 case X86::COND_P:
2143 case X86::COND_A:
2144 case X86::COND_AE:
2145 case X86::COND_NE:
2146 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002147 return true;
2148 }
2149}
2150
Evan Cheng5ced1d82006-04-06 23:23:56 +00002151/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengc5cdff22006-04-07 21:53:05 +00002152/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Cheng5ced1d82006-04-06 23:23:56 +00002153static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2154 if (Op.getOpcode() == ISD::UNDEF)
2155 return true;
2156
2157 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengc5cdff22006-04-07 21:53:05 +00002158 return (Val >= Low && Val < Hi);
2159}
2160
2161/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2162/// true if Op is undef or if its value equal to the specified value.
2163static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2164 if (Op.getOpcode() == ISD::UNDEF)
2165 return true;
2166 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002167}
2168
Evan Cheng0188ecb2006-03-22 18:59:22 +00002169/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2170/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2171bool X86::isPSHUFDMask(SDNode *N) {
2172 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2173
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002174 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002175 return false;
2176
2177 // Check if the value doesn't reference the second vector.
Evan Cheng506d3df2006-03-29 23:07:14 +00002178 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002179 SDOperand Arg = N->getOperand(i);
2180 if (Arg.getOpcode() == ISD::UNDEF) continue;
2181 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002182 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Evan Cheng506d3df2006-03-29 23:07:14 +00002183 return false;
2184 }
2185
2186 return true;
2187}
2188
2189/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00002190/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Cheng506d3df2006-03-29 23:07:14 +00002191bool X86::isPSHUFHWMask(SDNode *N) {
2192 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2193
2194 if (N->getNumOperands() != 8)
2195 return false;
2196
2197 // Lower quadword copied in order.
2198 for (unsigned i = 0; i != 4; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002199 SDOperand Arg = N->getOperand(i);
2200 if (Arg.getOpcode() == ISD::UNDEF) continue;
2201 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2202 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002203 return false;
2204 }
2205
2206 // Upper quadword shuffled.
2207 for (unsigned i = 4; i != 8; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002208 SDOperand Arg = N->getOperand(i);
2209 if (Arg.getOpcode() == ISD::UNDEF) continue;
2210 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2211 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002212 if (Val < 4 || Val > 7)
2213 return false;
2214 }
2215
2216 return true;
2217}
2218
2219/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00002220/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Cheng506d3df2006-03-29 23:07:14 +00002221bool X86::isPSHUFLWMask(SDNode *N) {
2222 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2223
2224 if (N->getNumOperands() != 8)
2225 return false;
2226
2227 // Upper quadword copied in order.
Evan Chengc5cdff22006-04-07 21:53:05 +00002228 for (unsigned i = 4; i != 8; ++i)
2229 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Cheng506d3df2006-03-29 23:07:14 +00002230 return false;
Evan Cheng506d3df2006-03-29 23:07:14 +00002231
2232 // Lower quadword shuffled.
Evan Chengc5cdff22006-04-07 21:53:05 +00002233 for (unsigned i = 0; i != 4; ++i)
2234 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Cheng506d3df2006-03-29 23:07:14 +00002235 return false;
Evan Cheng0188ecb2006-03-22 18:59:22 +00002236
2237 return true;
2238}
2239
Evan Cheng14aed5e2006-03-24 01:18:28 +00002240/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2241/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner5a88b832007-02-25 07:10:00 +00002242static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng39623da2006-04-20 08:58:49 +00002243 if (NumElems != 2 && NumElems != 4) return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002244
Evan Cheng39623da2006-04-20 08:58:49 +00002245 unsigned Half = NumElems / 2;
2246 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002247 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002248 return false;
2249 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002250 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002251 return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002252
2253 return true;
2254}
2255
Evan Cheng39623da2006-04-20 08:58:49 +00002256bool X86::isSHUFPMask(SDNode *N) {
2257 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002258 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002259}
2260
Evan Cheng213d2cf2007-05-17 18:45:50 +00002261/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002262/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2263/// half elements to come from vector 1 (which would equal the dest.) and
2264/// the upper half to come from vector 2.
Chris Lattner5a88b832007-02-25 07:10:00 +00002265static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2266 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002267
Chris Lattner5a88b832007-02-25 07:10:00 +00002268 unsigned Half = NumOps / 2;
Evan Cheng39623da2006-04-20 08:58:49 +00002269 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002270 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002271 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00002272 for (unsigned i = Half; i < NumOps; ++i)
2273 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng39623da2006-04-20 08:58:49 +00002274 return false;
2275 return true;
2276}
2277
2278static bool isCommutedSHUFP(SDNode *N) {
2279 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002280 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002281}
2282
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002283/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2284/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2285bool X86::isMOVHLPSMask(SDNode *N) {
2286 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2287
Evan Cheng2064a2b2006-03-28 06:50:32 +00002288 if (N->getNumOperands() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002289 return false;
2290
Evan Cheng2064a2b2006-03-28 06:50:32 +00002291 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengc5cdff22006-04-07 21:53:05 +00002292 return isUndefOrEqual(N->getOperand(0), 6) &&
2293 isUndefOrEqual(N->getOperand(1), 7) &&
2294 isUndefOrEqual(N->getOperand(2), 2) &&
2295 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng2064a2b2006-03-28 06:50:32 +00002296}
2297
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002298/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2299/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2300/// <2, 3, 2, 3>
2301bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2302 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2303
2304 if (N->getNumOperands() != 4)
2305 return false;
2306
2307 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2308 return isUndefOrEqual(N->getOperand(0), 2) &&
2309 isUndefOrEqual(N->getOperand(1), 3) &&
2310 isUndefOrEqual(N->getOperand(2), 2) &&
2311 isUndefOrEqual(N->getOperand(3), 3);
2312}
2313
Evan Cheng5ced1d82006-04-06 23:23:56 +00002314/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2315/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2316bool X86::isMOVLPMask(SDNode *N) {
2317 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2318
2319 unsigned NumElems = N->getNumOperands();
2320 if (NumElems != 2 && NumElems != 4)
2321 return false;
2322
Evan Chengc5cdff22006-04-07 21:53:05 +00002323 for (unsigned i = 0; i < NumElems/2; ++i)
2324 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2325 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002326
Evan Chengc5cdff22006-04-07 21:53:05 +00002327 for (unsigned i = NumElems/2; i < NumElems; ++i)
2328 if (!isUndefOrEqual(N->getOperand(i), i))
2329 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002330
2331 return true;
2332}
2333
2334/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002335/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2336/// and MOVLHPS.
Evan Cheng5ced1d82006-04-06 23:23:56 +00002337bool X86::isMOVHPMask(SDNode *N) {
2338 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2339
2340 unsigned NumElems = N->getNumOperands();
2341 if (NumElems != 2 && NumElems != 4)
2342 return false;
2343
Evan Chengc5cdff22006-04-07 21:53:05 +00002344 for (unsigned i = 0; i < NumElems/2; ++i)
2345 if (!isUndefOrEqual(N->getOperand(i), i))
2346 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002347
2348 for (unsigned i = 0; i < NumElems/2; ++i) {
2349 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengc5cdff22006-04-07 21:53:05 +00002350 if (!isUndefOrEqual(Arg, i + NumElems))
2351 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002352 }
2353
2354 return true;
2355}
2356
Evan Cheng0038e592006-03-28 00:39:58 +00002357/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2358/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner5a88b832007-02-25 07:10:00 +00002359bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2360 bool V2IsSplat = false) {
2361 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002362 return false;
2363
Chris Lattner5a88b832007-02-25 07:10:00 +00002364 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2365 SDOperand BitI = Elts[i];
2366 SDOperand BitI1 = Elts[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002367 if (!isUndefOrEqual(BitI, j))
2368 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002369 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002370 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002371 return false;
2372 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002373 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002374 return false;
2375 }
Evan Cheng0038e592006-03-28 00:39:58 +00002376 }
2377
2378 return true;
2379}
2380
Evan Cheng39623da2006-04-20 08:58:49 +00002381bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2382 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002383 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002384}
2385
Evan Cheng4fcb9222006-03-28 02:43:26 +00002386/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2387/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner5a88b832007-02-25 07:10:00 +00002388bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2389 bool V2IsSplat = false) {
2390 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002391 return false;
2392
Chris Lattner5a88b832007-02-25 07:10:00 +00002393 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2394 SDOperand BitI = Elts[i];
2395 SDOperand BitI1 = Elts[i+1];
2396 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002397 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002398 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002399 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002400 return false;
2401 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002402 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002403 return false;
2404 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002405 }
2406
2407 return true;
2408}
2409
Evan Cheng39623da2006-04-20 08:58:49 +00002410bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2411 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002412 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002413}
2414
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002415/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2416/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2417/// <0, 0, 1, 1>
2418bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2419 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2420
2421 unsigned NumElems = N->getNumOperands();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002422 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002423 return false;
2424
2425 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2426 SDOperand BitI = N->getOperand(i);
2427 SDOperand BitI1 = N->getOperand(i+1);
2428
Evan Chengc5cdff22006-04-07 21:53:05 +00002429 if (!isUndefOrEqual(BitI, j))
2430 return false;
2431 if (!isUndefOrEqual(BitI1, j))
2432 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002433 }
2434
2435 return true;
2436}
2437
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002438/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2439/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2440/// <2, 2, 3, 3>
2441bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2442 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2443
2444 unsigned NumElems = N->getNumOperands();
2445 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2446 return false;
2447
2448 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2449 SDOperand BitI = N->getOperand(i);
2450 SDOperand BitI1 = N->getOperand(i + 1);
2451
2452 if (!isUndefOrEqual(BitI, j))
2453 return false;
2454 if (!isUndefOrEqual(BitI1, j))
2455 return false;
2456 }
2457
2458 return true;
2459}
2460
Evan Cheng017dcc62006-04-21 01:05:10 +00002461/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2462/// specifies a shuffle of elements that is suitable for input to MOVSS,
2463/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner5a88b832007-02-25 07:10:00 +00002464static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2465 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002466 return false;
2467
Chris Lattner5a88b832007-02-25 07:10:00 +00002468 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002469 return false;
2470
Chris Lattner5a88b832007-02-25 07:10:00 +00002471 for (unsigned i = 1; i < NumElts; ++i) {
2472 if (!isUndefOrEqual(Elts[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002473 return false;
2474 }
2475
2476 return true;
2477}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002478
Evan Cheng017dcc62006-04-21 01:05:10 +00002479bool X86::isMOVLMask(SDNode *N) {
Evan Cheng39623da2006-04-20 08:58:49 +00002480 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002481 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002482}
2483
Evan Cheng017dcc62006-04-21 01:05:10 +00002484/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2485/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002486/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner5a88b832007-02-25 07:10:00 +00002487static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2488 bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002489 bool V2IsUndef = false) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002490 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002491 return false;
2492
2493 if (!isUndefOrEqual(Ops[0], 0))
2494 return false;
2495
Chris Lattner5a88b832007-02-25 07:10:00 +00002496 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng39623da2006-04-20 08:58:49 +00002497 SDOperand Arg = Ops[i];
Chris Lattner5a88b832007-02-25 07:10:00 +00002498 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2499 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2500 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002501 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002502 }
2503
2504 return true;
2505}
2506
Evan Cheng8cf723d2006-09-08 01:50:06 +00002507static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2508 bool V2IsUndef = false) {
Evan Cheng39623da2006-04-20 08:58:49 +00002509 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002510 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2511 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002512}
2513
Evan Chengd9539472006-04-14 21:59:03 +00002514/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2515/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2516bool X86::isMOVSHDUPMask(SDNode *N) {
2517 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2518
2519 if (N->getNumOperands() != 4)
2520 return false;
2521
2522 // Expect 1, 1, 3, 3
2523 for (unsigned i = 0; i < 2; ++i) {
2524 SDOperand Arg = N->getOperand(i);
2525 if (Arg.getOpcode() == ISD::UNDEF) continue;
2526 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2527 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2528 if (Val != 1) return false;
2529 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002530
2531 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002532 for (unsigned i = 2; i < 4; ++i) {
2533 SDOperand Arg = N->getOperand(i);
2534 if (Arg.getOpcode() == ISD::UNDEF) continue;
2535 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2536 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2537 if (Val != 3) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002538 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002539 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002540
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002541 // Don't use movshdup if it can be done with a shufps.
2542 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002543}
2544
2545/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2546/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2547bool X86::isMOVSLDUPMask(SDNode *N) {
2548 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2549
2550 if (N->getNumOperands() != 4)
2551 return false;
2552
2553 // Expect 0, 0, 2, 2
2554 for (unsigned i = 0; i < 2; ++i) {
2555 SDOperand Arg = N->getOperand(i);
2556 if (Arg.getOpcode() == ISD::UNDEF) continue;
2557 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2558 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2559 if (Val != 0) return false;
2560 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002561
2562 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002563 for (unsigned i = 2; i < 4; ++i) {
2564 SDOperand Arg = N->getOperand(i);
2565 if (Arg.getOpcode() == ISD::UNDEF) continue;
2566 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2567 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2568 if (Val != 2) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002569 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002570 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002571
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002572 // Don't use movshdup if it can be done with a shufps.
2573 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002574}
2575
Evan Cheng49892af2007-06-19 00:02:56 +00002576/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2577/// specifies a identity operation on the LHS or RHS.
2578static bool isIdentityMask(SDNode *N, bool RHS = false) {
2579 unsigned NumElems = N->getNumOperands();
2580 for (unsigned i = 0; i < NumElems; ++i)
2581 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2582 return false;
2583 return true;
2584}
2585
Evan Chengb9df0ca2006-03-22 02:53:00 +00002586/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2587/// a splat of a single element.
Evan Chengc575ca22006-04-17 20:43:08 +00002588static bool isSplatMask(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002589 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2590
Evan Chengb9df0ca2006-03-22 02:53:00 +00002591 // This is a splat operation if each element of the permute is the same, and
2592 // if the value doesn't reference the second vector.
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002593 unsigned NumElems = N->getNumOperands();
2594 SDOperand ElementBase;
2595 unsigned i = 0;
2596 for (; i != NumElems; ++i) {
2597 SDOperand Elt = N->getOperand(i);
Reid Spencer3ed469c2006-11-02 20:25:50 +00002598 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002599 ElementBase = Elt;
2600 break;
2601 }
2602 }
2603
2604 if (!ElementBase.Val)
2605 return false;
2606
2607 for (; i != NumElems; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002608 SDOperand Arg = N->getOperand(i);
2609 if (Arg.getOpcode() == ISD::UNDEF) continue;
2610 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002611 if (Arg != ElementBase) return false;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002612 }
2613
2614 // Make sure it is a splat of the first vector operand.
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002615 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002616}
2617
Evan Chengc575ca22006-04-17 20:43:08 +00002618/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2619/// a splat of a single element and it's a 2 or 4 element mask.
2620bool X86::isSplatMask(SDNode *N) {
2621 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2622
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002623 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Chengc575ca22006-04-17 20:43:08 +00002624 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2625 return false;
2626 return ::isSplatMask(N);
2627}
2628
Evan Chengf686d9b2006-10-27 21:08:32 +00002629/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2630/// specifies a splat of zero element.
2631bool X86::isSplatLoMask(SDNode *N) {
2632 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2633
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002634 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chengf686d9b2006-10-27 21:08:32 +00002635 if (!isUndefOrEqual(N->getOperand(i), 0))
2636 return false;
2637 return true;
2638}
2639
Evan Cheng63d33002006-03-22 08:01:21 +00002640/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2641/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2642/// instructions.
2643unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002644 unsigned NumOperands = N->getNumOperands();
2645 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2646 unsigned Mask = 0;
Evan Cheng36b27f32006-03-28 23:41:33 +00002647 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002648 unsigned Val = 0;
2649 SDOperand Arg = N->getOperand(NumOperands-i-1);
2650 if (Arg.getOpcode() != ISD::UNDEF)
2651 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng14aed5e2006-03-24 01:18:28 +00002652 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002653 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002654 if (i != NumOperands - 1)
2655 Mask <<= Shift;
2656 }
Evan Cheng63d33002006-03-22 08:01:21 +00002657
2658 return Mask;
2659}
2660
Evan Cheng506d3df2006-03-29 23:07:14 +00002661/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2662/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2663/// instructions.
2664unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2665 unsigned Mask = 0;
2666 // 8 nodes, but we only care about the last 4.
2667 for (unsigned i = 7; i >= 4; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002668 unsigned Val = 0;
2669 SDOperand Arg = N->getOperand(i);
2670 if (Arg.getOpcode() != ISD::UNDEF)
2671 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002672 Mask |= (Val - 4);
2673 if (i != 4)
2674 Mask <<= 2;
2675 }
2676
2677 return Mask;
2678}
2679
2680/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2681/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2682/// instructions.
2683unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2684 unsigned Mask = 0;
2685 // 8 nodes, but we only care about the first 4.
2686 for (int i = 3; i >= 0; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002687 unsigned Val = 0;
2688 SDOperand Arg = N->getOperand(i);
2689 if (Arg.getOpcode() != ISD::UNDEF)
2690 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002691 Mask |= Val;
2692 if (i != 0)
2693 Mask <<= 2;
2694 }
2695
2696 return Mask;
2697}
2698
Evan Chengc21a0532006-04-05 01:47:37 +00002699/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2700/// specifies a 8 element shuffle that can be broken into a pair of
2701/// PSHUFHW and PSHUFLW.
2702static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2703 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2704
2705 if (N->getNumOperands() != 8)
2706 return false;
2707
2708 // Lower quadword shuffled.
2709 for (unsigned i = 0; i != 4; ++i) {
2710 SDOperand Arg = N->getOperand(i);
2711 if (Arg.getOpcode() == ISD::UNDEF) continue;
2712 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2713 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2714 if (Val > 4)
2715 return false;
2716 }
2717
2718 // Upper quadword shuffled.
2719 for (unsigned i = 4; i != 8; ++i) {
2720 SDOperand Arg = N->getOperand(i);
2721 if (Arg.getOpcode() == ISD::UNDEF) continue;
2722 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2723 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2724 if (Val < 4 || Val > 7)
2725 return false;
2726 }
2727
2728 return true;
2729}
2730
Evan Cheng5ced1d82006-04-06 23:23:56 +00002731/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2732/// values in ther permute mask.
Evan Cheng9eca5e82006-10-25 21:49:50 +00002733static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2734 SDOperand &V2, SDOperand &Mask,
2735 SelectionDAG &DAG) {
Evan Cheng5ced1d82006-04-06 23:23:56 +00002736 MVT::ValueType VT = Op.getValueType();
2737 MVT::ValueType MaskVT = Mask.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00002738 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002739 unsigned NumElems = Mask.getNumOperands();
Chris Lattner5a88b832007-02-25 07:10:00 +00002740 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002741
2742 for (unsigned i = 0; i != NumElems; ++i) {
2743 SDOperand Arg = Mask.getOperand(i);
Evan Cheng80d428c2006-04-19 22:48:17 +00002744 if (Arg.getOpcode() == ISD::UNDEF) {
2745 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2746 continue;
2747 }
Evan Cheng5ced1d82006-04-06 23:23:56 +00002748 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2749 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2750 if (Val < NumElems)
2751 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2752 else
2753 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2754 }
2755
Evan Cheng9eca5e82006-10-25 21:49:50 +00002756 std::swap(V1, V2);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002757 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng9eca5e82006-10-25 21:49:50 +00002758 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002759}
2760
Evan Cheng533a0aa2006-04-19 20:35:22 +00002761/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2762/// match movhlps. The lower half elements should come from upper half of
2763/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002764/// half of V2 (and in order).
Evan Cheng533a0aa2006-04-19 20:35:22 +00002765static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2766 unsigned NumElems = Mask->getNumOperands();
2767 if (NumElems != 4)
2768 return false;
2769 for (unsigned i = 0, e = 2; i != e; ++i)
2770 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2771 return false;
2772 for (unsigned i = 2; i != 4; ++i)
2773 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2774 return false;
2775 return true;
2776}
2777
Evan Cheng5ced1d82006-04-06 23:23:56 +00002778/// isScalarLoadToVector - Returns true if the node is a scalar load that
2779/// is promoted to a vector.
Evan Cheng533a0aa2006-04-19 20:35:22 +00002780static inline bool isScalarLoadToVector(SDNode *N) {
2781 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2782 N = N->getOperand(0).Val;
Evan Cheng466685d2006-10-09 20:57:25 +00002783 return ISD::isNON_EXTLoad(N);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002784 }
2785 return false;
2786}
2787
Evan Cheng533a0aa2006-04-19 20:35:22 +00002788/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2789/// match movlp{s|d}. The lower half elements should come from lower half of
2790/// V1 (and in order), and the upper half elements should come from the upper
2791/// half of V2 (and in order). And since V1 will become the source of the
2792/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Cheng23425f52006-10-09 21:39:25 +00002793static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Cheng466685d2006-10-09 20:57:25 +00002794 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002795 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002796 // Is V2 is a vector load, don't do this transformation. We will try to use
2797 // load folding shufps op.
2798 if (ISD::isNON_EXTLoad(V2))
2799 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002800
Evan Cheng533a0aa2006-04-19 20:35:22 +00002801 unsigned NumElems = Mask->getNumOperands();
2802 if (NumElems != 2 && NumElems != 4)
2803 return false;
2804 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2805 if (!isUndefOrEqual(Mask->getOperand(i), i))
2806 return false;
2807 for (unsigned i = NumElems/2; i != NumElems; ++i)
2808 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2809 return false;
2810 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002811}
2812
Evan Cheng39623da2006-04-20 08:58:49 +00002813/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2814/// all the same.
2815static bool isSplatVector(SDNode *N) {
2816 if (N->getOpcode() != ISD::BUILD_VECTOR)
2817 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002818
Evan Cheng39623da2006-04-20 08:58:49 +00002819 SDOperand SplatValue = N->getOperand(0);
2820 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2821 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002822 return false;
2823 return true;
2824}
2825
Evan Cheng8cf723d2006-09-08 01:50:06 +00002826/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2827/// to an undef.
2828static bool isUndefShuffle(SDNode *N) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002829 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng8cf723d2006-09-08 01:50:06 +00002830 return false;
2831
2832 SDOperand V1 = N->getOperand(0);
2833 SDOperand V2 = N->getOperand(1);
2834 SDOperand Mask = N->getOperand(2);
2835 unsigned NumElems = Mask.getNumOperands();
2836 for (unsigned i = 0; i != NumElems; ++i) {
2837 SDOperand Arg = Mask.getOperand(i);
2838 if (Arg.getOpcode() != ISD::UNDEF) {
2839 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2840 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2841 return false;
2842 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2843 return false;
2844 }
2845 }
2846 return true;
2847}
2848
Evan Cheng213d2cf2007-05-17 18:45:50 +00002849/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2850/// constant +0.0.
2851static inline bool isZeroNode(SDOperand Elt) {
2852 return ((isa<ConstantSDNode>(Elt) &&
2853 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2854 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002855 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002856}
2857
2858/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2859/// to an zero vector.
2860static bool isZeroShuffle(SDNode *N) {
2861 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2862 return false;
2863
2864 SDOperand V1 = N->getOperand(0);
2865 SDOperand V2 = N->getOperand(1);
2866 SDOperand Mask = N->getOperand(2);
2867 unsigned NumElems = Mask.getNumOperands();
2868 for (unsigned i = 0; i != NumElems; ++i) {
2869 SDOperand Arg = Mask.getOperand(i);
2870 if (Arg.getOpcode() != ISD::UNDEF) {
2871 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2872 if (Idx < NumElems) {
2873 unsigned Opc = V1.Val->getOpcode();
2874 if (Opc == ISD::UNDEF)
2875 continue;
2876 if (Opc != ISD::BUILD_VECTOR ||
2877 !isZeroNode(V1.Val->getOperand(Idx)))
2878 return false;
2879 } else if (Idx >= NumElems) {
2880 unsigned Opc = V2.Val->getOpcode();
2881 if (Opc == ISD::UNDEF)
2882 continue;
2883 if (Opc != ISD::BUILD_VECTOR ||
2884 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2885 return false;
2886 }
2887 }
2888 }
2889 return true;
2890}
2891
2892/// getZeroVector - Returns a vector of specified type with all zero elements.
2893///
2894static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2895 assert(MVT::isVector(VT) && "Expected a vector type");
Dan Gohman237898a2007-05-24 14:33:05 +00002896 unsigned NumElems = MVT::getVectorNumElements(VT);
Dan Gohman51eaa862007-06-14 22:58:02 +00002897 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002898 bool isFP = MVT::isFloatingPoint(EVT);
2899 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
2900 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
2901 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
2902}
2903
Evan Cheng39623da2006-04-20 08:58:49 +00002904/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2905/// that point to V2 points to its first element.
2906static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2907 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2908
2909 bool Changed = false;
Chris Lattner5a88b832007-02-25 07:10:00 +00002910 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002911 unsigned NumElems = Mask.getNumOperands();
2912 for (unsigned i = 0; i != NumElems; ++i) {
2913 SDOperand Arg = Mask.getOperand(i);
2914 if (Arg.getOpcode() != ISD::UNDEF) {
2915 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2916 if (Val > NumElems) {
2917 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2918 Changed = true;
2919 }
2920 }
2921 MaskVec.push_back(Arg);
2922 }
2923
2924 if (Changed)
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002925 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2926 &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002927 return Mask;
2928}
2929
Evan Cheng017dcc62006-04-21 01:05:10 +00002930/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2931/// operation of specified width.
2932static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng39623da2006-04-20 08:58:49 +00002933 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002934 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng39623da2006-04-20 08:58:49 +00002935
Chris Lattner5a88b832007-02-25 07:10:00 +00002936 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002937 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2938 for (unsigned i = 1; i != NumElems; ++i)
2939 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002940 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002941}
2942
Evan Chengc575ca22006-04-17 20:43:08 +00002943/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2944/// of specified width.
2945static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2946 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002947 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00002948 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc575ca22006-04-17 20:43:08 +00002949 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2950 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2951 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2952 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002953 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc575ca22006-04-17 20:43:08 +00002954}
2955
Evan Cheng39623da2006-04-20 08:58:49 +00002956/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2957/// of specified width.
2958static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2959 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002960 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng39623da2006-04-20 08:58:49 +00002961 unsigned Half = NumElems/2;
Chris Lattner5a88b832007-02-25 07:10:00 +00002962 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002963 for (unsigned i = 0; i != Half; ++i) {
2964 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2965 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2966 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002967 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002968}
2969
Evan Chengc575ca22006-04-17 20:43:08 +00002970/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2971///
2972static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2973 SDOperand V1 = Op.getOperand(0);
Evan Cheng017dcc62006-04-21 01:05:10 +00002974 SDOperand Mask = Op.getOperand(2);
Evan Chengc575ca22006-04-17 20:43:08 +00002975 MVT::ValueType VT = Op.getValueType();
Evan Cheng017dcc62006-04-21 01:05:10 +00002976 unsigned NumElems = Mask.getNumOperands();
2977 Mask = getUnpacklMask(NumElems, DAG);
Evan Chengc575ca22006-04-17 20:43:08 +00002978 while (NumElems != 4) {
Evan Cheng017dcc62006-04-21 01:05:10 +00002979 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Chengc575ca22006-04-17 20:43:08 +00002980 NumElems >>= 1;
2981 }
2982 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2983
2984 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Cheng017dcc62006-04-21 01:05:10 +00002985 Mask = getZeroVector(MaskVT, DAG);
Evan Chengc575ca22006-04-17 20:43:08 +00002986 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Cheng017dcc62006-04-21 01:05:10 +00002987 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Chengc575ca22006-04-17 20:43:08 +00002988 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2989}
2990
Evan Chengba05f722006-04-21 23:03:30 +00002991/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Evan Cheng213d2cf2007-05-17 18:45:50 +00002992/// vector of zero or undef vector.
Evan Chengba05f722006-04-21 23:03:30 +00002993static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Cheng017dcc62006-04-21 01:05:10 +00002994 unsigned NumElems, unsigned Idx,
Evan Chengba05f722006-04-21 23:03:30 +00002995 bool isZero, SelectionDAG &DAG) {
2996 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Cheng017dcc62006-04-21 01:05:10 +00002997 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002998 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Evan Cheng017dcc62006-04-21 01:05:10 +00002999 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003000 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Cheng017dcc62006-04-21 01:05:10 +00003001 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003002 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3003 &MaskVec[0], MaskVec.size());
Evan Chengba05f722006-04-21 23:03:30 +00003004 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Cheng017dcc62006-04-21 01:05:10 +00003005}
3006
Evan Chengc78d3b42006-04-24 18:01:45 +00003007/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3008///
3009static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
3010 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003011 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003012 if (NumNonZero > 8)
3013 return SDOperand();
3014
3015 SDOperand V(0, 0);
3016 bool First = true;
3017 for (unsigned i = 0; i < 16; ++i) {
3018 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3019 if (ThisIsNonZero && First) {
3020 if (NumZero)
3021 V = getZeroVector(MVT::v8i16, DAG);
3022 else
3023 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3024 First = false;
3025 }
3026
3027 if ((i & 1) != 0) {
3028 SDOperand ThisElt(0, 0), LastElt(0, 0);
3029 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3030 if (LastIsNonZero) {
3031 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3032 }
3033 if (ThisIsNonZero) {
3034 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3035 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3036 ThisElt, DAG.getConstant(8, MVT::i8));
3037 if (LastIsNonZero)
3038 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3039 } else
3040 ThisElt = LastElt;
3041
3042 if (ThisElt.Val)
3043 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng25ab6902006-09-08 06:48:29 +00003044 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengc78d3b42006-04-24 18:01:45 +00003045 }
3046 }
3047
3048 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3049}
3050
Bill Wendlinga348c562007-03-22 18:42:45 +00003051/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003052///
3053static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
3054 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003055 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003056 if (NumNonZero > 4)
3057 return SDOperand();
3058
3059 SDOperand V(0, 0);
3060 bool First = true;
3061 for (unsigned i = 0; i < 8; ++i) {
3062 bool isNonZero = (NonZeros & (1 << i)) != 0;
3063 if (isNonZero) {
3064 if (First) {
3065 if (NumZero)
3066 V = getZeroVector(MVT::v8i16, DAG);
3067 else
3068 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3069 First = false;
3070 }
3071 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng25ab6902006-09-08 06:48:29 +00003072 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengc78d3b42006-04-24 18:01:45 +00003073 }
3074 }
3075
3076 return V;
3077}
3078
Evan Cheng0db9fe62006-04-25 20:13:52 +00003079SDOperand
3080X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3081 // All zero's are handled with pxor.
3082 if (ISD::isBuildVectorAllZeros(Op.Val))
3083 return Op;
3084
3085 // All one's are handled with pcmpeqd.
3086 if (ISD::isBuildVectorAllOnes(Op.Val))
3087 return Op;
3088
3089 MVT::ValueType VT = Op.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00003090 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003091 unsigned EVTBits = MVT::getSizeInBits(EVT);
3092
3093 unsigned NumElems = Op.getNumOperands();
3094 unsigned NumZero = 0;
3095 unsigned NumNonZero = 0;
3096 unsigned NonZeros = 0;
Dan Gohmana3941172007-07-24 22:55:08 +00003097 unsigned NumNonZeroImms = 0;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003098 std::set<SDOperand> Values;
3099 for (unsigned i = 0; i < NumElems; ++i) {
3100 SDOperand Elt = Op.getOperand(i);
3101 if (Elt.getOpcode() != ISD::UNDEF) {
3102 Values.insert(Elt);
3103 if (isZeroNode(Elt))
3104 NumZero++;
3105 else {
3106 NonZeros |= (1 << i);
3107 NumNonZero++;
Dan Gohmana3941172007-07-24 22:55:08 +00003108 if (Elt.getOpcode() == ISD::Constant ||
3109 Elt.getOpcode() == ISD::ConstantFP)
3110 NumNonZeroImms++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003111 }
3112 }
3113 }
3114
Dan Gohman7f321562007-06-25 16:23:39 +00003115 if (NumNonZero == 0) {
3116 if (NumZero == 0)
3117 // All undef vector. Return an UNDEF.
3118 return DAG.getNode(ISD::UNDEF, VT);
3119 else
3120 // A mix of zero and undef. Return a zero vector.
3121 return getZeroVector(VT, DAG);
3122 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003123
3124 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3125 if (Values.size() == 1)
3126 return SDOperand();
3127
3128 // Special case for single non-zero element.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003129 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003130 unsigned Idx = CountTrailingZeros_32(NonZeros);
3131 SDOperand Item = Op.getOperand(Idx);
3132 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3133 if (Idx == 0)
3134 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3135 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
3136 NumZero > 0, DAG);
3137
3138 if (EVTBits == 32) {
3139 // Turn it into a shuffle of zero and zero-extended scalar to vector.
3140 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
3141 DAG);
3142 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00003143 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003144 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003145 for (unsigned i = 0; i < NumElems; i++)
3146 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003147 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3148 &MaskVec[0], MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003149 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3150 DAG.getNode(ISD::UNDEF, VT), Mask);
3151 }
3152 }
3153
Dan Gohmana3941172007-07-24 22:55:08 +00003154 // A vector full of immediates; various special cases are already
3155 // handled, so this is best done with a single constant-pool load.
3156 if (NumNonZero == NumNonZeroImms)
3157 return SDOperand();
3158
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003159 // Let legalizer expand 2-wide build_vectors.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003160 if (EVTBits == 64)
3161 return SDOperand();
3162
3163 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003164 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng25ab6902006-09-08 06:48:29 +00003165 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
3166 *this);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003167 if (V.Val) return V;
3168 }
3169
Bill Wendling826f36f2007-03-28 00:57:11 +00003170 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng25ab6902006-09-08 06:48:29 +00003171 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
3172 *this);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003173 if (V.Val) return V;
3174 }
3175
3176 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner5a88b832007-02-25 07:10:00 +00003177 SmallVector<SDOperand, 8> V;
3178 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003179 if (NumElems == 4 && NumZero > 0) {
3180 for (unsigned i = 0; i < 4; ++i) {
3181 bool isZero = !(NonZeros & (1 << i));
3182 if (isZero)
3183 V[i] = getZeroVector(VT, DAG);
3184 else
3185 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3186 }
3187
3188 for (unsigned i = 0; i < 2; ++i) {
3189 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3190 default: break;
3191 case 0:
3192 V[i] = V[i*2]; // Must be a zero vector.
3193 break;
3194 case 1:
3195 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3196 getMOVLMask(NumElems, DAG));
3197 break;
3198 case 2:
3199 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3200 getMOVLMask(NumElems, DAG));
3201 break;
3202 case 3:
3203 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3204 getUnpacklMask(NumElems, DAG));
3205 break;
3206 }
3207 }
3208
Evan Cheng069287d2006-05-16 07:21:53 +00003209 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003210 // clears the upper bits.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003211 // FIXME: we can do the same for v4f32 case when we know both parts of
3212 // the lower half come from scalar_to_vector (loadf32). We should do
3213 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003214 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Cheng0db9fe62006-04-25 20:13:52 +00003215 return V[0];
3216 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00003217 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003218 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003219 bool Reverse = (NonZeros & 0x3) == 2;
3220 for (unsigned i = 0; i < 2; ++i)
3221 if (Reverse)
3222 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3223 else
3224 MaskVec.push_back(DAG.getConstant(i, EVT));
3225 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3226 for (unsigned i = 0; i < 2; ++i)
3227 if (Reverse)
3228 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3229 else
3230 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnere2199452006-08-11 17:38:39 +00003231 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3232 &MaskVec[0], MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003233 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3234 }
3235
3236 if (Values.size() > 2) {
3237 // Expand into a number of unpckl*.
3238 // e.g. for v4f32
3239 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3240 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3241 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3242 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3243 for (unsigned i = 0; i < NumElems; ++i)
3244 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3245 NumElems >>= 1;
3246 while (NumElems != 0) {
3247 for (unsigned i = 0; i < NumElems; ++i)
3248 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3249 UnpckMask);
3250 NumElems >>= 1;
3251 }
3252 return V[0];
3253 }
3254
3255 return SDOperand();
3256}
3257
3258SDOperand
3259X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3260 SDOperand V1 = Op.getOperand(0);
3261 SDOperand V2 = Op.getOperand(1);
3262 SDOperand PermMask = Op.getOperand(2);
3263 MVT::ValueType VT = Op.getValueType();
3264 unsigned NumElems = PermMask.getNumOperands();
3265 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3266 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00003267 bool V1IsSplat = false;
3268 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003269
Evan Cheng8cf723d2006-09-08 01:50:06 +00003270 if (isUndefShuffle(Op.Val))
3271 return DAG.getNode(ISD::UNDEF, VT);
3272
Evan Cheng213d2cf2007-05-17 18:45:50 +00003273 if (isZeroShuffle(Op.Val))
3274 return getZeroVector(VT, DAG);
3275
Evan Cheng49892af2007-06-19 00:02:56 +00003276 if (isIdentityMask(PermMask.Val))
3277 return V1;
3278 else if (isIdentityMask(PermMask.Val, true))
3279 return V2;
3280
Evan Cheng0db9fe62006-04-25 20:13:52 +00003281 if (isSplatMask(PermMask.Val)) {
3282 if (NumElems <= 4) return Op;
3283 // Promote it to a v4i32 splat.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003284 return PromoteSplat(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003285 }
3286
Evan Cheng9bbbb982006-10-25 20:48:19 +00003287 if (X86::isMOVLMask(PermMask.Val))
3288 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003289
Evan Cheng9bbbb982006-10-25 20:48:19 +00003290 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3291 X86::isMOVSLDUPMask(PermMask.Val) ||
3292 X86::isMOVHLPSMask(PermMask.Val) ||
3293 X86::isMOVHPMask(PermMask.Val) ||
3294 X86::isMOVLPMask(PermMask.Val))
3295 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003296
Evan Cheng9bbbb982006-10-25 20:48:19 +00003297 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3298 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Cheng9eca5e82006-10-25 21:49:50 +00003299 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003300
Evan Cheng9eca5e82006-10-25 21:49:50 +00003301 bool Commuted = false;
Evan Cheng9bbbb982006-10-25 20:48:19 +00003302 V1IsSplat = isSplatVector(V1.Val);
3303 V2IsSplat = isSplatVector(V2.Val);
3304 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Cheng9eca5e82006-10-25 21:49:50 +00003305 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00003306 std::swap(V1IsSplat, V2IsSplat);
3307 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00003308 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00003309 }
3310
3311 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3312 if (V2IsUndef) return V1;
Evan Cheng9eca5e82006-10-25 21:49:50 +00003313 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00003314 if (V2IsSplat) {
3315 // V2 is a splat, so the mask may be malformed. That is, it may point
3316 // to any V2 element. The instruction selectior won't like this. Get
3317 // a corrected mask and commute to form a proper MOVS{S|D}.
3318 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3319 if (NewMask.Val != PermMask.Val)
3320 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003321 }
Evan Cheng9bbbb982006-10-25 20:48:19 +00003322 return Op;
Evan Chengd9b8e402006-10-16 06:36:00 +00003323 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003324
Evan Chengd9b8e402006-10-16 06:36:00 +00003325 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003326 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Chengd9b8e402006-10-16 06:36:00 +00003327 X86::isUNPCKLMask(PermMask.Val) ||
3328 X86::isUNPCKHMask(PermMask.Val))
3329 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00003330
Evan Cheng9bbbb982006-10-25 20:48:19 +00003331 if (V2IsSplat) {
3332 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003333 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00003334 // new vector_shuffle with the corrected mask.
3335 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3336 if (NewMask.Val != PermMask.Val) {
3337 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3338 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3339 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3340 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3341 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3342 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003343 }
3344 }
3345 }
3346
3347 // Normalize the node to match x86 shuffle ops if needed
Evan Cheng9eca5e82006-10-25 21:49:50 +00003348 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3349 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3350
3351 if (Commuted) {
3352 // Commute is back and try unpck* again.
3353 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3354 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003355 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Cheng9eca5e82006-10-25 21:49:50 +00003356 X86::isUNPCKLMask(PermMask.Val) ||
3357 X86::isUNPCKHMask(PermMask.Val))
3358 return Op;
3359 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003360
3361 // If VT is integer, try PSHUF* first, then SHUFP*.
3362 if (MVT::isInteger(VT)) {
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003363 // MMX doesn't have PSHUFD; it does have PSHUFW. While it's theoretically
3364 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
3365 if (((MVT::getSizeInBits(VT) != 64 || NumElems == 4) &&
3366 X86::isPSHUFDMask(PermMask.Val)) ||
Evan Cheng0db9fe62006-04-25 20:13:52 +00003367 X86::isPSHUFHWMask(PermMask.Val) ||
3368 X86::isPSHUFLWMask(PermMask.Val)) {
3369 if (V2.getOpcode() != ISD::UNDEF)
3370 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3371 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3372 return Op;
3373 }
3374
Chris Lattner07c70cd2007-05-17 17:13:13 +00003375 if (X86::isSHUFPMask(PermMask.Val) &&
3376 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003377 return Op;
3378
3379 // Handle v8i16 shuffle high / low shuffle node pair.
3380 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3381 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00003382 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003383 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003384 for (unsigned i = 0; i != 4; ++i)
3385 MaskVec.push_back(PermMask.getOperand(i));
3386 for (unsigned i = 4; i != 8; ++i)
3387 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnere2199452006-08-11 17:38:39 +00003388 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3389 &MaskVec[0], MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003390 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3391 MaskVec.clear();
3392 for (unsigned i = 0; i != 4; ++i)
3393 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3394 for (unsigned i = 4; i != 8; ++i)
3395 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnere2199452006-08-11 17:38:39 +00003396 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003397 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3398 }
3399 } else {
3400 // Floating point cases in the other order.
3401 if (X86::isSHUFPMask(PermMask.Val))
3402 return Op;
3403 if (X86::isPSHUFDMask(PermMask.Val) ||
3404 X86::isPSHUFHWMask(PermMask.Val) ||
3405 X86::isPSHUFLWMask(PermMask.Val)) {
3406 if (V2.getOpcode() != ISD::UNDEF)
3407 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3408 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3409 return Op;
3410 }
3411 }
3412
Chris Lattner07c70cd2007-05-17 17:13:13 +00003413 if (NumElems == 4 &&
3414 // Don't do this for MMX.
3415 MVT::getSizeInBits(VT) != 64) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003416 MVT::ValueType MaskVT = PermMask.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00003417 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003418 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng43f3bd32006-04-28 07:03:38 +00003419 Locs.reserve(NumElems);
Chris Lattner5a88b832007-02-25 07:10:00 +00003420 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3421 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003422 unsigned NumHi = 0;
3423 unsigned NumLo = 0;
3424 // If no more than two elements come from either vector. This can be
3425 // implemented with two shuffles. First shuffle gather the elements.
3426 // The second shuffle, which takes the first shuffle as both of its
3427 // vector operands, put the elements into the right order.
3428 for (unsigned i = 0; i != NumElems; ++i) {
3429 SDOperand Elt = PermMask.getOperand(i);
3430 if (Elt.getOpcode() == ISD::UNDEF) {
3431 Locs[i] = std::make_pair(-1, -1);
3432 } else {
3433 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3434 if (Val < NumElems) {
3435 Locs[i] = std::make_pair(0, NumLo);
3436 Mask1[NumLo] = Elt;
3437 NumLo++;
3438 } else {
3439 Locs[i] = std::make_pair(1, NumHi);
3440 if (2+NumHi < NumElems)
3441 Mask1[2+NumHi] = Elt;
3442 NumHi++;
3443 }
3444 }
3445 }
3446 if (NumLo <= 2 && NumHi <= 2) {
3447 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003448 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3449 &Mask1[0], Mask1.size()));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003450 for (unsigned i = 0; i != NumElems; ++i) {
3451 if (Locs[i].first == -1)
3452 continue;
3453 else {
3454 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3455 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3456 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3457 }
3458 }
3459
3460 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnere2199452006-08-11 17:38:39 +00003461 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3462 &Mask2[0], Mask2.size()));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003463 }
3464
3465 // Break it into (shuffle shuffle_hi, shuffle_lo).
3466 Locs.clear();
Chris Lattner5a88b832007-02-25 07:10:00 +00003467 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3468 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3469 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003470 unsigned MaskIdx = 0;
3471 unsigned LoIdx = 0;
3472 unsigned HiIdx = NumElems/2;
3473 for (unsigned i = 0; i != NumElems; ++i) {
3474 if (i == NumElems/2) {
3475 MaskPtr = &HiMask;
3476 MaskIdx = 1;
3477 LoIdx = 0;
3478 HiIdx = NumElems/2;
3479 }
3480 SDOperand Elt = PermMask.getOperand(i);
3481 if (Elt.getOpcode() == ISD::UNDEF) {
3482 Locs[i] = std::make_pair(-1, -1);
3483 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3484 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3485 (*MaskPtr)[LoIdx] = Elt;
3486 LoIdx++;
3487 } else {
3488 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3489 (*MaskPtr)[HiIdx] = Elt;
3490 HiIdx++;
3491 }
3492 }
3493
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003494 SDOperand LoShuffle =
3495 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003496 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3497 &LoMask[0], LoMask.size()));
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003498 SDOperand HiShuffle =
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003499 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003500 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3501 &HiMask[0], HiMask.size()));
Chris Lattner5a88b832007-02-25 07:10:00 +00003502 SmallVector<SDOperand, 8> MaskOps;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003503 for (unsigned i = 0; i != NumElems; ++i) {
3504 if (Locs[i].first == -1) {
3505 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3506 } else {
3507 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3508 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3509 }
3510 }
3511 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnere2199452006-08-11 17:38:39 +00003512 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3513 &MaskOps[0], MaskOps.size()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003514 }
3515
3516 return SDOperand();
3517}
3518
3519SDOperand
3520X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3521 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3522 return SDOperand();
3523
3524 MVT::ValueType VT = Op.getValueType();
3525 // TODO: handle v16i8.
3526 if (MVT::getSizeInBits(VT) == 16) {
3527 // Transform it so it match pextrw which produces a 32-bit result.
3528 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3529 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3530 Op.getOperand(0), Op.getOperand(1));
3531 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3532 DAG.getValueType(VT));
3533 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3534 } else if (MVT::getSizeInBits(VT) == 32) {
3535 SDOperand Vec = Op.getOperand(0);
3536 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3537 if (Idx == 0)
3538 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003539 // SHUFPS the element to the lowest double word, then movss.
3540 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner5a88b832007-02-25 07:10:00 +00003541 SmallVector<SDOperand, 8> IdxVec;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003542 IdxVec.
3543 push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
3544 IdxVec.
3545 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3546 IdxVec.
3547 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3548 IdxVec.
3549 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnere2199452006-08-11 17:38:39 +00003550 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3551 &IdxVec[0], IdxVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003552 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003553 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003554 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Cheng015188f2006-06-15 08:14:54 +00003555 DAG.getConstant(0, getPointerTy()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003556 } else if (MVT::getSizeInBits(VT) == 64) {
3557 SDOperand Vec = Op.getOperand(0);
3558 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3559 if (Idx == 0)
3560 return Op;
3561
3562 // UNPCKHPD the element to the lowest double word, then movsd.
3563 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3564 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3565 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner5a88b832007-02-25 07:10:00 +00003566 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman51eaa862007-06-14 22:58:02 +00003567 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003568 IdxVec.
3569 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnere2199452006-08-11 17:38:39 +00003570 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3571 &IdxVec[0], IdxVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003572 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3573 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3574 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Cheng015188f2006-06-15 08:14:54 +00003575 DAG.getConstant(0, getPointerTy()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003576 }
3577
3578 return SDOperand();
3579}
3580
3581SDOperand
3582X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng069287d2006-05-16 07:21:53 +00003583 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Cheng0db9fe62006-04-25 20:13:52 +00003584 // as its second argument.
3585 MVT::ValueType VT = Op.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00003586 MVT::ValueType BaseVT = MVT::getVectorElementType(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003587 SDOperand N0 = Op.getOperand(0);
3588 SDOperand N1 = Op.getOperand(1);
3589 SDOperand N2 = Op.getOperand(2);
3590 if (MVT::getSizeInBits(BaseVT) == 16) {
3591 if (N1.getValueType() != MVT::i32)
3592 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3593 if (N2.getValueType() != MVT::i32)
Evan Cheng0db58622007-06-29 00:01:20 +00003594 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(),getPointerTy());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003595 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3596 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3597 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3598 if (Idx == 0) {
3599 // Use a movss.
3600 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3601 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman51eaa862007-06-14 22:58:02 +00003602 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003603 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003604 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3605 for (unsigned i = 1; i <= 3; ++i)
3606 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3607 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnere2199452006-08-11 17:38:39 +00003608 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3609 &MaskVec[0], MaskVec.size()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003610 } else {
3611 // Use two pinsrw instructions to insert a 32 bit value.
3612 Idx <<= 1;
3613 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Cheng4ebcc8c2007-07-31 06:21:44 +00003614 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3615 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3616 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
3617 DAG.getConstant(0, getPointerTy()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003618 }
3619 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3620 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Cheng015188f2006-06-15 08:14:54 +00003621 DAG.getConstant(Idx, getPointerTy()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003622 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3623 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Cheng015188f2006-06-15 08:14:54 +00003624 DAG.getConstant(Idx+1, getPointerTy()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003625 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3626 }
3627 }
3628
3629 return SDOperand();
3630}
3631
3632SDOperand
3633X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3634 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3635 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3636}
3637
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003638// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Cheng0db9fe62006-04-25 20:13:52 +00003639// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3640// one of the above mentioned nodes. It has to be wrapped because otherwise
3641// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3642// be used to form addressing mode. These wrapped nodes will be selected
3643// into MOV32ri.
3644SDOperand
3645X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3646 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengd0ff02c2006-11-29 23:19:46 +00003647 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3648 getPointerTy(),
3649 CP->getAlignment());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00003650 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003651 // With PIC, the address is actually $g + Offset.
3652 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3653 !Subtarget->isPICStyleRIPRel()) {
3654 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3655 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3656 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003657 }
3658
3659 return Result;
3660}
3661
3662SDOperand
3663X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3664 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chengd0ff02c2006-11-29 23:19:46 +00003665 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00003666 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003667 // With PIC, the address is actually $g + Offset.
3668 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3669 !Subtarget->isPICStyleRIPRel()) {
3670 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3671 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3672 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003673 }
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00003674
3675 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3676 // load the value at address GV, not the value of GV itself. This means that
3677 // the GlobalAddress must be in the base or index register of the address, not
3678 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003679 // The same applies for external symbols during PIC codegen
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00003680 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3681 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003682
3683 return Result;
3684}
3685
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003686// Lower ISD::GlobalTLSAddress using the "general dynamic" model
3687static SDOperand
3688LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3689 const MVT::ValueType PtrVT) {
3690 SDOperand InFlag;
3691 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
3692 DAG.getNode(X86ISD::GlobalBaseReg,
3693 PtrVT), InFlag);
3694 InFlag = Chain.getValue(1);
3695
3696 // emit leal symbol@TLSGD(,%ebx,1), %eax
3697 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
3698 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3699 GA->getValueType(0),
3700 GA->getOffset());
3701 SDOperand Ops[] = { Chain, TGA, InFlag };
3702 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
3703 InFlag = Result.getValue(2);
3704 Chain = Result.getValue(1);
3705
3706 // call ___tls_get_addr. This function receives its argument in
3707 // the register EAX.
3708 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
3709 InFlag = Chain.getValue(1);
3710
3711 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3712 SDOperand Ops1[] = { Chain,
3713 DAG.getTargetExternalSymbol("___tls_get_addr",
3714 PtrVT),
3715 DAG.getRegister(X86::EAX, PtrVT),
3716 DAG.getRegister(X86::EBX, PtrVT),
3717 InFlag };
3718 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
3719 InFlag = Chain.getValue(1);
3720
3721 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
3722}
3723
3724// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
3725// "local exec" model.
3726static SDOperand
3727LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3728 const MVT::ValueType PtrVT) {
3729 // Get the Thread Pointer
3730 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
3731 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
3732 // exec)
3733 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3734 GA->getValueType(0),
3735 GA->getOffset());
3736 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00003737
3738 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
3739 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset, NULL, 0);
3740
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003741 // The address of the thread local variable is the add of the thread
3742 // pointer with the offset of the variable.
3743 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3744}
3745
3746SDOperand
3747X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3748 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00003749 // TODO: implement the "initial exec"model for pic executables
3750 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
3751 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003752 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
3753 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
3754 // otherwise use the "Local Exec"TLS Model
3755 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
3756 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
3757 else
3758 return LowerToTLSExecModel(GA, DAG, getPointerTy());
3759}
3760
Evan Cheng0db9fe62006-04-25 20:13:52 +00003761SDOperand
3762X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3763 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Chengd0ff02c2006-11-29 23:19:46 +00003764 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00003765 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003766 // With PIC, the address is actually $g + Offset.
3767 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3768 !Subtarget->isPICStyleRIPRel()) {
3769 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3770 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3771 Result);
3772 }
3773
3774 return Result;
3775}
3776
3777SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3778 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3779 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3780 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3781 // With PIC, the address is actually $g + Offset.
3782 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3783 !Subtarget->isPICStyleRIPRel()) {
3784 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3785 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3786 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003787 }
3788
3789 return Result;
3790}
3791
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003792/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
3793/// take a 2 x i32 value to shift plus a shift amount.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003794SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003795 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3796 "Not an i64 shift!");
3797 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3798 SDOperand ShOpLo = Op.getOperand(0);
3799 SDOperand ShOpHi = Op.getOperand(1);
3800 SDOperand ShAmt = Op.getOperand(2);
3801 SDOperand Tmp1 = isSRA ?
3802 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3803 DAG.getConstant(0, MVT::i32);
Evan Chenge3413162006-01-09 18:33:28 +00003804
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003805 SDOperand Tmp2, Tmp3;
3806 if (Op.getOpcode() == ISD::SHL_PARTS) {
3807 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3808 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3809 } else {
3810 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
3811 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
3812 }
Evan Chenge3413162006-01-09 18:33:28 +00003813
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003814 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3815 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3816 DAG.getConstant(32, MVT::i8));
3817 SDOperand Cond = DAG.getNode(X86ISD::CMP, MVT::i32,
3818 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00003819
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003820 SDOperand Hi, Lo;
3821 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
3822 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3823 SmallVector<SDOperand, 4> Ops;
3824 if (Op.getOpcode() == ISD::SHL_PARTS) {
3825 Ops.push_back(Tmp2);
3826 Ops.push_back(Tmp3);
3827 Ops.push_back(CC);
3828 Ops.push_back(Cond);
3829 Hi = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
Evan Chenge3413162006-01-09 18:33:28 +00003830
Evan Chenge3413162006-01-09 18:33:28 +00003831 Ops.clear();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003832 Ops.push_back(Tmp3);
3833 Ops.push_back(Tmp1);
3834 Ops.push_back(CC);
3835 Ops.push_back(Cond);
3836 Lo = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3837 } else {
3838 Ops.push_back(Tmp2);
3839 Ops.push_back(Tmp3);
3840 Ops.push_back(CC);
3841 Ops.push_back(Cond);
3842 Lo = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3843
3844 Ops.clear();
3845 Ops.push_back(Tmp3);
3846 Ops.push_back(Tmp1);
3847 Ops.push_back(CC);
3848 Ops.push_back(Cond);
3849 Hi = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3850 }
3851
3852 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
3853 Ops.clear();
3854 Ops.push_back(Lo);
3855 Ops.push_back(Hi);
3856 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003857}
Evan Chenga3195e82006-01-12 22:54:21 +00003858
Evan Cheng0db9fe62006-04-25 20:13:52 +00003859SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3860 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3861 Op.getOperand(0).getValueType() >= MVT::i16 &&
3862 "Unknown SINT_TO_FP to lower!");
3863
3864 SDOperand Result;
3865 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3866 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3867 MachineFunction &MF = DAG.getMachineFunction();
3868 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3869 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng786225a2006-10-05 23:01:46 +00003870 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003871 StackSlot, NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003872
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003873 // These are really Legal; caller falls through into that case.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00003874 if (SrcVT==MVT::i32 && Op.getValueType() == MVT::f32 && X86ScalarSSEf32)
3875 return Result;
3876 if (SrcVT==MVT::i32 && Op.getValueType() == MVT::f64 && X86ScalarSSEf64)
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003877 return Result;
Dale Johannesen73328d12007-09-19 23:55:34 +00003878 if (SrcVT==MVT::i64 && Op.getValueType() != MVT::f80 &&
3879 Subtarget->is64Bit())
3880 return Result;
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003881
Evan Cheng0db9fe62006-04-25 20:13:52 +00003882 // Build the FILD
Chris Lattner5a88b832007-02-25 07:10:00 +00003883 SDVTList Tys;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00003884 bool useSSE = (X86ScalarSSEf32 && Op.getValueType() == MVT::f32) ||
3885 (X86ScalarSSEf64 && Op.getValueType() == MVT::f64);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003886 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00003887 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3888 else
Dale Johannesen849f2142007-07-03 00:53:03 +00003889 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Chris Lattner5a88b832007-02-25 07:10:00 +00003890 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003891 Ops.push_back(Chain);
3892 Ops.push_back(StackSlot);
3893 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003894 Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003895 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003896
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003897 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003898 Chain = Result.getValue(1);
3899 SDOperand InFlag = Result.getValue(2);
3900
3901 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3902 // shouldn't be necessary except that RFP cannot be live across
3903 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003904 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003905 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003906 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00003907 Tys = DAG.getVTList(MVT::Other);
3908 SmallVector<SDOperand, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00003909 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003910 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003911 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003912 Ops.push_back(DAG.getValueType(Op.getValueType()));
3913 Ops.push_back(InFlag);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003914 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Cheng466685d2006-10-09 20:57:25 +00003915 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003916 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003917
Evan Cheng0db9fe62006-04-25 20:13:52 +00003918 return Result;
3919}
3920
3921SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3922 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3923 "Unknown FP_TO_SINT to lower!");
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003924 SDOperand Result;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003925
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003926 // These are really Legal.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00003927 if (Op.getValueType() == MVT::i32 &&
3928 X86ScalarSSEf32 && Op.getOperand(0).getValueType() == MVT::f32)
3929 return Result;
3930 if (Op.getValueType() == MVT::i32 &&
3931 X86ScalarSSEf64 && Op.getOperand(0).getValueType() == MVT::f64)
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003932 return Result;
Dale Johannesen73328d12007-09-19 23:55:34 +00003933 if (Subtarget->is64Bit() &&
3934 Op.getValueType() == MVT::i64 &&
3935 Op.getOperand(0).getValueType() != MVT::f80)
3936 return Result;
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00003937
Evan Cheng87c89352007-10-15 20:11:21 +00003938 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3939 // stack slot.
3940 MachineFunction &MF = DAG.getMachineFunction();
3941 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3942 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3943 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003944 unsigned Opc;
3945 switch (Op.getValueType()) {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003946 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3947 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3948 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3949 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003950 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003951
Evan Cheng0db9fe62006-04-25 20:13:52 +00003952 SDOperand Chain = DAG.getEntryNode();
3953 SDOperand Value = Op.getOperand(0);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00003954 if ((X86ScalarSSEf32 && Op.getOperand(0).getValueType() == MVT::f32) ||
3955 (X86ScalarSSEf64 && Op.getOperand(0).getValueType() == MVT::f64)) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003956 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Cheng8b2794a2006-10-13 21:14:26 +00003957 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00003958 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Chris Lattner5a88b832007-02-25 07:10:00 +00003959 SDOperand Ops[] = {
3960 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3961 };
3962 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003963 Chain = Value.getValue(1);
3964 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3965 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3966 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003967
Evan Cheng0db9fe62006-04-25 20:13:52 +00003968 // Build the FP_TO_INT*_IN_MEM
Chris Lattner5a88b832007-02-25 07:10:00 +00003969 SDOperand Ops[] = { Chain, Value, StackSlot };
3970 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00003971
Chris Lattner7ef1a4b2007-10-17 06:17:29 +00003972 // Load the result. If this is an i64 load on an x86-32 host, expand the
3973 // load.
3974 if (Op.getValueType() != MVT::i64 || Subtarget->is64Bit())
3975 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
3976
3977 SDOperand Lo = DAG.getLoad(MVT::i32, FIST, StackSlot, NULL, 0);
3978 StackSlot = DAG.getNode(ISD::ADD, StackSlot.getValueType(), StackSlot,
3979 DAG.getConstant(StackSlot.getValueType(), 4));
3980 SDOperand Hi = DAG.getLoad(MVT::i32, FIST, StackSlot, NULL, 0);
3981
3982
3983 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003984}
3985
3986SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3987 MVT::ValueType VT = Op.getValueType();
Dan Gohman20382522007-07-10 00:05:58 +00003988 MVT::ValueType EltVT = VT;
3989 if (MVT::isVector(VT))
3990 EltVT = MVT::getVectorElementType(VT);
3991 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003992 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00003993 if (EltVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00003994 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00003995 CV.push_back(C);
3996 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003997 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00003998 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00003999 CV.push_back(C);
4000 CV.push_back(C);
4001 CV.push_back(C);
4002 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004003 }
Dan Gohmand3006222007-07-27 17:16:43 +00004004 Constant *C = ConstantVector::get(CV);
4005 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4006 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
4007 false, 16);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004008 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4009}
4010
4011SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
4012 MVT::ValueType VT = Op.getValueType();
Dan Gohman20382522007-07-10 00:05:58 +00004013 MVT::ValueType EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00004014 unsigned EltNum = 1;
4015 if (MVT::isVector(VT)) {
Dan Gohman20382522007-07-10 00:05:58 +00004016 EltVT = MVT::getVectorElementType(VT);
Evan Chengd4d01b72007-07-19 23:36:01 +00004017 EltNum = MVT::getVectorNumElements(VT);
4018 }
Dan Gohman20382522007-07-10 00:05:58 +00004019 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004020 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004021 if (EltVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004022 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00004023 CV.push_back(C);
4024 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004025 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004026 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00004027 CV.push_back(C);
4028 CV.push_back(C);
4029 CV.push_back(C);
4030 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004031 }
Dan Gohmand3006222007-07-27 17:16:43 +00004032 Constant *C = ConstantVector::get(CV);
4033 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4034 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
4035 false, 16);
Evan Chengd4d01b72007-07-19 23:36:01 +00004036 if (MVT::isVector(VT)) {
Evan Chengd4d01b72007-07-19 23:36:01 +00004037 return DAG.getNode(ISD::BIT_CONVERT, VT,
4038 DAG.getNode(ISD::XOR, MVT::v2i64,
4039 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4040 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4041 } else {
Evan Chengd4d01b72007-07-19 23:36:01 +00004042 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4043 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004044}
4045
Evan Cheng68c47cb2007-01-05 07:55:56 +00004046SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng73d6cf12007-01-05 21:37:56 +00004047 SDOperand Op0 = Op.getOperand(0);
4048 SDOperand Op1 = Op.getOperand(1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004049 MVT::ValueType VT = Op.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00004050 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng68c47cb2007-01-05 07:55:56 +00004051 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004052
4053 // If second operand is smaller, extend it first.
4054 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
4055 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4056 SrcVT = VT;
Dale Johannesen43421b32007-09-06 18:13:44 +00004057 SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004058 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004059 // And if it is bigger, shrink it first.
4060 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4061 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1);
4062 SrcVT = VT;
4063 SrcTy = MVT::getTypeForValueType(SrcVT);
4064 }
4065
4066 // At this point the operands and the result should have the same
4067 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00004068
Evan Cheng68c47cb2007-01-05 07:55:56 +00004069 // First get the sign bit of second operand.
4070 std::vector<Constant*> CV;
4071 if (SrcVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004072 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 1ULL << 63))));
4073 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004074 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004075 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 1U << 31))));
4076 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4077 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4078 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004079 }
Dan Gohmand3006222007-07-27 17:16:43 +00004080 Constant *C = ConstantVector::get(CV);
4081 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4082 SDOperand Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx, NULL, 0,
4083 false, 16);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004084 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004085
4086 // Shift sign bit right or left if the two operands have different types.
4087 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4088 // Op0 is MVT::f32, Op1 is MVT::f64.
4089 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4090 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4091 DAG.getConstant(32, MVT::i32));
4092 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4093 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
4094 DAG.getConstant(0, getPointerTy()));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004095 }
4096
Evan Cheng73d6cf12007-01-05 21:37:56 +00004097 // Clear first operand sign bit.
4098 CV.clear();
4099 if (VT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004100 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, ~(1ULL << 63)))));
4101 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004102 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004103 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, ~(1U << 31)))));
4104 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4105 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4106 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004107 }
Dan Gohmand3006222007-07-27 17:16:43 +00004108 C = ConstantVector::get(CV);
4109 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4110 SDOperand Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
4111 false, 16);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004112 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
4113
4114 // Or the value with the sign bit.
4115 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004116}
4117
Evan Chenge5f62042007-09-29 00:00:36 +00004118SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00004119 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng1a35edb2007-09-26 00:45:55 +00004120 SDOperand Cond;
Evan Cheng0488db92007-09-25 01:57:46 +00004121 SDOperand Op0 = Op.getOperand(0);
4122 SDOperand Op1 = Op.getOperand(1);
4123 SDOperand CC = Op.getOperand(2);
4124 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4125 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
4126 unsigned X86CC;
4127
Evan Cheng0488db92007-09-25 01:57:46 +00004128 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng1a35edb2007-09-26 00:45:55 +00004129 Op0, Op1, DAG)) {
Evan Chenge5f62042007-09-29 00:00:36 +00004130 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4131 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004132 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng1a35edb2007-09-26 00:45:55 +00004133 }
Evan Cheng0488db92007-09-25 01:57:46 +00004134
4135 assert(isFP && "Illegal integer SetCC!");
4136
Evan Chenge5f62042007-09-29 00:00:36 +00004137 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng0488db92007-09-25 01:57:46 +00004138 switch (SetCCOpcode) {
4139 default: assert(false && "Illegal floating point SetCC!");
4140 case ISD::SETOEQ: { // !PF & ZF
Evan Chenge5f62042007-09-29 00:00:36 +00004141 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004142 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004143 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004144 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4145 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4146 }
4147 case ISD::SETUNE: { // PF | !ZF
Evan Chenge5f62042007-09-29 00:00:36 +00004148 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004149 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004150 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004151 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4152 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4153 }
4154 }
4155}
4156
4157
Evan Cheng0db9fe62006-04-25 20:13:52 +00004158SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00004159 bool addTest = true;
Evan Cheng734503b2006-09-11 02:19:56 +00004160 SDOperand Cond = Op.getOperand(0);
4161 SDOperand CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00004162
Evan Cheng734503b2006-09-11 02:19:56 +00004163 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00004164 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00004165
Evan Cheng3f41d662007-10-08 22:16:29 +00004166 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4167 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00004168 if (Cond.getOpcode() == X86ISD::SETCC) {
4169 CC = Cond.getOperand(0);
4170
Evan Cheng734503b2006-09-11 02:19:56 +00004171 SDOperand Cmp = Cond.getOperand(1);
4172 unsigned Opc = Cmp.getOpcode();
Evan Cheng3f41d662007-10-08 22:16:29 +00004173 MVT::ValueType VT = Op.getValueType();
4174 bool IllegalFPCMov = false;
4175 if (VT == MVT::f32 && !X86ScalarSSEf32)
4176 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
4177 else if (VT == MVT::f64 && !X86ScalarSSEf64)
4178 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Dale Johannesenc274f542007-10-16 18:09:08 +00004179 else if (VT == MVT::f80)
4180 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Evan Chenge5f62042007-09-29 00:00:36 +00004181 if ((Opc == X86ISD::CMP ||
4182 Opc == X86ISD::COMI ||
4183 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng3f41d662007-10-08 22:16:29 +00004184 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00004185 addTest = false;
4186 }
4187 }
4188
4189 if (addTest) {
4190 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng3f41d662007-10-08 22:16:29 +00004191 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng0488db92007-09-25 01:57:46 +00004192 }
4193
4194 const MVT::ValueType *VTs = DAG.getNodeValueTypes(Op.getValueType(),
4195 MVT::Flag);
4196 SmallVector<SDOperand, 4> Ops;
4197 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4198 // condition is true.
4199 Ops.push_back(Op.getOperand(2));
4200 Ops.push_back(Op.getOperand(1));
4201 Ops.push_back(CC);
4202 Ops.push_back(Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004203 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00004204}
4205
Evan Cheng0db9fe62006-04-25 20:13:52 +00004206SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00004207 bool addTest = true;
4208 SDOperand Chain = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004209 SDOperand Cond = Op.getOperand(1);
4210 SDOperand Dest = Op.getOperand(2);
4211 SDOperand CC;
Evan Cheng734503b2006-09-11 02:19:56 +00004212
Evan Cheng0db9fe62006-04-25 20:13:52 +00004213 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00004214 Cond = LowerSETCC(Cond, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004215
Evan Cheng3f41d662007-10-08 22:16:29 +00004216 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4217 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004218 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00004219 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004220
Evan Cheng734503b2006-09-11 02:19:56 +00004221 SDOperand Cmp = Cond.getOperand(1);
4222 unsigned Opc = Cmp.getOpcode();
Evan Chenge5f62042007-09-29 00:00:36 +00004223 if (Opc == X86ISD::CMP ||
4224 Opc == X86ISD::COMI ||
4225 Opc == X86ISD::UCOMI) {
Evan Cheng3f41d662007-10-08 22:16:29 +00004226 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00004227 addTest = false;
4228 }
4229 }
4230
4231 if (addTest) {
4232 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Chenge5f62042007-09-29 00:00:36 +00004233 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng0488db92007-09-25 01:57:46 +00004234 }
Evan Chenge5f62042007-09-29 00:00:36 +00004235 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng0488db92007-09-25 01:57:46 +00004236 Chain, Op.getOperand(2), CC, Cond);
4237}
4238
Evan Cheng32fe1032006-05-25 00:59:30 +00004239SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004240 unsigned CallingConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4241 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004242
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004243 if (Subtarget->is64Bit())
4244 if(CallingConv==CallingConv::Fast && isTailCall && PerformTailCallOpt)
4245 return LowerX86_TailCallTo(Op, DAG, CallingConv);
4246 else
4247 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng32fe1032006-05-25 00:59:30 +00004248 else
Anton Korobeynikovf8248682006-09-20 22:03:51 +00004249 switch (CallingConv) {
Chris Lattnerf38f5432006-09-27 18:29:38 +00004250 default:
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004251 assert(0 && "Unsupported calling convention");
Chris Lattnerf38f5432006-09-27 18:29:38 +00004252 case CallingConv::Fast:
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004253 if (isTailCall && PerformTailCallOpt)
4254 return LowerX86_TailCallTo(Op, DAG, CallingConv);
4255 else
4256 return LowerCCCCallTo(Op,DAG, CallingConv);
Chris Lattnerf38f5432006-09-27 18:29:38 +00004257 case CallingConv::C:
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004258 case CallingConv::X86_StdCall:
Chris Lattner09c75a42007-02-25 09:06:15 +00004259 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerf38f5432006-09-27 18:29:38 +00004260 case CallingConv::X86_FastCall:
Chris Lattner09c75a42007-02-25 09:06:15 +00004261 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikovf8248682006-09-20 22:03:51 +00004262 }
Evan Cheng32fe1032006-05-25 00:59:30 +00004263}
4264
Anton Korobeynikove060b532007-04-17 19:34:00 +00004265
4266// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
4267// Calls to _alloca is needed to probe the stack when allocating more than 4k
4268// bytes in one go. Touching the stack at 4K increments is necessary to ensure
4269// that the guard pages used by the OS virtual memory manager are allocated in
4270// correct sequence.
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004271SDOperand
4272X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
4273 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00004274 assert(Subtarget->isTargetCygMing() &&
4275 "This should be used only on Cygwin/Mingw targets");
4276
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004277 // Get the inputs.
4278 SDOperand Chain = Op.getOperand(0);
4279 SDOperand Size = Op.getOperand(1);
4280 // FIXME: Ensure alignment here
4281
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004282 SDOperand Flag;
4283
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004284 MVT::ValueType IntPtr = getPointerTy();
4285 MVT::ValueType SPTy = (Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004286
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004287 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
4288 Flag = Chain.getValue(1);
4289
4290 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4291 SDOperand Ops[] = { Chain,
4292 DAG.getTargetExternalSymbol("_alloca", IntPtr),
4293 DAG.getRegister(X86::EAX, IntPtr),
4294 Flag };
4295 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 4);
4296 Flag = Chain.getValue(1);
4297
4298 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004299
4300 std::vector<MVT::ValueType> Tys;
4301 Tys.push_back(SPTy);
4302 Tys.push_back(MVT::Other);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004303 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
4304 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004305}
4306
Evan Cheng1bc78042006-04-26 01:20:17 +00004307SDOperand
4308X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chenge8bd0a32006-06-06 23:30:24 +00004309 MachineFunction &MF = DAG.getMachineFunction();
4310 const Function* Fn = MF.getFunction();
4311 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov317848f2007-01-03 11:43:14 +00004312 Subtarget->isTargetCygMing() &&
Evan Chengb12223e2006-06-09 06:24:42 +00004313 Fn->getName() == "main")
Chris Lattnerd15dff22007-04-17 17:21:52 +00004314 MF.getInfo<X86MachineFunctionInfo>()->setForceFramePointer(true);
Evan Chenge8bd0a32006-06-06 23:30:24 +00004315
Evan Cheng25caf632006-05-23 21:06:34 +00004316 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng25ab6902006-09-08 06:48:29 +00004317 if (Subtarget->is64Bit())
4318 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00004319 else
Anton Korobeynikovf8248682006-09-20 22:03:51 +00004320 switch(CC) {
Chris Lattnerf38f5432006-09-27 18:29:38 +00004321 default:
4322 assert(0 && "Unsupported calling convention");
4323 case CallingConv::Fast:
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004324 return LowerCCCArguments(Op,DAG, true);
Anton Korobeynikovf8248682006-09-20 22:03:51 +00004325 // Falls through
Chris Lattnerf38f5432006-09-27 18:29:38 +00004326 case CallingConv::C:
Anton Korobeynikovf8248682006-09-20 22:03:51 +00004327 return LowerCCCArguments(Op, DAG);
Chris Lattnerf38f5432006-09-27 18:29:38 +00004328 case CallingConv::X86_StdCall:
Chris Lattnerd15dff22007-04-17 17:21:52 +00004329 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00004330 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerf38f5432006-09-27 18:29:38 +00004331 case CallingConv::X86_FastCall:
Chris Lattnerd15dff22007-04-17 17:21:52 +00004332 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(FastCall);
Chris Lattner2db39b82007-02-28 06:05:16 +00004333 return LowerFastCCArguments(Op, DAG);
Anton Korobeynikovf8248682006-09-20 22:03:51 +00004334 }
Evan Cheng1bc78042006-04-26 01:20:17 +00004335}
4336
Evan Cheng0db9fe62006-04-25 20:13:52 +00004337SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4338 SDOperand InFlag(0, 0);
4339 SDOperand Chain = Op.getOperand(0);
4340 unsigned Align =
4341 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4342 if (Align == 0) Align = 1;
4343
4344 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Rafael Espindola6b83b5d2007-08-27 10:18:20 +00004345 // If not DWORD aligned or size is more than the threshold, call memset.
Rafael Espindola44c82652007-08-27 17:48:26 +00004346 // The libc version is likely to be faster for these cases. It can use the
4347 // address value and run time information about the CPU.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004348 if ((Align & 3) != 0 ||
Rafael Espindolafc05f402007-10-31 11:52:06 +00004349 (I && I->getValue() > Subtarget->getMaxInlineSizeThreshold())) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004350 MVT::ValueType IntPtr = getPointerTy();
Owen Andersona69571c2006-05-03 01:29:57 +00004351 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004352 TargetLowering::ArgListTy Args;
4353 TargetLowering::ArgListEntry Entry;
4354 Entry.Node = Op.getOperand(1);
4355 Entry.Ty = IntPtrTy;
Reid Spencer47857812006-12-31 05:55:36 +00004356 Args.push_back(Entry);
Reid Spenceraff93872007-01-03 17:24:59 +00004357 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencer47857812006-12-31 05:55:36 +00004358 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4359 Entry.Ty = IntPtrTy;
Reid Spencer47857812006-12-31 05:55:36 +00004360 Args.push_back(Entry);
4361 Entry.Node = Op.getOperand(3);
4362 Args.push_back(Entry);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004363 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencer47857812006-12-31 05:55:36 +00004364 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004365 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
4366 return CallResult.second;
Evan Cheng48090aa2006-03-21 23:01:21 +00004367 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00004368
Evan Cheng0db9fe62006-04-25 20:13:52 +00004369 MVT::ValueType AVT;
4370 SDOperand Count;
4371 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4372 unsigned BytesLeft = 0;
4373 bool TwoRepStos = false;
4374 if (ValC) {
4375 unsigned ValReg;
Evan Cheng25ab6902006-09-08 06:48:29 +00004376 uint64_t Val = ValC->getValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004377
Evan Cheng0db9fe62006-04-25 20:13:52 +00004378 // If the value is a constant, then we can potentially use larger sets.
4379 switch (Align & 3) {
4380 case 2: // WORD aligned
4381 AVT = MVT::i16;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004382 ValReg = X86::AX;
Evan Cheng25ab6902006-09-08 06:48:29 +00004383 Val = (Val << 8) | Val;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004384 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00004385 case 0: // DWORD aligned
Evan Cheng0db9fe62006-04-25 20:13:52 +00004386 AVT = MVT::i32;
Evan Cheng25ab6902006-09-08 06:48:29 +00004387 ValReg = X86::EAX;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004388 Val = (Val << 8) | Val;
4389 Val = (Val << 16) | Val;
Evan Cheng25ab6902006-09-08 06:48:29 +00004390 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4391 AVT = MVT::i64;
4392 ValReg = X86::RAX;
4393 Val = (Val << 32) | Val;
4394 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004395 break;
4396 default: // Byte aligned
4397 AVT = MVT::i8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004398 ValReg = X86::AL;
Evan Cheng25ab6902006-09-08 06:48:29 +00004399 Count = Op.getOperand(3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004400 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00004401 }
4402
Evan Cheng25ab6902006-09-08 06:48:29 +00004403 if (AVT > MVT::i8) {
4404 if (I) {
4405 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4406 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4407 BytesLeft = I->getValue() % UBytes;
4408 } else {
4409 assert(AVT >= MVT::i32 &&
4410 "Do not use rep;stos if not at least DWORD aligned");
4411 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4412 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4413 TwoRepStos = true;
4414 }
4415 }
4416
Evan Cheng0db9fe62006-04-25 20:13:52 +00004417 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4418 InFlag);
4419 InFlag = Chain.getValue(1);
4420 } else {
4421 AVT = MVT::i8;
4422 Count = Op.getOperand(3);
4423 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4424 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00004425 }
Evan Chengc78d3b42006-04-24 18:01:45 +00004426
Evan Cheng25ab6902006-09-08 06:48:29 +00004427 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4428 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004429 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004430 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4431 Op.getOperand(1), InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004432 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00004433
Chris Lattnerd96d0722007-02-25 06:40:16 +00004434 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004435 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004436 Ops.push_back(Chain);
4437 Ops.push_back(DAG.getValueType(AVT));
4438 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004439 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00004440
Evan Cheng0db9fe62006-04-25 20:13:52 +00004441 if (TwoRepStos) {
4442 InFlag = Chain.getValue(1);
4443 Count = Op.getOperand(3);
4444 MVT::ValueType CVT = Count.getValueType();
4445 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00004446 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4447 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4448 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004449 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00004450 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004451 Ops.clear();
4452 Ops.push_back(Chain);
4453 Ops.push_back(DAG.getValueType(MVT::i8));
4454 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004455 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004456 } else if (BytesLeft) {
Evan Cheng25ab6902006-09-08 06:48:29 +00004457 // Issue stores for the last 1 - 7 bytes.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004458 SDOperand Value;
4459 unsigned Val = ValC->getValue() & 255;
4460 unsigned Offset = I->getValue() - BytesLeft;
4461 SDOperand DstAddr = Op.getOperand(1);
4462 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng25ab6902006-09-08 06:48:29 +00004463 if (BytesLeft >= 4) {
4464 Val = (Val << 8) | Val;
4465 Val = (Val << 16) | Val;
4466 Value = DAG.getConstant(Val, MVT::i32);
Evan Cheng786225a2006-10-05 23:01:46 +00004467 Chain = DAG.getStore(Chain, Value,
4468 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4469 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004470 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004471 BytesLeft -= 4;
4472 Offset += 4;
4473 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004474 if (BytesLeft >= 2) {
4475 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Cheng786225a2006-10-05 23:01:46 +00004476 Chain = DAG.getStore(Chain, Value,
4477 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4478 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004479 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004480 BytesLeft -= 2;
4481 Offset += 2;
Evan Cheng386031a2006-03-24 07:29:27 +00004482 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004483 if (BytesLeft == 1) {
4484 Value = DAG.getConstant(Val, MVT::i8);
Evan Cheng786225a2006-10-05 23:01:46 +00004485 Chain = DAG.getStore(Chain, Value,
4486 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4487 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004488 NULL, 0);
Evan Chengba05f722006-04-21 23:03:30 +00004489 }
Evan Cheng386031a2006-03-24 07:29:27 +00004490 }
Evan Cheng11e15b32006-04-03 20:53:28 +00004491
Evan Cheng0db9fe62006-04-25 20:13:52 +00004492 return Chain;
4493}
Evan Cheng11e15b32006-04-03 20:53:28 +00004494
Rafael Espindola068317b2007-09-28 12:53:01 +00004495SDOperand X86TargetLowering::LowerMEMCPYInline(SDOperand Chain,
4496 SDOperand Dest,
4497 SDOperand Source,
4498 unsigned Size,
4499 unsigned Align,
4500 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004501 MVT::ValueType AVT;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004502 unsigned BytesLeft = 0;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004503 switch (Align & 3) {
4504 case 2: // WORD aligned
4505 AVT = MVT::i16;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004506 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00004507 case 0: // DWORD aligned
Evan Cheng0db9fe62006-04-25 20:13:52 +00004508 AVT = MVT::i32;
Evan Cheng25ab6902006-09-08 06:48:29 +00004509 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4510 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004511 break;
4512 default: // Byte aligned
4513 AVT = MVT::i8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004514 break;
4515 }
4516
Rafael Espindola068317b2007-09-28 12:53:01 +00004517 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4518 SDOperand Count = DAG.getConstant(Size / UBytes, getPointerTy());
4519 BytesLeft = Size % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00004520
Evan Cheng0db9fe62006-04-25 20:13:52 +00004521 SDOperand InFlag(0, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004522 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4523 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004524 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004525 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Rafael Espindola068317b2007-09-28 12:53:01 +00004526 Dest, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004527 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004528 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Rafael Espindola068317b2007-09-28 12:53:01 +00004529 Source, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004530 InFlag = Chain.getValue(1);
4531
Chris Lattnerd96d0722007-02-25 06:40:16 +00004532 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004533 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004534 Ops.push_back(Chain);
4535 Ops.push_back(DAG.getValueType(AVT));
4536 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004537 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004538
Rafael Espindola068317b2007-09-28 12:53:01 +00004539 if (BytesLeft) {
Evan Cheng25ab6902006-09-08 06:48:29 +00004540 // Issue loads and stores for the last 1 - 7 bytes.
Rafael Espindola068317b2007-09-28 12:53:01 +00004541 unsigned Offset = Size - BytesLeft;
4542 SDOperand DstAddr = Dest;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004543 MVT::ValueType DstVT = DstAddr.getValueType();
Rafael Espindola068317b2007-09-28 12:53:01 +00004544 SDOperand SrcAddr = Source;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004545 MVT::ValueType SrcVT = SrcAddr.getValueType();
4546 SDOperand Value;
Evan Cheng25ab6902006-09-08 06:48:29 +00004547 if (BytesLeft >= 4) {
4548 Value = DAG.getLoad(MVT::i32, Chain,
4549 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4550 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004551 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004552 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004553 Chain = DAG.getStore(Chain, Value,
4554 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4555 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004556 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004557 BytesLeft -= 4;
4558 Offset += 4;
4559 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004560 if (BytesLeft >= 2) {
4561 Value = DAG.getLoad(MVT::i16, Chain,
4562 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4563 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004564 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004565 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004566 Chain = DAG.getStore(Chain, Value,
4567 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4568 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004569 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004570 BytesLeft -= 2;
4571 Offset += 2;
Evan Chengb067a1e2006-03-31 19:22:53 +00004572 }
4573
Evan Cheng0db9fe62006-04-25 20:13:52 +00004574 if (BytesLeft == 1) {
4575 Value = DAG.getLoad(MVT::i8, Chain,
4576 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4577 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004578 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004579 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004580 Chain = DAG.getStore(Chain, Value,
4581 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4582 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004583 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004584 }
Evan Chengb067a1e2006-03-31 19:22:53 +00004585 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004586
4587 return Chain;
4588}
4589
4590SDOperand
4591X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnerd96d0722007-02-25 06:40:16 +00004592 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004593 SDOperand TheOp = Op.getOperand(0);
4594 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004595 if (Subtarget->is64Bit()) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004596 SDOperand Copy1 =
4597 DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004598 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4599 MVT::i64, Copy1.getValue(2));
4600 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4601 DAG.getConstant(32, MVT::i8));
Chris Lattner5a88b832007-02-25 07:10:00 +00004602 SDOperand Ops[] = {
4603 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4604 };
Chris Lattnerd96d0722007-02-25 06:40:16 +00004605
4606 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner5a88b832007-02-25 07:10:00 +00004607 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004608 }
Chris Lattner5a88b832007-02-25 07:10:00 +00004609
4610 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4611 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4612 MVT::i32, Copy1.getValue(2));
4613 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4614 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4615 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004616}
4617
4618SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00004619 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4620
Evan Cheng25ab6902006-09-08 06:48:29 +00004621 if (!Subtarget->is64Bit()) {
4622 // vastart just stores the address of the VarArgsFrameIndex slot into the
4623 // memory location argument.
4624 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Cheng8b2794a2006-10-13 21:14:26 +00004625 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4626 SV->getOffset());
Evan Cheng25ab6902006-09-08 06:48:29 +00004627 }
4628
4629 // __va_list_tag:
4630 // gp_offset (0 - 6 * 8)
4631 // fp_offset (48 - 48 + 8 * 16)
4632 // overflow_arg_area (point to parameters coming in memory).
4633 // reg_save_area
Chris Lattner5a88b832007-02-25 07:10:00 +00004634 SmallVector<SDOperand, 8> MemOps;
Evan Cheng25ab6902006-09-08 06:48:29 +00004635 SDOperand FIN = Op.getOperand(1);
4636 // Store gp_offset
Evan Cheng786225a2006-10-05 23:01:46 +00004637 SDOperand Store = DAG.getStore(Op.getOperand(0),
4638 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004639 FIN, SV->getValue(), SV->getOffset());
Evan Cheng25ab6902006-09-08 06:48:29 +00004640 MemOps.push_back(Store);
4641
4642 // Store fp_offset
4643 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4644 DAG.getConstant(4, getPointerTy()));
Evan Cheng786225a2006-10-05 23:01:46 +00004645 Store = DAG.getStore(Op.getOperand(0),
4646 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004647 FIN, SV->getValue(), SV->getOffset());
Evan Cheng25ab6902006-09-08 06:48:29 +00004648 MemOps.push_back(Store);
4649
4650 // Store ptr to overflow_arg_area
4651 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4652 DAG.getConstant(4, getPointerTy()));
4653 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Cheng8b2794a2006-10-13 21:14:26 +00004654 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4655 SV->getOffset());
Evan Cheng25ab6902006-09-08 06:48:29 +00004656 MemOps.push_back(Store);
4657
4658 // Store ptr to reg_save_area.
4659 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4660 DAG.getConstant(8, getPointerTy()));
4661 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Cheng8b2794a2006-10-13 21:14:26 +00004662 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4663 SV->getOffset());
Evan Cheng25ab6902006-09-08 06:48:29 +00004664 MemOps.push_back(Store);
4665 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004666}
4667
Evan Chengae642192007-03-02 23:16:35 +00004668SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4669 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4670 SDOperand Chain = Op.getOperand(0);
4671 SDOperand DstPtr = Op.getOperand(1);
4672 SDOperand SrcPtr = Op.getOperand(2);
4673 SrcValueSDNode *DstSV = cast<SrcValueSDNode>(Op.getOperand(3));
4674 SrcValueSDNode *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4));
4675
4676 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr,
4677 SrcSV->getValue(), SrcSV->getOffset());
4678 Chain = SrcPtr.getValue(1);
4679 for (unsigned i = 0; i < 3; ++i) {
4680 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr,
4681 SrcSV->getValue(), SrcSV->getOffset());
4682 Chain = Val.getValue(1);
4683 Chain = DAG.getStore(Chain, Val, DstPtr,
4684 DstSV->getValue(), DstSV->getOffset());
4685 if (i == 2)
4686 break;
4687 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
4688 DAG.getConstant(8, getPointerTy()));
4689 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
4690 DAG.getConstant(8, getPointerTy()));
4691 }
4692 return Chain;
4693}
4694
Evan Cheng0db9fe62006-04-25 20:13:52 +00004695SDOperand
4696X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4697 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4698 switch (IntNo) {
4699 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng6be2c582006-04-05 23:38:46 +00004700 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004701 case Intrinsic::x86_sse_comieq_ss:
4702 case Intrinsic::x86_sse_comilt_ss:
4703 case Intrinsic::x86_sse_comile_ss:
4704 case Intrinsic::x86_sse_comigt_ss:
4705 case Intrinsic::x86_sse_comige_ss:
4706 case Intrinsic::x86_sse_comineq_ss:
4707 case Intrinsic::x86_sse_ucomieq_ss:
4708 case Intrinsic::x86_sse_ucomilt_ss:
4709 case Intrinsic::x86_sse_ucomile_ss:
4710 case Intrinsic::x86_sse_ucomigt_ss:
4711 case Intrinsic::x86_sse_ucomige_ss:
4712 case Intrinsic::x86_sse_ucomineq_ss:
4713 case Intrinsic::x86_sse2_comieq_sd:
4714 case Intrinsic::x86_sse2_comilt_sd:
4715 case Intrinsic::x86_sse2_comile_sd:
4716 case Intrinsic::x86_sse2_comigt_sd:
4717 case Intrinsic::x86_sse2_comige_sd:
4718 case Intrinsic::x86_sse2_comineq_sd:
4719 case Intrinsic::x86_sse2_ucomieq_sd:
4720 case Intrinsic::x86_sse2_ucomilt_sd:
4721 case Intrinsic::x86_sse2_ucomile_sd:
4722 case Intrinsic::x86_sse2_ucomigt_sd:
4723 case Intrinsic::x86_sse2_ucomige_sd:
4724 case Intrinsic::x86_sse2_ucomineq_sd: {
4725 unsigned Opc = 0;
4726 ISD::CondCode CC = ISD::SETCC_INVALID;
4727 switch (IntNo) {
4728 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004729 case Intrinsic::x86_sse_comieq_ss:
4730 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004731 Opc = X86ISD::COMI;
4732 CC = ISD::SETEQ;
4733 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00004734 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004735 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004736 Opc = X86ISD::COMI;
4737 CC = ISD::SETLT;
4738 break;
4739 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004740 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004741 Opc = X86ISD::COMI;
4742 CC = ISD::SETLE;
4743 break;
4744 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004745 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004746 Opc = X86ISD::COMI;
4747 CC = ISD::SETGT;
4748 break;
4749 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004750 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004751 Opc = X86ISD::COMI;
4752 CC = ISD::SETGE;
4753 break;
4754 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004755 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004756 Opc = X86ISD::COMI;
4757 CC = ISD::SETNE;
4758 break;
4759 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004760 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004761 Opc = X86ISD::UCOMI;
4762 CC = ISD::SETEQ;
4763 break;
4764 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004765 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004766 Opc = X86ISD::UCOMI;
4767 CC = ISD::SETLT;
4768 break;
4769 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004770 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004771 Opc = X86ISD::UCOMI;
4772 CC = ISD::SETLE;
4773 break;
4774 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004775 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004776 Opc = X86ISD::UCOMI;
4777 CC = ISD::SETGT;
4778 break;
4779 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004780 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004781 Opc = X86ISD::UCOMI;
4782 CC = ISD::SETGE;
4783 break;
4784 case Intrinsic::x86_sse_ucomineq_ss:
4785 case Intrinsic::x86_sse2_ucomineq_sd:
4786 Opc = X86ISD::UCOMI;
4787 CC = ISD::SETNE;
4788 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00004789 }
Evan Cheng734503b2006-09-11 02:19:56 +00004790
Evan Cheng0db9fe62006-04-25 20:13:52 +00004791 unsigned X86CC;
Chris Lattnerf9570512006-09-13 03:22:10 +00004792 SDOperand LHS = Op.getOperand(1);
4793 SDOperand RHS = Op.getOperand(2);
4794 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00004795
Evan Chenge5f62042007-09-29 00:00:36 +00004796 SDOperand Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
4797 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
4798 DAG.getConstant(X86CC, MVT::i8), Cond);
4799 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00004800 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00004801 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004802}
Evan Cheng72261582005-12-20 06:22:03 +00004803
Nate Begemanbcc5f362007-01-29 22:58:52 +00004804SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4805 // Depths > 0 not supported yet!
4806 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4807 return SDOperand();
4808
4809 // Just load the return address
4810 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4811 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4812}
4813
4814SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4815 // Depths > 0 not supported yet!
4816 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4817 return SDOperand();
4818
4819 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4820 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4821 DAG.getConstant(4, getPointerTy()));
4822}
4823
Anton Korobeynikov2365f512007-07-14 14:06:15 +00004824SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
4825 SelectionDAG &DAG) {
4826 // Is not yet supported on x86-64
4827 if (Subtarget->is64Bit())
4828 return SDOperand();
4829
4830 return DAG.getConstant(8, getPointerTy());
4831}
4832
4833SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
4834{
4835 assert(!Subtarget->is64Bit() &&
4836 "Lowering of eh_return builtin is not supported yet on x86-64");
4837
4838 MachineFunction &MF = DAG.getMachineFunction();
4839 SDOperand Chain = Op.getOperand(0);
4840 SDOperand Offset = Op.getOperand(1);
4841 SDOperand Handler = Op.getOperand(2);
4842
4843 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
4844 getPointerTy());
4845
4846 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
4847 DAG.getConstant(-4UL, getPointerTy()));
4848 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
4849 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
4850 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
4851 MF.addLiveOut(X86::ECX);
4852
4853 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
4854 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
4855}
4856
Duncan Sandsb116fac2007-07-27 20:02:49 +00004857SDOperand X86TargetLowering::LowerTRAMPOLINE(SDOperand Op,
4858 SelectionDAG &DAG) {
4859 SDOperand Root = Op.getOperand(0);
4860 SDOperand Trmp = Op.getOperand(1); // trampoline
4861 SDOperand FPtr = Op.getOperand(2); // nested function
4862 SDOperand Nest = Op.getOperand(3); // 'nest' parameter value
4863
4864 SrcValueSDNode *TrmpSV = cast<SrcValueSDNode>(Op.getOperand(4));
4865
4866 if (Subtarget->is64Bit()) {
4867 return SDOperand(); // not yet supported
4868 } else {
4869 Function *Func = (Function *)
4870 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
4871 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00004872 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00004873
4874 switch (CC) {
4875 default:
4876 assert(0 && "Unsupported calling convention");
4877 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00004878 case CallingConv::X86_StdCall: {
4879 // Pass 'nest' parameter in ECX.
4880 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00004881 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00004882
4883 // Check that ECX wasn't needed by an 'inreg' parameter.
4884 const FunctionType *FTy = Func->getFunctionType();
4885 const ParamAttrsList *Attrs = FTy->getParamAttrs();
4886
4887 if (Attrs && !Func->isVarArg()) {
4888 unsigned InRegCount = 0;
4889 unsigned Idx = 1;
4890
4891 for (FunctionType::param_iterator I = FTy->param_begin(),
4892 E = FTy->param_end(); I != E; ++I, ++Idx)
4893 if (Attrs->paramHasAttr(Idx, ParamAttr::InReg))
4894 // FIXME: should only count parameters that are lowered to integers.
4895 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
4896
4897 if (InRegCount > 2) {
4898 cerr << "Nest register in use - reduce number of inreg parameters!\n";
4899 abort();
4900 }
4901 }
4902 break;
4903 }
4904 case CallingConv::X86_FastCall:
4905 // Pass 'nest' parameter in EAX.
4906 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00004907 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00004908 break;
4909 }
4910
Duncan Sandsee465742007-08-29 19:01:20 +00004911 const X86InstrInfo *TII =
4912 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
4913
Duncan Sandsb116fac2007-07-27 20:02:49 +00004914 SDOperand OutChains[4];
4915 SDOperand Addr, Disp;
4916
4917 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
4918 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
4919
Duncan Sandsee465742007-08-29 19:01:20 +00004920 unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
4921 unsigned char N86Reg = ((X86RegisterInfo&)RegInfo).getX86RegNum(NestReg);
4922 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Duncan Sandsb116fac2007-07-27 20:02:49 +00004923 Trmp, TrmpSV->getValue(), TrmpSV->getOffset());
4924
4925 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
4926 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpSV->getValue(),
4927 TrmpSV->getOffset() + 1, false, 1);
4928
Duncan Sandsee465742007-08-29 19:01:20 +00004929 unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsb116fac2007-07-27 20:02:49 +00004930 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
4931 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
4932 TrmpSV->getValue() + 5, TrmpSV->getOffset());
4933
4934 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
4935 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpSV->getValue(),
4936 TrmpSV->getOffset() + 6, false, 1);
4937
Duncan Sandsf7331b32007-09-11 14:10:23 +00004938 SDOperand Ops[] =
4939 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
4940 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsb116fac2007-07-27 20:02:49 +00004941 }
4942}
4943
Evan Cheng0db9fe62006-04-25 20:13:52 +00004944/// LowerOperation - Provide custom lowering hooks for some operations.
4945///
4946SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4947 switch (Op.getOpcode()) {
4948 default: assert(0 && "Should not custom lower this!");
4949 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4950 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4951 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4952 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4953 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4954 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4955 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004956 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004957 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4958 case ISD::SHL_PARTS:
4959 case ISD::SRA_PARTS:
4960 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4961 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4962 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4963 case ISD::FABS: return LowerFABS(Op, DAG);
4964 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004965 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00004966 case ISD::SETCC: return LowerSETCC(Op, DAG);
4967 case ISD::SELECT: return LowerSELECT(Op, DAG);
4968 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004969 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00004970 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004971 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00004972 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004973 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4974 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4975 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4976 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00004977 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004978 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00004979 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4980 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00004981 case ISD::FRAME_TO_ARGS_OFFSET:
4982 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004983 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00004984 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00004985 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004986 }
Jim Laskey62819f32007-02-21 22:54:50 +00004987 return SDOperand();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004988}
4989
Evan Cheng72261582005-12-20 06:22:03 +00004990const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4991 switch (Opcode) {
4992 default: return NULL;
Evan Chenge3413162006-01-09 18:33:28 +00004993 case X86ISD::SHLD: return "X86ISD::SHLD";
4994 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00004995 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00004996 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00004997 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00004998 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00004999 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00005000 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00005001 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
5002 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
5003 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00005004 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00005005 case X86ISD::FST: return "X86ISD::FST";
5006 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chengb077b842005-12-21 02:39:21 +00005007 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng72261582005-12-20 06:22:03 +00005008 case X86ISD::CALL: return "X86ISD::CALL";
5009 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
5010 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
5011 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00005012 case X86ISD::COMI: return "X86ISD::COMI";
5013 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00005014 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00005015 case X86ISD::CMOV: return "X86ISD::CMOV";
5016 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00005017 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00005018 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
5019 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00005020 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00005021 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chengbc4832b2006-03-24 23:15:12 +00005022 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengb067a1e2006-03-31 19:22:53 +00005023 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng653159f2006-03-31 21:55:24 +00005024 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng8ca29322006-11-10 21:43:37 +00005025 case X86ISD::FMAX: return "X86ISD::FMAX";
5026 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00005027 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
5028 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005029 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
5030 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005031 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005032 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Evan Cheng72261582005-12-20 06:22:03 +00005033 }
5034}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005035
Chris Lattnerc9addb72007-03-30 23:15:24 +00005036// isLegalAddressingMode - Return true if the addressing mode represented
5037// by AM is legal for this target, for a load/store of the specified type.
5038bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
5039 const Type *Ty) const {
5040 // X86 supports extremely general addressing modes.
5041
5042 // X86 allows a sign-extended 32-bit immediate field as a displacement.
5043 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
5044 return false;
5045
5046 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00005047 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00005048 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
5049 return false;
Evan Cheng52787842007-08-01 23:46:47 +00005050
5051 // X86-64 only supports addr of globals in small code model.
5052 if (Subtarget->is64Bit()) {
5053 if (getTargetMachine().getCodeModel() != CodeModel::Small)
5054 return false;
5055 // If lower 4G is not available, then we must use rip-relative addressing.
5056 if (AM.BaseOffs || AM.Scale > 1)
5057 return false;
5058 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00005059 }
5060
5061 switch (AM.Scale) {
5062 case 0:
5063 case 1:
5064 case 2:
5065 case 4:
5066 case 8:
5067 // These scales always work.
5068 break;
5069 case 3:
5070 case 5:
5071 case 9:
5072 // These scales are formed with basereg+scalereg. Only accept if there is
5073 // no basereg yet.
5074 if (AM.HasBaseReg)
5075 return false;
5076 break;
5077 default: // Other stuff never works.
5078 return false;
5079 }
5080
5081 return true;
5082}
5083
5084
Evan Cheng2bd122c2007-10-26 01:56:11 +00005085bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
5086 if (!Ty1->isInteger() || !Ty2->isInteger())
5087 return false;
Evan Chenge127a732007-10-29 07:57:50 +00005088 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
5089 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
5090 if (NumBits1 <= NumBits2)
5091 return false;
5092 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00005093}
5094
Evan Cheng3c3ddb32007-10-29 19:58:20 +00005095bool X86TargetLowering::isTruncateFree(MVT::ValueType VT1,
5096 MVT::ValueType VT2) const {
5097 if (!MVT::isInteger(VT1) || !MVT::isInteger(VT2))
5098 return false;
5099 unsigned NumBits1 = MVT::getSizeInBits(VT1);
5100 unsigned NumBits2 = MVT::getSizeInBits(VT2);
5101 if (NumBits1 <= NumBits2)
5102 return false;
5103 return Subtarget->is64Bit() || NumBits1 < 64;
5104}
Evan Cheng2bd122c2007-10-26 01:56:11 +00005105
Evan Cheng60c07e12006-07-05 22:17:51 +00005106/// isShuffleMaskLegal - Targets can use this to indicate that they only
5107/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5108/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5109/// are assumed to be legal.
5110bool
5111X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
5112 // Only do shuffles on 128-bit vector types for now.
5113 if (MVT::getSizeInBits(VT) == 64) return false;
5114 return (Mask.Val->getNumOperands() <= 4 ||
Evan Cheng49892af2007-06-19 00:02:56 +00005115 isIdentityMask(Mask.Val) ||
5116 isIdentityMask(Mask.Val, true) ||
Evan Cheng60c07e12006-07-05 22:17:51 +00005117 isSplatMask(Mask.Val) ||
5118 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
5119 X86::isUNPCKLMask(Mask.Val) ||
Evan Cheng49892af2007-06-19 00:02:56 +00005120 X86::isUNPCKHMask(Mask.Val) ||
Evan Cheng60c07e12006-07-05 22:17:51 +00005121 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Evan Cheng49892af2007-06-19 00:02:56 +00005122 X86::isUNPCKH_v_undef_Mask(Mask.Val));
Evan Cheng60c07e12006-07-05 22:17:51 +00005123}
5124
5125bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
5126 MVT::ValueType EVT,
5127 SelectionDAG &DAG) const {
5128 unsigned NumElts = BVOps.size();
5129 // Only do shuffles on 128-bit vector types for now.
5130 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
5131 if (NumElts == 2) return true;
5132 if (NumElts == 4) {
Chris Lattner5a88b832007-02-25 07:10:00 +00005133 return (isMOVLMask(&BVOps[0], 4) ||
5134 isCommutedMOVL(&BVOps[0], 4, true) ||
5135 isSHUFPMask(&BVOps[0], 4) ||
5136 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng60c07e12006-07-05 22:17:51 +00005137 }
5138 return false;
5139}
5140
5141//===----------------------------------------------------------------------===//
5142// X86 Scheduler Hooks
5143//===----------------------------------------------------------------------===//
5144
5145MachineBasicBlock *
5146X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
5147 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005148 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00005149 switch (MI->getOpcode()) {
5150 default: assert(false && "Unexpected instr type to insert");
5151 case X86::CMOV_FR32:
5152 case X86::CMOV_FR64:
5153 case X86::CMOV_V4F32:
5154 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00005155 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00005156 // To "insert" a SELECT_CC instruction, we actually have to insert the
5157 // diamond control-flow pattern. The incoming instruction knows the
5158 // destination vreg to set, the condition code register to branch on, the
5159 // true/false values to select between, and a branch opcode to use.
5160 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5161 ilist<MachineBasicBlock>::iterator It = BB;
5162 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005163
Evan Cheng60c07e12006-07-05 22:17:51 +00005164 // thisMBB:
5165 // ...
5166 // TrueVal = ...
5167 // cmpTY ccX, r1, r2
5168 // bCC copy1MBB
5169 // fallthrough --> copy0MBB
5170 MachineBasicBlock *thisMBB = BB;
5171 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
5172 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005173 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00005174 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +00005175 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng60c07e12006-07-05 22:17:51 +00005176 MachineFunction *F = BB->getParent();
5177 F->getBasicBlockList().insert(It, copy0MBB);
5178 F->getBasicBlockList().insert(It, sinkMBB);
5179 // Update machine-CFG edges by first adding all successors of the current
5180 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005181 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng60c07e12006-07-05 22:17:51 +00005182 e = BB->succ_end(); i != e; ++i)
5183 sinkMBB->addSuccessor(*i);
5184 // Next, remove all successors of the current block, and add the true
5185 // and fallthrough blocks as its successors.
5186 while(!BB->succ_empty())
5187 BB->removeSuccessor(BB->succ_begin());
5188 BB->addSuccessor(copy0MBB);
5189 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005190
Evan Cheng60c07e12006-07-05 22:17:51 +00005191 // copy0MBB:
5192 // %FalseValue = ...
5193 // # fallthrough to sinkMBB
5194 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005195
Evan Cheng60c07e12006-07-05 22:17:51 +00005196 // Update machine-CFG edges
5197 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005198
Evan Cheng60c07e12006-07-05 22:17:51 +00005199 // sinkMBB:
5200 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5201 // ...
5202 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00005203 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00005204 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5205 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5206
5207 delete MI; // The pseudo instruction is gone now.
5208 return BB;
5209 }
5210
Dale Johannesen849f2142007-07-03 00:53:03 +00005211 case X86::FP32_TO_INT16_IN_MEM:
5212 case X86::FP32_TO_INT32_IN_MEM:
5213 case X86::FP32_TO_INT64_IN_MEM:
5214 case X86::FP64_TO_INT16_IN_MEM:
5215 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00005216 case X86::FP64_TO_INT64_IN_MEM:
5217 case X86::FP80_TO_INT16_IN_MEM:
5218 case X86::FP80_TO_INT32_IN_MEM:
5219 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00005220 // Change the floating point control register to use "round towards zero"
5221 // mode when truncating to an integer value.
5222 MachineFunction *F = BB->getParent();
5223 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Chengc0f64ff2006-11-27 23:37:22 +00005224 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005225
5226 // Load the old value of the high byte of the control word...
5227 unsigned OldCW =
5228 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Chengc0f64ff2006-11-27 23:37:22 +00005229 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005230
5231 // Set the high part to be round to zero...
Evan Chengc0f64ff2006-11-27 23:37:22 +00005232 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
5233 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00005234
5235 // Reload the modified control word now...
Evan Chengc0f64ff2006-11-27 23:37:22 +00005236 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005237
5238 // Restore the memory image of control word to original value
Evan Chengc0f64ff2006-11-27 23:37:22 +00005239 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
5240 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00005241
5242 // Get the X86 opcode to use.
5243 unsigned Opc;
5244 switch (MI->getOpcode()) {
5245 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00005246 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
5247 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
5248 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
5249 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
5250 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
5251 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00005252 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
5253 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
5254 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00005255 }
5256
5257 X86AddressMode AM;
5258 MachineOperand &Op = MI->getOperand(0);
5259 if (Op.isRegister()) {
5260 AM.BaseType = X86AddressMode::RegBase;
5261 AM.Base.Reg = Op.getReg();
5262 } else {
5263 AM.BaseType = X86AddressMode::FrameIndexBase;
5264 AM.Base.FrameIndex = Op.getFrameIndex();
5265 }
5266 Op = MI->getOperand(1);
5267 if (Op.isImmediate())
Chris Lattner7fbe9722006-10-20 17:42:20 +00005268 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005269 Op = MI->getOperand(2);
5270 if (Op.isImmediate())
Chris Lattner7fbe9722006-10-20 17:42:20 +00005271 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005272 Op = MI->getOperand(3);
5273 if (Op.isGlobalAddress()) {
5274 AM.GV = Op.getGlobal();
5275 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00005276 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005277 }
Evan Chengc0f64ff2006-11-27 23:37:22 +00005278 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
5279 .addReg(MI->getOperand(4).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00005280
5281 // Reload the original control word now.
Evan Chengc0f64ff2006-11-27 23:37:22 +00005282 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005283
5284 delete MI; // The pseudo instruction is gone now.
5285 return BB;
5286 }
5287 }
5288}
5289
5290//===----------------------------------------------------------------------===//
5291// X86 Optimization Hooks
5292//===----------------------------------------------------------------------===//
5293
Nate Begeman368e18d2006-02-16 21:11:51 +00005294void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
5295 uint64_t Mask,
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005296 uint64_t &KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00005297 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005298 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00005299 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005300 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00005301 assert((Opc >= ISD::BUILTIN_OP_END ||
5302 Opc == ISD::INTRINSIC_WO_CHAIN ||
5303 Opc == ISD::INTRINSIC_W_CHAIN ||
5304 Opc == ISD::INTRINSIC_VOID) &&
5305 "Should use MaskedValueIsZero if you don't know whether Op"
5306 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005307
Evan Cheng865f0602006-04-05 06:11:20 +00005308 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005309 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00005310 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005311 case X86ISD::SETCC:
Nate Begeman368e18d2006-02-16 21:11:51 +00005312 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
5313 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005314 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005315}
Chris Lattner259e97c2006-01-31 19:43:35 +00005316
Evan Cheng206ee9d2006-07-07 08:33:52 +00005317/// getShuffleScalarElt - Returns the scalar element that will make up the ith
5318/// element of the result of the vector shuffle.
5319static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
5320 MVT::ValueType VT = N->getValueType(0);
5321 SDOperand PermMask = N->getOperand(2);
5322 unsigned NumElems = PermMask.getNumOperands();
5323 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
5324 i %= NumElems;
5325 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5326 return (i == 0)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005327 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng206ee9d2006-07-07 08:33:52 +00005328 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
5329 SDOperand Idx = PermMask.getOperand(i);
5330 if (Idx.getOpcode() == ISD::UNDEF)
Dan Gohman51eaa862007-06-14 22:58:02 +00005331 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng206ee9d2006-07-07 08:33:52 +00005332 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
5333 }
5334 return SDOperand();
5335}
5336
5337/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
5338/// node is a GlobalAddress + an offset.
5339static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Cheng0085a282006-11-30 21:55:46 +00005340 unsigned Opc = N->getOpcode();
Evan Cheng19f2ffc2006-12-05 04:01:03 +00005341 if (Opc == X86ISD::Wrapper) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005342 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
5343 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
5344 return true;
5345 }
Evan Cheng0085a282006-11-30 21:55:46 +00005346 } else if (Opc == ISD::ADD) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005347 SDOperand N1 = N->getOperand(0);
5348 SDOperand N2 = N->getOperand(1);
5349 if (isGAPlusOffset(N1.Val, GA, Offset)) {
5350 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
5351 if (V) {
5352 Offset += V->getSignExtended();
5353 return true;
5354 }
5355 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
5356 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
5357 if (V) {
5358 Offset += V->getSignExtended();
5359 return true;
5360 }
5361 }
5362 }
5363 return false;
5364}
5365
5366/// isConsecutiveLoad - Returns true if N is loading from an address of Base
5367/// + Dist * Size.
5368static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
5369 MachineFrameInfo *MFI) {
5370 if (N->getOperand(0).Val != Base->getOperand(0).Val)
5371 return false;
5372
5373 SDOperand Loc = N->getOperand(1);
5374 SDOperand BaseLoc = Base->getOperand(1);
5375 if (Loc.getOpcode() == ISD::FrameIndex) {
5376 if (BaseLoc.getOpcode() != ISD::FrameIndex)
5377 return false;
Dan Gohman275769a2007-07-23 20:24:29 +00005378 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
5379 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
Evan Cheng206ee9d2006-07-07 08:33:52 +00005380 int FS = MFI->getObjectSize(FI);
5381 int BFS = MFI->getObjectSize(BFI);
5382 if (FS != BFS || FS != Size) return false;
5383 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
5384 } else {
5385 GlobalValue *GV1 = NULL;
5386 GlobalValue *GV2 = NULL;
5387 int64_t Offset1 = 0;
5388 int64_t Offset2 = 0;
5389 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
5390 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
5391 if (isGA1 && isGA2 && GV1 == GV2)
5392 return Offset1 == (Offset2 + Dist*Size);
5393 }
5394
5395 return false;
5396}
5397
Evan Cheng1e60c092006-07-10 21:37:44 +00005398static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
5399 const X86Subtarget *Subtarget) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005400 GlobalValue *GV;
5401 int64_t Offset;
5402 if (isGAPlusOffset(Base, GV, Offset))
5403 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
5404 else {
5405 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
Dan Gohman275769a2007-07-23 20:24:29 +00005406 int BFI = cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng1e60c092006-07-10 21:37:44 +00005407 if (BFI < 0)
5408 // Fixed objects do not specify alignment, however the offsets are known.
5409 return ((Subtarget->getStackAlignment() % 16) == 0 &&
5410 (MFI->getObjectOffset(BFI) % 16) == 0);
5411 else
5412 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng206ee9d2006-07-07 08:33:52 +00005413 }
5414 return false;
5415}
5416
5417
5418/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
5419/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
5420/// if the load addresses are consecutive, non-overlapping, and in the right
5421/// order.
Evan Cheng1e60c092006-07-10 21:37:44 +00005422static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
5423 const X86Subtarget *Subtarget) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005424 MachineFunction &MF = DAG.getMachineFunction();
5425 MachineFrameInfo *MFI = MF.getFrameInfo();
5426 MVT::ValueType VT = N->getValueType(0);
Dan Gohman51eaa862007-06-14 22:58:02 +00005427 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng206ee9d2006-07-07 08:33:52 +00005428 SDOperand PermMask = N->getOperand(2);
5429 int NumElems = (int)PermMask.getNumOperands();
5430 SDNode *Base = NULL;
5431 for (int i = 0; i < NumElems; ++i) {
5432 SDOperand Idx = PermMask.getOperand(i);
5433 if (Idx.getOpcode() == ISD::UNDEF) {
5434 if (!Base) return SDOperand();
5435 } else {
5436 SDOperand Arg =
5437 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Cheng466685d2006-10-09 20:57:25 +00005438 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng206ee9d2006-07-07 08:33:52 +00005439 return SDOperand();
5440 if (!Base)
5441 Base = Arg.Val;
5442 else if (!isConsecutiveLoad(Arg.Val, Base,
5443 i, MVT::getSizeInBits(EVT)/8,MFI))
5444 return SDOperand();
5445 }
5446 }
5447
Evan Cheng1e60c092006-07-10 21:37:44 +00005448 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Dan Gohmand3006222007-07-27 17:16:43 +00005449 LoadSDNode *LD = cast<LoadSDNode>(Base);
Evan Cheng466685d2006-10-09 20:57:25 +00005450 if (isAlign16) {
Evan Cheng466685d2006-10-09 20:57:25 +00005451 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohmand3006222007-07-27 17:16:43 +00005452 LD->getSrcValueOffset(), LD->isVolatile());
Evan Cheng466685d2006-10-09 20:57:25 +00005453 } else {
Dan Gohmand3006222007-07-27 17:16:43 +00005454 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5455 LD->getSrcValueOffset(), LD->isVolatile(),
5456 LD->getAlignment());
Evan Cheng311ace02006-08-11 07:35:45 +00005457 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00005458}
5459
Chris Lattner83e6c992006-10-04 06:57:07 +00005460/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5461static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5462 const X86Subtarget *Subtarget) {
5463 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005464
Chris Lattner83e6c992006-10-04 06:57:07 +00005465 // If we have SSE[12] support, try to form min/max nodes.
5466 if (Subtarget->hasSSE2() &&
5467 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5468 if (Cond.getOpcode() == ISD::SETCC) {
5469 // Get the LHS/RHS of the select.
5470 SDOperand LHS = N->getOperand(1);
5471 SDOperand RHS = N->getOperand(2);
5472 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005473
Evan Cheng8ca29322006-11-10 21:43:37 +00005474 unsigned Opcode = 0;
Chris Lattner83e6c992006-10-04 06:57:07 +00005475 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattner1907a7b2006-10-05 04:11:26 +00005476 switch (CC) {
5477 default: break;
5478 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5479 case ISD::SETULE:
5480 case ISD::SETLE:
5481 if (!UnsafeFPMath) break;
5482 // FALL THROUGH.
5483 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5484 case ISD::SETLT:
Evan Cheng8ca29322006-11-10 21:43:37 +00005485 Opcode = X86ISD::FMIN;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005486 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005487
Chris Lattner1907a7b2006-10-05 04:11:26 +00005488 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5489 case ISD::SETUGT:
5490 case ISD::SETGT:
5491 if (!UnsafeFPMath) break;
5492 // FALL THROUGH.
5493 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5494 case ISD::SETGE:
Evan Cheng8ca29322006-11-10 21:43:37 +00005495 Opcode = X86ISD::FMAX;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005496 break;
5497 }
Chris Lattner83e6c992006-10-04 06:57:07 +00005498 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattner1907a7b2006-10-05 04:11:26 +00005499 switch (CC) {
5500 default: break;
5501 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5502 case ISD::SETUGT:
5503 case ISD::SETGT:
5504 if (!UnsafeFPMath) break;
5505 // FALL THROUGH.
5506 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5507 case ISD::SETGE:
Evan Cheng8ca29322006-11-10 21:43:37 +00005508 Opcode = X86ISD::FMIN;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005509 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005510
Chris Lattner1907a7b2006-10-05 04:11:26 +00005511 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5512 case ISD::SETULE:
5513 case ISD::SETLE:
5514 if (!UnsafeFPMath) break;
5515 // FALL THROUGH.
5516 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5517 case ISD::SETLT:
Evan Cheng8ca29322006-11-10 21:43:37 +00005518 Opcode = X86ISD::FMAX;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005519 break;
5520 }
Chris Lattner83e6c992006-10-04 06:57:07 +00005521 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005522
Evan Cheng8ca29322006-11-10 21:43:37 +00005523 if (Opcode)
5524 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00005525 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005526
Chris Lattner83e6c992006-10-04 06:57:07 +00005527 }
5528
5529 return SDOperand();
5530}
5531
5532
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005533SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng206ee9d2006-07-07 08:33:52 +00005534 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005535 SelectionDAG &DAG = DCI.DAG;
5536 switch (N->getOpcode()) {
5537 default: break;
5538 case ISD::VECTOR_SHUFFLE:
Evan Cheng1e60c092006-07-10 21:37:44 +00005539 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner83e6c992006-10-04 06:57:07 +00005540 case ISD::SELECT:
5541 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +00005542 }
5543
5544 return SDOperand();
5545}
5546
Evan Cheng60c07e12006-07-05 22:17:51 +00005547//===----------------------------------------------------------------------===//
5548// X86 Inline Assembly Support
5549//===----------------------------------------------------------------------===//
5550
Chris Lattnerf4dff842006-07-11 02:54:03 +00005551/// getConstraintType - Given a constraint letter, return the type of
5552/// constraint it is for this target.
5553X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005554X86TargetLowering::getConstraintType(const std::string &Constraint) const {
5555 if (Constraint.size() == 1) {
5556 switch (Constraint[0]) {
5557 case 'A':
5558 case 'r':
5559 case 'R':
5560 case 'l':
5561 case 'q':
5562 case 'Q':
5563 case 'x':
5564 case 'Y':
5565 return C_RegisterClass;
5566 default:
5567 break;
5568 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00005569 }
Chris Lattner4234f572007-03-25 02:14:49 +00005570 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00005571}
5572
Chris Lattner48884cd2007-08-25 00:47:38 +00005573/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5574/// vector. If it is invalid, don't add anything to Ops.
5575void X86TargetLowering::LowerAsmOperandForConstraint(SDOperand Op,
5576 char Constraint,
5577 std::vector<SDOperand>&Ops,
5578 SelectionDAG &DAG) {
5579 SDOperand Result(0, 0);
5580
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005581 switch (Constraint) {
5582 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00005583 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00005584 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005585 if (C->getValue() <= 31) {
5586 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5587 break;
5588 }
Devang Patel84f7fd22007-03-17 00:13:28 +00005589 }
Chris Lattner48884cd2007-08-25 00:47:38 +00005590 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00005591 case 'N':
5592 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005593 if (C->getValue() <= 255) {
5594 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5595 break;
5596 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00005597 }
Chris Lattner48884cd2007-08-25 00:47:38 +00005598 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00005599 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005600 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00005601 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
5602 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
5603 break;
5604 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005605
Chris Lattnerdc43a882007-05-03 16:52:29 +00005606 // If we are in non-pic codegen mode, we allow the address of a global (with
5607 // an optional displacement) to be used with 'i'.
5608 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
5609 int64_t Offset = 0;
5610
5611 // Match either (GA) or (GA+C)
5612 if (GA) {
5613 Offset = GA->getOffset();
5614 } else if (Op.getOpcode() == ISD::ADD) {
5615 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5616 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5617 if (C && GA) {
5618 Offset = GA->getOffset()+C->getValue();
5619 } else {
5620 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5621 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5622 if (C && GA)
5623 Offset = GA->getOffset()+C->getValue();
5624 else
5625 C = 0, GA = 0;
5626 }
5627 }
5628
5629 if (GA) {
5630 // If addressing this global requires a load (e.g. in PIC mode), we can't
5631 // match.
5632 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
5633 false))
Chris Lattner48884cd2007-08-25 00:47:38 +00005634 return;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005635
Chris Lattnerdc43a882007-05-03 16:52:29 +00005636 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5637 Offset);
Chris Lattner48884cd2007-08-25 00:47:38 +00005638 Result = Op;
5639 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005640 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005641
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005642 // Otherwise, not valid for this mode.
Chris Lattner48884cd2007-08-25 00:47:38 +00005643 return;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005644 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00005645 }
Chris Lattner48884cd2007-08-25 00:47:38 +00005646
5647 if (Result.Val) {
5648 Ops.push_back(Result);
5649 return;
5650 }
5651 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005652}
5653
Chris Lattner259e97c2006-01-31 19:43:35 +00005654std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00005655getRegClassForInlineAsmConstraint(const std::string &Constraint,
5656 MVT::ValueType VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00005657 if (Constraint.size() == 1) {
5658 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00005659 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00005660 default: break; // Unknown constraint letter
5661 case 'A': // EAX/EDX
5662 if (VT == MVT::i32 || VT == MVT::i64)
5663 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5664 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00005665 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5666 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00005667 if (VT == MVT::i32)
5668 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5669 else if (VT == MVT::i16)
5670 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5671 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00005672 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00005673 else if (VT == MVT::i64)
5674 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
5675 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00005676 }
5677 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005678
Chris Lattner1efa40f2006-02-22 00:56:39 +00005679 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00005680}
Chris Lattnerf76d1802006-07-31 23:26:50 +00005681
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005682std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00005683X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5684 MVT::ValueType VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00005685 // First, see if this is a constraint that directly corresponds to an LLVM
5686 // register class.
5687 if (Constraint.size() == 1) {
5688 // GCC Constraint Letters
5689 switch (Constraint[0]) {
5690 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00005691 case 'r': // GENERAL_REGS
5692 case 'R': // LEGACY_REGS
5693 case 'l': // INDEX_REGS
5694 if (VT == MVT::i64 && Subtarget->is64Bit())
5695 return std::make_pair(0U, X86::GR64RegisterClass);
5696 if (VT == MVT::i32)
5697 return std::make_pair(0U, X86::GR32RegisterClass);
5698 else if (VT == MVT::i16)
5699 return std::make_pair(0U, X86::GR16RegisterClass);
5700 else if (VT == MVT::i8)
5701 return std::make_pair(0U, X86::GR8RegisterClass);
5702 break;
Chris Lattner6c284d72007-04-12 04:14:49 +00005703 case 'y': // MMX_REGS if MMX allowed.
5704 if (!Subtarget->hasMMX()) break;
5705 return std::make_pair(0U, X86::VR64RegisterClass);
5706 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00005707 case 'Y': // SSE_REGS if SSE2 allowed
5708 if (!Subtarget->hasSSE2()) break;
5709 // FALL THROUGH.
5710 case 'x': // SSE_REGS if SSE1 allowed
5711 if (!Subtarget->hasSSE1()) break;
5712
5713 switch (VT) {
5714 default: break;
5715 // Scalar SSE types.
5716 case MVT::f32:
5717 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00005718 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00005719 case MVT::f64:
5720 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00005721 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00005722 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00005723 case MVT::v16i8:
5724 case MVT::v8i16:
5725 case MVT::v4i32:
5726 case MVT::v2i64:
5727 case MVT::v4f32:
5728 case MVT::v2f64:
5729 return std::make_pair(0U, X86::VR128RegisterClass);
5730 }
Chris Lattnerad043e82007-04-09 05:11:28 +00005731 break;
5732 }
5733 }
5734
Chris Lattnerf76d1802006-07-31 23:26:50 +00005735 // Use the default implementation in TargetLowering to convert the register
5736 // constraint into a member of a register class.
5737 std::pair<unsigned, const TargetRegisterClass*> Res;
5738 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00005739
5740 // Not found as a standard register?
5741 if (Res.second == 0) {
5742 // GCC calls "st(0)" just plain "st".
5743 if (StringsEqualNoCase("{st}", Constraint)) {
5744 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00005745 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00005746 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005747
Chris Lattner1a60aa72006-10-31 19:42:44 +00005748 return Res;
5749 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005750
Chris Lattnerf76d1802006-07-31 23:26:50 +00005751 // Otherwise, check to see if this is a register class of the wrong value
5752 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5753 // turn into {ax},{dx}.
5754 if (Res.second->hasType(VT))
5755 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005756
Chris Lattnerf76d1802006-07-31 23:26:50 +00005757 // All of the single-register GCC register classes map their values onto
5758 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5759 // really want an 8-bit or 32-bit register, map to the appropriate register
5760 // class and return the appropriate register.
5761 if (Res.second != X86::GR16RegisterClass)
5762 return Res;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005763
Chris Lattnerf76d1802006-07-31 23:26:50 +00005764 if (VT == MVT::i8) {
5765 unsigned DestReg = 0;
5766 switch (Res.first) {
5767 default: break;
5768 case X86::AX: DestReg = X86::AL; break;
5769 case X86::DX: DestReg = X86::DL; break;
5770 case X86::CX: DestReg = X86::CL; break;
5771 case X86::BX: DestReg = X86::BL; break;
5772 }
5773 if (DestReg) {
5774 Res.first = DestReg;
5775 Res.second = Res.second = X86::GR8RegisterClass;
5776 }
5777 } else if (VT == MVT::i32) {
5778 unsigned DestReg = 0;
5779 switch (Res.first) {
5780 default: break;
5781 case X86::AX: DestReg = X86::EAX; break;
5782 case X86::DX: DestReg = X86::EDX; break;
5783 case X86::CX: DestReg = X86::ECX; break;
5784 case X86::BX: DestReg = X86::EBX; break;
5785 case X86::SI: DestReg = X86::ESI; break;
5786 case X86::DI: DestReg = X86::EDI; break;
5787 case X86::BP: DestReg = X86::EBP; break;
5788 case X86::SP: DestReg = X86::ESP; break;
5789 }
5790 if (DestReg) {
5791 Res.first = DestReg;
5792 Res.second = Res.second = X86::GR32RegisterClass;
5793 }
Evan Cheng25ab6902006-09-08 06:48:29 +00005794 } else if (VT == MVT::i64) {
5795 unsigned DestReg = 0;
5796 switch (Res.first) {
5797 default: break;
5798 case X86::AX: DestReg = X86::RAX; break;
5799 case X86::DX: DestReg = X86::RDX; break;
5800 case X86::CX: DestReg = X86::RCX; break;
5801 case X86::BX: DestReg = X86::RBX; break;
5802 case X86::SI: DestReg = X86::RSI; break;
5803 case X86::DI: DestReg = X86::RDI; break;
5804 case X86::BP: DestReg = X86::RBP; break;
5805 case X86::SP: DestReg = X86::RSP; break;
5806 }
5807 if (DestReg) {
5808 Res.first = DestReg;
5809 Res.second = Res.second = X86::GR64RegisterClass;
5810 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00005811 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005812
Chris Lattnerf76d1802006-07-31 23:26:50 +00005813 return Res;
5814}