blob: 79c447af2c625b99fb1e8a9459ac2c07cf2dba7c [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
40#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher038fea52010-08-17 00:46:57 +000051static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000052DisableARMFastISel("disable-arm-fast-isel",
53 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000054 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000055
Eric Christopher836c6242010-12-15 23:47:29 +000056extern cl::opt<bool> EnableARMLongCalls;
57
Eric Christopherab695882010-07-21 22:26:11 +000058namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000059
Eric Christopher0d581222010-11-19 22:30:02 +000060 // All possible address modes, plus some.
61 typedef struct Address {
62 enum {
63 RegBase,
64 FrameIndexBase
65 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 union {
68 unsigned Reg;
69 int FI;
70 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000071
Eric Christopher0d581222010-11-19 22:30:02 +000072 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000073
Eric Christopher0d581222010-11-19 22:30:02 +000074 // Innocuous defaults for our address.
75 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000076 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000077 Base.Reg = 0;
78 }
79 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000080
81class ARMFastISel : public FastISel {
82
83 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
84 /// make the right decision when generating code for different targets.
85 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000086 const TargetMachine &TM;
87 const TargetInstrInfo &TII;
88 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000089 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000090
Eric Christopher8cf6c602010-09-29 22:24:45 +000091 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000092 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000093 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000094
Eric Christopherab695882010-07-21 22:26:11 +000095 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000096 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000097 : FastISel(funcInfo),
98 TM(funcInfo.MF->getTarget()),
99 TII(*TM.getInstrInfo()),
100 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000101 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000102 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000103 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000104 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000105 }
106
Eric Christophercb592292010-08-20 00:20:31 +0000107 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000108 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
109 const TargetRegisterClass *RC);
110 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC,
112 unsigned Op0, bool Op0IsKill);
113 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000117 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
118 const TargetRegisterClass *RC,
119 unsigned Op0, bool Op0IsKill,
120 unsigned Op1, bool Op1IsKill,
121 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000122 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 uint64_t Imm);
126 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000130 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
131 const TargetRegisterClass *RC,
132 unsigned Op0, bool Op0IsKill,
133 unsigned Op1, bool Op1IsKill,
134 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
136 const TargetRegisterClass *RC,
137 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000138 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
139 const TargetRegisterClass *RC,
140 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000141
Eric Christopher0fe7d542010-08-17 01:25:29 +0000142 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
143 unsigned Op0, bool Op0IsKill,
144 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000145
Eric Christophercb592292010-08-20 00:20:31 +0000146 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000147 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000148 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000149 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000150 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
151 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000152
153 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000154
Eric Christopher83007122010-08-23 21:44:12 +0000155 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000156 private:
Eric Christopher17787722010-10-21 21:47:51 +0000157 bool SelectLoad(const Instruction *I);
158 bool SelectStore(const Instruction *I);
159 bool SelectBranch(const Instruction *I);
160 bool SelectCmp(const Instruction *I);
161 bool SelectFPExt(const Instruction *I);
162 bool SelectFPTrunc(const Instruction *I);
163 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000164 bool SelectIToFP(const Instruction *I, bool isSigned);
165 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000166 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000167 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000168 bool SelectCall(const Instruction *I, const char *IntrMemName);
169 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000170 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000171 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000172 bool SelectTrunc(const Instruction *I);
173 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000181 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
182 unsigned Alignment = 0, bool isZExt = true,
183 bool allocReg = true);
Chad Rosierb29b9502011-11-13 02:23:59 +0000184
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000185 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
186 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000187 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000188 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000189 bool ARMIsMemCpySmall(uint64_t Len);
190 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000191 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000192 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000193 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000194 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000195 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000196 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000197 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000198
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000199 // Call handling routines.
200 private:
201 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000202 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000203 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000204 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000205 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
206 SmallVectorImpl<unsigned> &RegArgs,
207 CallingConv::ID CC,
208 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000209 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000210 const Instruction *I, CallingConv::ID CC,
211 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000212 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000213
214 // OptionalDef handling routines.
215 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000216 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000217 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
218 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000219 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000220 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000221 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000222};
Eric Christopherab695882010-07-21 22:26:11 +0000223
224} // end anonymous namespace
225
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000226#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000227
Eric Christopher456144e2010-08-19 00:37:05 +0000228// DefinesOptionalPredicate - This is different from DefinesPredicate in that
229// we don't care about implicit defs here, just places we'll need to add a
230// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
231bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000232 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000233 return false;
234
235 // Look to see if our OptionalDef is defining CPSR or CCR.
236 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
237 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000238 if (!MO.isReg() || !MO.isDef()) continue;
239 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000240 *CPSR = true;
241 }
242 return true;
243}
244
Eric Christopheraf3dce52011-03-12 01:09:29 +0000245bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000246 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000247
Eric Christopheraf3dce52011-03-12 01:09:29 +0000248 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000249 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250 AFI->isThumb2Function())
251 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000252
Evan Chenge837dea2011-06-28 19:10:37 +0000253 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
254 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000255 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000256
Eric Christopheraf3dce52011-03-12 01:09:29 +0000257 return false;
258}
259
Eric Christopher456144e2010-08-19 00:37:05 +0000260// If the machine is predicable go ahead and add the predicate operands, if
261// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000262// TODO: If we want to support thumb1 then we'll need to deal with optional
263// CPSR defs that need to be added before the remaining operands. See s_cc_out
264// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000265const MachineInstrBuilder &
266ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
267 MachineInstr *MI = &*MIB;
268
Eric Christopheraf3dce52011-03-12 01:09:29 +0000269 // Do we use a predicate? or...
270 // Are we NEON in ARM mode and have a predicate operand? If so, I know
271 // we're not predicable but add it anyways.
272 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000273 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000274
Eric Christopher456144e2010-08-19 00:37:05 +0000275 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
276 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000277 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000278 if (DefinesOptionalPredicate(MI, &CPSR)) {
279 if (CPSR)
280 AddDefaultT1CC(MIB);
281 else
282 AddDefaultCC(MIB);
283 }
284 return MIB;
285}
286
Eric Christopher0fe7d542010-08-17 01:25:29 +0000287unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
288 const TargetRegisterClass* RC) {
289 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000290 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000291
Eric Christopher456144e2010-08-19 00:37:05 +0000292 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000293 return ResultReg;
294}
295
296unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
297 const TargetRegisterClass *RC,
298 unsigned Op0, bool Op0IsKill) {
299 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000300 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000301
302 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000303 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000304 .addReg(Op0, Op0IsKill * RegState::Kill));
305 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000308 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000309 TII.get(TargetOpcode::COPY), ResultReg)
310 .addReg(II.ImplicitDefs[0]));
311 }
312 return ResultReg;
313}
314
315unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
316 const TargetRegisterClass *RC,
317 unsigned Op0, bool Op0IsKill,
318 unsigned Op1, bool Op1IsKill) {
319 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000320 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000321
322 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000323 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000324 .addReg(Op0, Op0IsKill * RegState::Kill)
325 .addReg(Op1, Op1IsKill * RegState::Kill));
326 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000327 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000328 .addReg(Op0, Op0IsKill * RegState::Kill)
329 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000331 TII.get(TargetOpcode::COPY), ResultReg)
332 .addReg(II.ImplicitDefs[0]));
333 }
334 return ResultReg;
335}
336
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000337unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
338 const TargetRegisterClass *RC,
339 unsigned Op0, bool Op0IsKill,
340 unsigned Op1, bool Op1IsKill,
341 unsigned Op2, bool Op2IsKill) {
342 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000343 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000344
345 if (II.getNumDefs() >= 1)
346 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
347 .addReg(Op0, Op0IsKill * RegState::Kill)
348 .addReg(Op1, Op1IsKill * RegState::Kill)
349 .addReg(Op2, Op2IsKill * RegState::Kill));
350 else {
351 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
352 .addReg(Op0, Op0IsKill * RegState::Kill)
353 .addReg(Op1, Op1IsKill * RegState::Kill)
354 .addReg(Op2, Op2IsKill * RegState::Kill));
355 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
356 TII.get(TargetOpcode::COPY), ResultReg)
357 .addReg(II.ImplicitDefs[0]));
358 }
359 return ResultReg;
360}
361
Eric Christopher0fe7d542010-08-17 01:25:29 +0000362unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
363 const TargetRegisterClass *RC,
364 unsigned Op0, bool Op0IsKill,
365 uint64_t Imm) {
366 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000367 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000368
369 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000371 .addReg(Op0, Op0IsKill * RegState::Kill)
372 .addImm(Imm));
373 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000375 .addReg(Op0, Op0IsKill * RegState::Kill)
376 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000378 TII.get(TargetOpcode::COPY), ResultReg)
379 .addReg(II.ImplicitDefs[0]));
380 }
381 return ResultReg;
382}
383
384unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
385 const TargetRegisterClass *RC,
386 unsigned Op0, bool Op0IsKill,
387 const ConstantFP *FPImm) {
388 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000389 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000390
391 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000392 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000393 .addReg(Op0, Op0IsKill * RegState::Kill)
394 .addFPImm(FPImm));
395 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000397 .addReg(Op0, Op0IsKill * RegState::Kill)
398 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000399 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000400 TII.get(TargetOpcode::COPY), ResultReg)
401 .addReg(II.ImplicitDefs[0]));
402 }
403 return ResultReg;
404}
405
406unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
407 const TargetRegisterClass *RC,
408 unsigned Op0, bool Op0IsKill,
409 unsigned Op1, bool Op1IsKill,
410 uint64_t Imm) {
411 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000412 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000413
414 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000415 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000416 .addReg(Op0, Op0IsKill * RegState::Kill)
417 .addReg(Op1, Op1IsKill * RegState::Kill)
418 .addImm(Imm));
419 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000420 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421 .addReg(Op0, Op0IsKill * RegState::Kill)
422 .addReg(Op1, Op1IsKill * RegState::Kill)
423 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000424 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000425 TII.get(TargetOpcode::COPY), ResultReg)
426 .addReg(II.ImplicitDefs[0]));
427 }
428 return ResultReg;
429}
430
431unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
432 const TargetRegisterClass *RC,
433 uint64_t Imm) {
434 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000435 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000436
Eric Christopher0fe7d542010-08-17 01:25:29 +0000437 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 .addImm(Imm));
440 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000441 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000442 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000444 TII.get(TargetOpcode::COPY), ResultReg)
445 .addReg(II.ImplicitDefs[0]));
446 }
447 return ResultReg;
448}
449
Eric Christopherd94bc542011-04-29 22:07:50 +0000450unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
451 const TargetRegisterClass *RC,
452 uint64_t Imm1, uint64_t Imm2) {
453 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000454 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000455
Eric Christopherd94bc542011-04-29 22:07:50 +0000456 if (II.getNumDefs() >= 1)
457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
458 .addImm(Imm1).addImm(Imm2));
459 else {
460 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
461 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000463 TII.get(TargetOpcode::COPY),
464 ResultReg)
465 .addReg(II.ImplicitDefs[0]));
466 }
467 return ResultReg;
468}
469
Eric Christopher0fe7d542010-08-17 01:25:29 +0000470unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
471 unsigned Op0, bool Op0IsKill,
472 uint32_t Idx) {
473 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
474 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
475 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000476 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000477 DL, TII.get(TargetOpcode::COPY), ResultReg)
478 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
479 return ResultReg;
480}
481
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000482// TODO: Don't worry about 64-bit now, but when this is fixed remove the
483// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000484unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000485 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000486
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000487 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
488 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
489 TII.get(ARM::VMOVRS), MoveReg)
490 .addReg(SrcReg));
491 return MoveReg;
492}
493
494unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000495 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000496
Eric Christopheraa3ace12010-09-09 20:49:25 +0000497 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
498 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000499 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000500 .addReg(SrcReg));
501 return MoveReg;
502}
503
Eric Christopher9ed58df2010-09-09 00:19:41 +0000504// For double width floating point we need to materialize two constants
505// (the high and the low) into integer registers then use a move to get
506// the combined constant into an FP reg.
507unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
508 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000509 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000510
Eric Christopher9ed58df2010-09-09 00:19:41 +0000511 // This checks to see if we can use VFP3 instructions to materialize
512 // a constant, otherwise we have to go through the constant pool.
513 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000514 int Imm;
515 unsigned Opc;
516 if (is64bit) {
517 Imm = ARM_AM::getFP64Imm(Val);
518 Opc = ARM::FCONSTD;
519 } else {
520 Imm = ARM_AM::getFP32Imm(Val);
521 Opc = ARM::FCONSTS;
522 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000523 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
524 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
525 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000526 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000527 return DestReg;
528 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000529
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000530 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000531 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000532
Eric Christopher238bb162010-09-09 23:50:00 +0000533 // MachineConstantPool wants an explicit alignment.
534 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
535 if (Align == 0) {
536 // TODO: Figure out if this is correct.
537 Align = TD.getTypeAllocSize(CFP->getType());
538 }
539 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
540 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
541 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000542
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000543 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000544 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
545 DestReg)
546 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000547 .addReg(0));
548 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000549}
550
Eric Christopher744c7c82010-09-28 22:47:54 +0000551unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000552
Chad Rosier44e89572011-11-04 22:29:00 +0000553 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
554 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000555
556 // If we can do this in a single instruction without a constant pool entry
557 // do so now.
558 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000559 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000560 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000561 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000562 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000563 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000564 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000565 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000566 }
567
Chad Rosier4e89d972011-11-11 00:36:21 +0000568 // Use MVN to emit negative constants.
569 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
570 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000571 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000572 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000573 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000574 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
575 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
576 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
577 TII.get(Opc), ImmReg)
578 .addImm(Imm));
579 return ImmReg;
580 }
581 }
582
583 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000584 if (VT != MVT::i32)
585 return false;
586
587 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
588
Eric Christopher56d2b722010-09-02 23:43:26 +0000589 // MachineConstantPool wants an explicit alignment.
590 unsigned Align = TD.getPrefTypeAlignment(C->getType());
591 if (Align == 0) {
592 // TODO: Figure out if this is correct.
593 Align = TD.getTypeAllocSize(C->getType());
594 }
595 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000596
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000597 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000598 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000599 TII.get(ARM::t2LDRpci), DestReg)
600 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000601 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000602 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000604 TII.get(ARM::LDRcp), DestReg)
605 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000606 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000607
Eric Christopher56d2b722010-09-02 23:43:26 +0000608 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000609}
610
Eric Christopherc9932f62010-10-01 23:24:42 +0000611unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000612 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000613 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000614
Eric Christopher890dbbe2010-10-02 00:32:44 +0000615 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000616
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000618 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000619
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000621
622 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000623 // Darwin targets don't support movt with Reloc::Static, see
624 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
625 // static movt relocations.
626 if (Subtarget->useMovt() &&
627 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000628 unsigned Opc;
629 switch (RelocM) {
630 case Reloc::PIC_:
631 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
632 break;
633 case Reloc::DynamicNoPIC:
634 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
635 break;
636 default:
637 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
638 break;
639 }
640 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
641 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000642 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000643 // MachineConstantPool wants an explicit alignment.
644 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
645 if (Align == 0) {
646 // TODO: Figure out if this is correct.
647 Align = TD.getTypeAllocSize(GV->getType());
648 }
649
650 // Grab index.
651 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
652 (Subtarget->isThumb() ? 4 : 8);
653 unsigned Id = AFI->createPICLabelUId();
654 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
655 ARMCP::CPValue,
656 PCAdj);
657 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
658
659 // Load value.
660 MachineInstrBuilder MIB;
661 if (isThumb2) {
662 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
663 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
664 .addConstantPoolIndex(Idx);
665 if (RelocM == Reloc::PIC_)
666 MIB.addImm(Id);
667 } else {
668 // The extra immediate is for addrmode2.
669 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
670 DestReg)
671 .addConstantPoolIndex(Idx)
672 .addImm(0);
673 }
674 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000675 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000676
677 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000678 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000679 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000680 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000681 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
682 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000683 .addReg(DestReg)
684 .addImm(0);
685 else
686 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
687 NewDestReg)
688 .addReg(DestReg)
689 .addImm(0);
690 DestReg = NewDestReg;
691 AddOptionalDefs(MIB);
692 }
693
Eric Christopher890dbbe2010-10-02 00:32:44 +0000694 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000695}
696
Eric Christopher9ed58df2010-09-09 00:19:41 +0000697unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
698 EVT VT = TLI.getValueType(C->getType(), true);
699
700 // Only handle simple types.
701 if (!VT.isSimple()) return 0;
702
703 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
704 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000705 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
706 return ARMMaterializeGV(GV, VT);
707 else if (isa<ConstantInt>(C))
708 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000709
Eric Christopherc9932f62010-10-01 23:24:42 +0000710 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000711}
712
Chad Rosier944d82b2011-11-17 21:46:13 +0000713// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
714
Eric Christopherf9764fa2010-09-30 20:49:44 +0000715unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
716 // Don't handle dynamic allocas.
717 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000718
Duncan Sands1440e8b2010-11-03 11:35:31 +0000719 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000720 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000721
Eric Christopherf9764fa2010-09-30 20:49:44 +0000722 DenseMap<const AllocaInst*, int>::iterator SI =
723 FuncInfo.StaticAllocaMap.find(AI);
724
725 // This will get lowered later into the correct offsets and registers
726 // via rewriteXFrameIndex.
727 if (SI != FuncInfo.StaticAllocaMap.end()) {
728 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
729 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000730 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000731 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000732 TII.get(Opc), ResultReg)
733 .addFrameIndex(SI->second)
734 .addImm(0));
735 return ResultReg;
736 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000737
Eric Christopherf9764fa2010-09-30 20:49:44 +0000738 return 0;
739}
740
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000741bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000742 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000743
Eric Christopherb1cc8482010-08-25 07:23:49 +0000744 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000745 if (evt == MVT::Other || !evt.isSimple()) return false;
746 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000747
Eric Christopherdc908042010-08-31 01:28:42 +0000748 // Handle all legal types, i.e. a register that will directly hold this
749 // value.
750 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000751}
752
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000753bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000754 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000755
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000756 // If this is a type than can be sign or zero-extended to a basic operation
757 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000758 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000759 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000760
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000761 return false;
762}
763
Eric Christopher88de86b2010-11-19 22:36:41 +0000764// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000765bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000766 // Some boilerplate from the X86 FastISel.
767 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000768 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000769 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000770 // Don't walk into other basic blocks unless the object is an alloca from
771 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000772 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
773 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
774 Opcode = I->getOpcode();
775 U = I;
776 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000777 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000778 Opcode = C->getOpcode();
779 U = C;
780 }
781
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000782 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000783 if (Ty->getAddressSpace() > 255)
784 // Fast instruction selection doesn't support the special
785 // address spaces.
786 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000787
Eric Christopher83007122010-08-23 21:44:12 +0000788 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000789 default:
Eric Christopher83007122010-08-23 21:44:12 +0000790 break;
Eric Christopher55324332010-10-12 00:43:21 +0000791 case Instruction::BitCast: {
792 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000793 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000794 }
795 case Instruction::IntToPtr: {
796 // Look past no-op inttoptrs.
797 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000798 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000799 break;
800 }
801 case Instruction::PtrToInt: {
802 // Look past no-op ptrtoints.
803 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000804 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000805 break;
806 }
Eric Christophereae84392010-10-14 09:29:41 +0000807 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000808 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000809 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000810
Eric Christophereae84392010-10-14 09:29:41 +0000811 // Iterate through the GEP folding the constants into offsets where
812 // we can.
813 gep_type_iterator GTI = gep_type_begin(U);
814 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
815 i != e; ++i, ++GTI) {
816 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000817 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000818 const StructLayout *SL = TD.getStructLayout(STy);
819 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
820 TmpOffset += SL->getElementOffset(Idx);
821 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000822 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000823 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000824 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
825 // Constant-offset addressing.
826 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000827 break;
828 }
829 if (isa<AddOperator>(Op) &&
830 (!isa<Instruction>(Op) ||
831 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
832 == FuncInfo.MBB) &&
833 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000834 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000835 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000836 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000837 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000838 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000839 // Iterate on the other operand.
840 Op = cast<AddOperator>(Op)->getOperand(0);
841 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000842 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000843 // Unsupported
844 goto unsupported_gep;
845 }
Eric Christophereae84392010-10-14 09:29:41 +0000846 }
847 }
Eric Christopher2896df82010-10-15 18:02:07 +0000848
849 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000850 Addr.Offset = TmpOffset;
851 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000852
853 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000854 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000855
Eric Christophereae84392010-10-14 09:29:41 +0000856 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000857 break;
858 }
Eric Christopher83007122010-08-23 21:44:12 +0000859 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000860 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000861 DenseMap<const AllocaInst*, int>::iterator SI =
862 FuncInfo.StaticAllocaMap.find(AI);
863 if (SI != FuncInfo.StaticAllocaMap.end()) {
864 Addr.BaseType = Address::FrameIndexBase;
865 Addr.Base.FI = SI->second;
866 return true;
867 }
868 break;
Eric Christopher83007122010-08-23 21:44:12 +0000869 }
870 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000871
Eric Christophercb0b04b2010-08-24 00:07:24 +0000872 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000873 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
874 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000875}
876
Chad Rosierb29b9502011-11-13 02:23:59 +0000877void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000878
Eric Christopher212ae932010-10-21 19:40:30 +0000879 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000880
Eric Christopher212ae932010-10-21 19:40:30 +0000881 bool needsLowering = false;
882 switch (VT.getSimpleVT().SimpleTy) {
883 default:
884 assert(false && "Unhandled load/store type!");
Chad Rosier73463472011-11-09 21:30:12 +0000885 break;
Eric Christopher212ae932010-10-21 19:40:30 +0000886 case MVT::i1:
887 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000888 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000889 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000890 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000891 // Integer loads/stores handle 12-bit offsets.
892 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000893 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000894 if (needsLowering && isThumb2)
895 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
896 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000897 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000898 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000899 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000900 }
Eric Christopher212ae932010-10-21 19:40:30 +0000901 break;
902 case MVT::f32:
903 case MVT::f64:
904 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000905 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000906 break;
907 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000908
Eric Christopher827656d2010-11-20 22:38:27 +0000909 // If this is a stack pointer and the offset needs to be simplified then
910 // put the alloca address into a register, set the base type back to
911 // register and continue. This should almost never happen.
912 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000913 TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher827656d2010-11-20 22:38:27 +0000914 ARM::GPRRegisterClass;
915 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000916 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000917 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000918 TII.get(Opc), ResultReg)
919 .addFrameIndex(Addr.Base.FI)
920 .addImm(0));
921 Addr.Base.Reg = ResultReg;
922 Addr.BaseType = Address::RegBase;
923 }
924
Eric Christopher212ae932010-10-21 19:40:30 +0000925 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000926 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000927 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000928 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
929 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000930 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000931 }
Eric Christopher83007122010-08-23 21:44:12 +0000932}
933
Eric Christopher564857f2010-12-01 01:40:24 +0000934void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000935 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000936 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000937 // addrmode5 output depends on the selection dag addressing dividing the
938 // offset by 4 that it then later multiplies. Do this here as well.
939 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
940 VT.getSimpleVT().SimpleTy == MVT::f64)
941 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000942
Eric Christopher564857f2010-12-01 01:40:24 +0000943 // Frame base works a bit differently. Handle it separately.
944 if (Addr.BaseType == Address::FrameIndexBase) {
945 int FI = Addr.Base.FI;
946 int Offset = Addr.Offset;
947 MachineMemOperand *MMO =
948 FuncInfo.MF->getMachineMemOperand(
949 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000950 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000951 MFI.getObjectSize(FI),
952 MFI.getObjectAlignment(FI));
953 // Now add the rest of the operands.
954 MIB.addFrameIndex(FI);
955
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000956 // ARM halfword load/stores and signed byte loads need an additional
957 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000958 if (useAM3) {
959 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
960 MIB.addReg(0);
961 MIB.addImm(Imm);
962 } else {
963 MIB.addImm(Addr.Offset);
964 }
Eric Christopher564857f2010-12-01 01:40:24 +0000965 MIB.addMemOperand(MMO);
966 } else {
967 // Now add the rest of the operands.
968 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000969
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000970 // ARM halfword load/stores and signed byte loads need an additional
971 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000972 if (useAM3) {
973 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
974 MIB.addReg(0);
975 MIB.addImm(Imm);
976 } else {
977 MIB.addImm(Addr.Offset);
978 }
Eric Christopher564857f2010-12-01 01:40:24 +0000979 }
980 AddOptionalDefs(MIB);
981}
982
Chad Rosierb29b9502011-11-13 02:23:59 +0000983bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000984 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000985 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000986 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000987 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000988 bool needVMOV = false;
Chad Rosierb29b9502011-11-13 02:23:59 +0000989 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000990 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000991 // This is mostly going to be Neon/vector support.
992 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000993 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000994 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000995 if (isThumb2) {
996 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
997 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
998 else
999 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001000 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001001 if (isZExt) {
1002 Opc = ARM::LDRBi12;
1003 } else {
1004 Opc = ARM::LDRSB;
1005 useAM3 = true;
1006 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001007 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001008 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001009 break;
Chad Rosier73463472011-11-09 21:30:12 +00001010 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001011 if (isThumb2) {
1012 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1013 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1014 else
1015 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1016 } else {
1017 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1018 useAM3 = true;
1019 }
Chad Rosier73463472011-11-09 21:30:12 +00001020 RC = ARM::GPRRegisterClass;
1021 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001022 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001023 if (isThumb2) {
1024 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1025 Opc = ARM::t2LDRi8;
1026 else
1027 Opc = ARM::t2LDRi12;
1028 } else {
1029 Opc = ARM::LDRi12;
1030 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001031 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001032 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001033 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001034 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001035 // Unaligned loads need special handling. Floats require word-alignment.
1036 if (Alignment && Alignment < 4) {
1037 needVMOV = true;
1038 VT = MVT::i32;
1039 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
1040 RC = ARM::GPRRegisterClass;
1041 } else {
1042 Opc = ARM::VLDRS;
1043 RC = TLI.getRegClassFor(VT);
1044 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001045 break;
1046 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001047 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001048 // FIXME: Unaligned loads need special handling. Doublewords require
1049 // word-alignment.
1050 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001051 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001052
Eric Christopher6dab1372010-09-18 01:59:37 +00001053 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001054 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001055 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001056 }
Eric Christopher564857f2010-12-01 01:40:24 +00001057 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001058 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001059
Eric Christopher564857f2010-12-01 01:40:24 +00001060 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001061 if (allocReg)
1062 ResultReg = createResultReg(RC);
1063 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001064 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1065 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001066 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001067
1068 // If we had an unaligned load of a float we've converted it to an regular
1069 // load. Now we must move from the GRP to the FP register.
1070 if (needVMOV) {
1071 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1072 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1073 TII.get(ARM::VMOVSR), MoveReg)
1074 .addReg(ResultReg));
1075 ResultReg = MoveReg;
1076 }
Eric Christopherdc908042010-08-31 01:28:42 +00001077 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001078}
1079
Eric Christopher43b62be2010-09-27 06:02:23 +00001080bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001081 // Atomic loads need special handling.
1082 if (cast<LoadInst>(I)->isAtomic())
1083 return false;
1084
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001085 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001086 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001087 if (!isLoadTypeLegal(I->getType(), VT))
1088 return false;
1089
Eric Christopher564857f2010-12-01 01:40:24 +00001090 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001091 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001092 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001093
1094 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001095 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1096 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001097 UpdateValueMap(I, ResultReg);
1098 return true;
1099}
1100
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001101bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1102 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001103 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001104 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001105 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001106 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001107 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001108 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001109 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +00001110 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001111 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001112 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1113 TII.get(Opc), Res)
1114 .addReg(SrcReg).addImm(1));
1115 SrcReg = Res;
1116 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001117 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001118 if (isThumb2) {
1119 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1120 StrOpc = ARM::t2STRBi8;
1121 else
1122 StrOpc = ARM::t2STRBi12;
1123 } else {
1124 StrOpc = ARM::STRBi12;
1125 }
Eric Christopher15418772010-10-12 05:39:06 +00001126 break;
1127 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001128 if (isThumb2) {
1129 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1130 StrOpc = ARM::t2STRHi8;
1131 else
1132 StrOpc = ARM::t2STRHi12;
1133 } else {
1134 StrOpc = ARM::STRH;
1135 useAM3 = true;
1136 }
Eric Christopher15418772010-10-12 05:39:06 +00001137 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001138 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001139 if (isThumb2) {
1140 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1141 StrOpc = ARM::t2STRi8;
1142 else
1143 StrOpc = ARM::t2STRi12;
1144 } else {
1145 StrOpc = ARM::STRi12;
1146 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001147 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001148 case MVT::f32:
1149 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001150 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001151 if (Alignment && Alignment < 4) {
1152 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1153 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1154 TII.get(ARM::VMOVRS), MoveReg)
1155 .addReg(SrcReg));
1156 SrcReg = MoveReg;
1157 VT = MVT::i32;
1158 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001159 } else {
1160 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001161 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001162 break;
1163 case MVT::f64:
1164 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001165 // FIXME: Unaligned stores need special handling. Doublewords require
1166 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001167 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001168 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001169
Eric Christopher56d2b722010-09-02 23:43:26 +00001170 StrOpc = ARM::VSTRD;
1171 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001172 }
Eric Christopher564857f2010-12-01 01:40:24 +00001173 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001174 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001175
Eric Christopher564857f2010-12-01 01:40:24 +00001176 // Create the base instruction, then add the operands.
1177 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1178 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001179 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001180 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001181 return true;
1182}
1183
Eric Christopher43b62be2010-09-27 06:02:23 +00001184bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001185 Value *Op0 = I->getOperand(0);
1186 unsigned SrcReg = 0;
1187
Eli Friedman4136d232011-09-02 22:33:24 +00001188 // Atomic stores need special handling.
1189 if (cast<StoreInst>(I)->isAtomic())
1190 return false;
1191
Eric Christopher564857f2010-12-01 01:40:24 +00001192 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001193 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001194 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001195 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001196
Eric Christopher1b61ef42010-09-02 01:48:11 +00001197 // Get the value to be stored into a register.
1198 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001199 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001200
Eric Christopher564857f2010-12-01 01:40:24 +00001201 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001202 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001203 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001204 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001205
Chad Rosier9eff1e32011-12-03 02:21:57 +00001206 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1207 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001208 return true;
1209}
1210
1211static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1212 switch (Pred) {
1213 // Needs two compares...
1214 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001215 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001216 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001217 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001218 return ARMCC::AL;
1219 case CmpInst::ICMP_EQ:
1220 case CmpInst::FCMP_OEQ:
1221 return ARMCC::EQ;
1222 case CmpInst::ICMP_SGT:
1223 case CmpInst::FCMP_OGT:
1224 return ARMCC::GT;
1225 case CmpInst::ICMP_SGE:
1226 case CmpInst::FCMP_OGE:
1227 return ARMCC::GE;
1228 case CmpInst::ICMP_UGT:
1229 case CmpInst::FCMP_UGT:
1230 return ARMCC::HI;
1231 case CmpInst::FCMP_OLT:
1232 return ARMCC::MI;
1233 case CmpInst::ICMP_ULE:
1234 case CmpInst::FCMP_OLE:
1235 return ARMCC::LS;
1236 case CmpInst::FCMP_ORD:
1237 return ARMCC::VC;
1238 case CmpInst::FCMP_UNO:
1239 return ARMCC::VS;
1240 case CmpInst::FCMP_UGE:
1241 return ARMCC::PL;
1242 case CmpInst::ICMP_SLT:
1243 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001244 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001245 case CmpInst::ICMP_SLE:
1246 case CmpInst::FCMP_ULE:
1247 return ARMCC::LE;
1248 case CmpInst::FCMP_UNE:
1249 case CmpInst::ICMP_NE:
1250 return ARMCC::NE;
1251 case CmpInst::ICMP_UGE:
1252 return ARMCC::HS;
1253 case CmpInst::ICMP_ULT:
1254 return ARMCC::LO;
1255 }
Eric Christopher543cf052010-09-01 22:16:27 +00001256}
1257
Eric Christopher43b62be2010-09-27 06:02:23 +00001258bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001259 const BranchInst *BI = cast<BranchInst>(I);
1260 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1261 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001262
Eric Christophere5734102010-09-03 00:35:47 +00001263 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001264
Eric Christopher0e6233b2010-10-29 21:08:19 +00001265 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1266 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001267 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001268 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001269
1270 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001271 // Try to take advantage of fallthrough opportunities.
1272 CmpInst::Predicate Predicate = CI->getPredicate();
1273 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1274 std::swap(TBB, FBB);
1275 Predicate = CmpInst::getInversePredicate(Predicate);
1276 }
1277
1278 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001279
1280 // We may not handle every CC for now.
1281 if (ARMPred == ARMCC::AL) return false;
1282
Chad Rosier75698f32011-10-26 23:17:28 +00001283 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001284 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001285 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001286
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001287 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001288 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1289 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1290 FastEmitBranch(FBB, DL);
1291 FuncInfo.MBB->addSuccessor(TBB);
1292 return true;
1293 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001294 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1295 MVT SourceVT;
1296 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001297 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001298 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001299 unsigned OpReg = getRegForValue(TI->getOperand(0));
1300 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1301 TII.get(TstOpc))
1302 .addReg(OpReg).addImm(1));
1303
1304 unsigned CCMode = ARMCC::NE;
1305 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1306 std::swap(TBB, FBB);
1307 CCMode = ARMCC::EQ;
1308 }
1309
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001310 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001311 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1312 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1313
1314 FastEmitBranch(FBB, DL);
1315 FuncInfo.MBB->addSuccessor(TBB);
1316 return true;
1317 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001318 } else if (const ConstantInt *CI =
1319 dyn_cast<ConstantInt>(BI->getCondition())) {
1320 uint64_t Imm = CI->getZExtValue();
1321 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1322 FastEmitBranch(Target, DL);
1323 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001324 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001325
Eric Christopher0e6233b2010-10-29 21:08:19 +00001326 unsigned CmpReg = getRegForValue(BI->getCondition());
1327 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001328
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001329 // We've been divorced from our compare! Our block was split, and
1330 // now our compare lives in a predecessor block. We musn't
1331 // re-compare here, as the children of the compare aren't guaranteed
1332 // live across the block boundary (we *could* check for this).
1333 // Regardless, the compare has been done in the predecessor block,
1334 // and it left a value for us in a virtual register. Ergo, we test
1335 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001336 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001337 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1338 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001339
Eric Christopher7a20a372011-04-28 16:52:09 +00001340 unsigned CCMode = ARMCC::NE;
1341 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1342 std::swap(TBB, FBB);
1343 CCMode = ARMCC::EQ;
1344 }
1345
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001346 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001347 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001348 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001349 FastEmitBranch(FBB, DL);
1350 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001351 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001352}
1353
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001354bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1355 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001356 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001357 EVT SrcVT = TLI.getValueType(Ty, true);
1358 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001359
Chad Rosierade62002011-10-26 23:25:44 +00001360 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1361 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001362 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001363
Chad Rosier2f2fe412011-11-09 03:22:02 +00001364 // Check to see if the 2nd operand is a constant that we can encode directly
1365 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001366 int Imm = 0;
1367 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001368 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001369 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1370 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001371 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1372 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1373 SrcVT == MVT::i1) {
1374 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001375 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
1376 if (Imm < 0) {
Chad Rosier6cba97c2011-11-10 01:30:39 +00001377 isNegativeImm = true;
Chad Rosier1c47de82011-11-11 06:27:41 +00001378 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001379 }
Chad Rosier1c47de82011-11-11 06:27:41 +00001380 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1381 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001382 }
1383 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1384 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1385 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001386 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001387 }
1388
Eric Christopherd43393a2010-09-08 23:13:45 +00001389 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001390 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001391 bool needsExt = false;
1392 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001393 default: return false;
1394 // TODO: Verify compares.
1395 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001396 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001397 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001398 break;
1399 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001400 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001401 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001402 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001403 case MVT::i1:
1404 case MVT::i8:
1405 case MVT::i16:
1406 needsExt = true;
1407 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001408 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001409 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001410 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001411 CmpOpc = ARM::t2CMPrr;
1412 else
1413 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1414 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001415 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001416 CmpOpc = ARM::CMPrr;
1417 else
1418 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1419 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001420 break;
1421 }
1422
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001423 unsigned SrcReg1 = getRegForValue(Src1Value);
1424 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001425
Duncan Sands4c0c5452011-11-28 10:31:27 +00001426 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001427 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001428 SrcReg2 = getRegForValue(Src2Value);
1429 if (SrcReg2 == 0) return false;
1430 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001431
1432 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1433 if (needsExt) {
1434 unsigned ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001435 ResultReg = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001436 if (ResultReg == 0) return false;
1437 SrcReg1 = ResultReg;
Chad Rosier1c47de82011-11-11 06:27:41 +00001438 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001439 ResultReg = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1440 if (ResultReg == 0) return false;
1441 SrcReg2 = ResultReg;
1442 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001443 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001444
Chad Rosier1c47de82011-11-11 06:27:41 +00001445 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001446 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1447 TII.get(CmpOpc))
1448 .addReg(SrcReg1).addReg(SrcReg2));
1449 } else {
1450 MachineInstrBuilder MIB;
1451 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1452 .addReg(SrcReg1);
1453
1454 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1455 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001456 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001457 AddOptionalDefs(MIB);
1458 }
Chad Rosierade62002011-10-26 23:25:44 +00001459
1460 // For floating point we need to move the result to a comparison register
1461 // that we can then use for branches.
1462 if (Ty->isFloatTy() || Ty->isDoubleTy())
1463 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1464 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001465 return true;
1466}
1467
1468bool ARMFastISel::SelectCmp(const Instruction *I) {
1469 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosierade62002011-10-26 23:25:44 +00001470 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier530f7ce2011-10-26 22:47:55 +00001471
Eric Christopher229207a2010-09-29 01:14:47 +00001472 // Get the compare predicate.
1473 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001474
Eric Christopher229207a2010-09-29 01:14:47 +00001475 // We may not handle every CC for now.
1476 if (ARMPred == ARMCC::AL) return false;
1477
Chad Rosier530f7ce2011-10-26 22:47:55 +00001478 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001479 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001480 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001481
Eric Christopher229207a2010-09-29 01:14:47 +00001482 // Now set a register based on the comparison. Explicitly set the predicates
1483 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001484 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1485 TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001486 : ARM::GPRRegisterClass;
1487 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001488 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001489 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosierade62002011-10-26 23:25:44 +00001490 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier530f7ce2011-10-26 22:47:55 +00001491 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher229207a2010-09-29 01:14:47 +00001492 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1493 .addReg(ZeroReg).addImm(1)
1494 .addImm(ARMPred).addReg(CondReg);
1495
Eric Christophera5b1e682010-09-17 22:28:18 +00001496 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001497 return true;
1498}
1499
Eric Christopher43b62be2010-09-27 06:02:23 +00001500bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001501 // Make sure we have VFP and that we're extending float to double.
1502 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001503
Eric Christopher46203602010-09-09 00:26:48 +00001504 Value *V = I->getOperand(0);
1505 if (!I->getType()->isDoubleTy() ||
1506 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001507
Eric Christopher46203602010-09-09 00:26:48 +00001508 unsigned Op = getRegForValue(V);
1509 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001510
Eric Christopher46203602010-09-09 00:26:48 +00001511 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001512 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001513 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001514 .addReg(Op));
1515 UpdateValueMap(I, Result);
1516 return true;
1517}
1518
Eric Christopher43b62be2010-09-27 06:02:23 +00001519bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001520 // Make sure we have VFP and that we're truncating double to float.
1521 if (!Subtarget->hasVFP2()) return false;
1522
1523 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001524 if (!(I->getType()->isFloatTy() &&
1525 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001526
1527 unsigned Op = getRegForValue(V);
1528 if (Op == 0) return false;
1529
1530 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001531 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001532 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001533 .addReg(Op));
1534 UpdateValueMap(I, Result);
1535 return true;
1536}
1537
Chad Rosierae46a332012-02-03 21:14:11 +00001538bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001539 // Make sure we have VFP.
1540 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001541
Duncan Sands1440e8b2010-11-03 11:35:31 +00001542 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001543 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001544 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001545 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001546
Chad Rosier463fe242011-11-03 02:04:59 +00001547 Value *Src = I->getOperand(0);
1548 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1549 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001550 return false;
1551
Chad Rosier463fe242011-11-03 02:04:59 +00001552 unsigned SrcReg = getRegForValue(Src);
1553 if (SrcReg == 0) return false;
1554
1555 // Handle sign-extension.
1556 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1557 EVT DestVT = MVT::i32;
Chad Rosierae46a332012-02-03 21:14:11 +00001558 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
1559 /*isZExt*/!isSigned);
Chad Rosier463fe242011-11-03 02:04:59 +00001560 if (ResultReg == 0) return false;
1561 SrcReg = ResultReg;
1562 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001563
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001564 // The conversion routine works on fp-reg to fp-reg and the operand above
1565 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001566 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001567 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001568
Eric Christopher9a040492010-09-09 18:54:59 +00001569 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001570 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1571 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001572 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001573
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001574 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001575 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1576 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001577 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001578 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001579 return true;
1580}
1581
Chad Rosierae46a332012-02-03 21:14:11 +00001582bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001583 // Make sure we have VFP.
1584 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001585
Duncan Sands1440e8b2010-11-03 11:35:31 +00001586 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001587 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001588 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001589 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001590
Eric Christopher9a040492010-09-09 18:54:59 +00001591 unsigned Op = getRegForValue(I->getOperand(0));
1592 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001593
Eric Christopher9a040492010-09-09 18:54:59 +00001594 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001595 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001596 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1597 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001598 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001599
Chad Rosieree8901c2012-02-03 20:27:51 +00001600 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001601 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001602 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1603 ResultReg)
1604 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001605
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001606 // This result needs to be in an integer register, but the conversion only
1607 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001608 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001609 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001610
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001611 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001612 return true;
1613}
1614
Eric Christopher3bbd3962010-10-11 08:27:59 +00001615bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001616 MVT VT;
1617 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001618 return false;
1619
1620 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001621 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001622 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1623
1624 unsigned CondReg = getRegForValue(I->getOperand(0));
1625 if (CondReg == 0) return false;
1626 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1627 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001628
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001629 // Check to see if we can use an immediate in the conditional move.
1630 int Imm = 0;
1631 bool UseImm = false;
1632 bool isNegativeImm = false;
1633 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1634 assert (VT == MVT::i32 && "Expecting an i32.");
1635 Imm = (int)ConstInt->getValue().getZExtValue();
1636 if (Imm < 0) {
1637 isNegativeImm = true;
1638 Imm = ~Imm;
1639 }
1640 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1641 (ARM_AM::getSOImmVal(Imm) != -1);
1642 }
1643
Duncan Sands4c0c5452011-11-28 10:31:27 +00001644 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001645 if (!UseImm) {
1646 Op2Reg = getRegForValue(I->getOperand(2));
1647 if (Op2Reg == 0) return false;
1648 }
1649
1650 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001651 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001652 .addReg(CondReg).addImm(0));
1653
1654 unsigned MovCCOpc;
1655 if (!UseImm) {
1656 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1657 } else {
1658 if (!isNegativeImm) {
1659 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1660 } else {
1661 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1662 }
1663 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001664 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001665 if (!UseImm)
1666 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1667 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1668 else
1669 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1670 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001671 UpdateValueMap(I, ResultReg);
1672 return true;
1673}
1674
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001675bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001676 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001677 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001678 if (!isTypeLegal(Ty, VT))
1679 return false;
1680
1681 // If we have integer div support we should have selected this automagically.
1682 // In case we have a real miss go ahead and return false and we'll pick
1683 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001684 if (Subtarget->hasDivide()) return false;
1685
Eric Christopher08637852010-09-30 22:34:19 +00001686 // Otherwise emit a libcall.
1687 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001688 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001689 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001690 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001691 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001692 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001693 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001694 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001695 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001696 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001697 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001698 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001699
Eric Christopher08637852010-09-30 22:34:19 +00001700 return ARMEmitLibcall(I, LC);
1701}
1702
Chad Rosier769422f2012-02-03 21:23:45 +00001703bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001704 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001705 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001706 if (!isTypeLegal(Ty, VT))
1707 return false;
1708
1709 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1710 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001711 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001712 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001713 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001714 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001715 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001716 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001717 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001718 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001719 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001720 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001721
Eric Christopher6a880d62010-10-11 08:37:26 +00001722 return ARMEmitLibcall(I, LC);
1723}
1724
Eric Christopher43b62be2010-09-27 06:02:23 +00001725bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001726 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001727
Eric Christopherbc39b822010-09-09 00:53:57 +00001728 // We can get here in the case when we want to use NEON for our fp
1729 // operations, but can't figure out how to. Just use the vfp instructions
1730 // if we have them.
1731 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001732 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001733 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1734 if (isFloat && !Subtarget->hasVFP2())
1735 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001736
Eric Christopherbc39b822010-09-09 00:53:57 +00001737 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001738 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001739 switch (ISDOpcode) {
1740 default: return false;
1741 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001742 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001743 break;
1744 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001745 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001746 break;
1747 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001748 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001749 break;
1750 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001751 unsigned Op1 = getRegForValue(I->getOperand(0));
1752 if (Op1 == 0) return false;
1753
1754 unsigned Op2 = getRegForValue(I->getOperand(1));
1755 if (Op2 == 0) return false;
1756
Eric Christopherbd6bf082010-09-09 01:02:03 +00001757 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001758 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1759 TII.get(Opc), ResultReg)
1760 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001761 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001762 return true;
1763}
1764
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001765// Call Handling Code
1766
1767// This is largely taken directly from CCAssignFnForNode - we don't support
1768// varargs in FastISel so that part has been removed.
1769// TODO: We may not support all of this.
1770CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1771 switch (CC) {
1772 default:
1773 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001774 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001775 // Ignore fastcc. Silence compiler warnings.
1776 (void)RetFastCC_ARM_APCS;
1777 (void)FastCC_ARM_APCS;
1778 // Fallthrough
1779 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001780 // Use target triple & subtarget features to do actual dispatch.
1781 if (Subtarget->isAAPCS_ABI()) {
1782 if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001783 TM.Options.FloatABIType == FloatABI::Hard)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001784 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1785 else
1786 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1787 } else
1788 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1789 case CallingConv::ARM_AAPCS_VFP:
1790 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1791 case CallingConv::ARM_AAPCS:
1792 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1793 case CallingConv::ARM_APCS:
1794 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1795 }
1796}
1797
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001798bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1799 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001800 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001801 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1802 SmallVectorImpl<unsigned> &RegArgs,
1803 CallingConv::ID CC,
1804 unsigned &NumBytes) {
1805 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001806 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001807 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1808
1809 // Get a count of how many bytes are to be pushed on the stack.
1810 NumBytes = CCInfo.getNextStackOffset();
1811
1812 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001813 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001814 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1815 TII.get(AdjStackDown))
1816 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001817
1818 // Process the args.
1819 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1820 CCValAssign &VA = ArgLocs[i];
1821 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001822 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001823
Eric Christopher4a2b3162011-01-27 05:44:56 +00001824 // We don't handle NEON/vector parameters yet.
1825 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001826 return false;
1827
Eric Christopherf9764fa2010-09-30 20:49:44 +00001828 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001829 switch (VA.getLocInfo()) {
1830 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001831 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001832 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001833 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1834 /*isZExt*/false);
1835 assert (ResultReg != 0 && "Failed to emit a sext");
1836 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001837 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001838 break;
1839 }
Chad Rosier42536af2011-11-05 20:16:15 +00001840 case CCValAssign::AExt:
1841 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001842 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001843 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001844 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1845 /*isZExt*/true);
1846 assert (ResultReg != 0 && "Failed to emit a sext");
1847 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001848 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001849 break;
1850 }
1851 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001852 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001853 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001854 assert(BC != 0 && "Failed to emit a bitcast!");
1855 Arg = BC;
1856 ArgVT = VA.getLocVT();
1857 break;
1858 }
1859 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001860 }
1861
1862 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001863 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001864 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001865 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001866 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001867 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001868 } else if (VA.needsCustom()) {
1869 // TODO: We need custom lowering for vector (v2f64) args.
1870 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001871
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001872 CCValAssign &NextVA = ArgLocs[++i];
1873
1874 // TODO: Only handle register args for now.
1875 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1876
1877 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1878 TII.get(ARM::VMOVRRD), VA.getLocReg())
1879 .addReg(NextVA.getLocReg(), RegState::Define)
1880 .addReg(Arg));
1881 RegArgs.push_back(VA.getLocReg());
1882 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001883 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001884 assert(VA.isMemLoc());
1885 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001886 Address Addr;
1887 Addr.BaseType = Address::RegBase;
1888 Addr.Base.Reg = ARM::SP;
1889 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001890
Eric Christopher0d581222010-11-19 22:30:02 +00001891 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001892 }
1893 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001894 return true;
1895}
1896
Duncan Sands1440e8b2010-11-03 11:35:31 +00001897bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001898 const Instruction *I, CallingConv::ID CC,
1899 unsigned &NumBytes) {
1900 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001901 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001902 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1903 TII.get(AdjStackUp))
1904 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001905
1906 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001907 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001908 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001909 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001910 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1911
1912 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001913 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001914 // For this move we copy into two registers and then move into the
1915 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001916 EVT DestVT = RVLocs[0].getValVT();
1917 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1918 unsigned ResultReg = createResultReg(DstRC);
1919 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1920 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001921 .addReg(RVLocs[0].getLocReg())
1922 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001923
Eric Christopher3659ac22010-10-20 08:02:24 +00001924 UsedRegs.push_back(RVLocs[0].getLocReg());
1925 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001926
Eric Christopherdccd2c32010-10-11 08:38:55 +00001927 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001928 UpdateValueMap(I, ResultReg);
1929 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001930 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001931 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00001932
1933 // Special handling for extended integers.
1934 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1935 CopyVT = MVT::i32;
1936
Eric Christopher14df8822010-10-01 00:00:11 +00001937 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001938
Eric Christopher14df8822010-10-01 00:00:11 +00001939 unsigned ResultReg = createResultReg(DstRC);
1940 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1941 ResultReg).addReg(RVLocs[0].getLocReg());
1942 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001943
Eric Christopherdccd2c32010-10-11 08:38:55 +00001944 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001945 UpdateValueMap(I, ResultReg);
1946 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001947 }
1948
Eric Christopherdccd2c32010-10-11 08:38:55 +00001949 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001950}
1951
Eric Christopher4f512ef2010-10-22 01:28:00 +00001952bool ARMFastISel::SelectRet(const Instruction *I) {
1953 const ReturnInst *Ret = cast<ReturnInst>(I);
1954 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001955
Eric Christopher4f512ef2010-10-22 01:28:00 +00001956 if (!FuncInfo.CanLowerReturn)
1957 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001958
Eric Christopher4f512ef2010-10-22 01:28:00 +00001959 if (F.isVarArg())
1960 return false;
1961
1962 CallingConv::ID CC = F.getCallingConv();
1963 if (Ret->getNumOperands() > 0) {
1964 SmallVector<ISD::OutputArg, 4> Outs;
1965 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1966 Outs, TLI);
1967
1968 // Analyze operands of the call, assigning locations to each operand.
1969 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00001970 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00001971 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1972
1973 const Value *RV = Ret->getOperand(0);
1974 unsigned Reg = getRegForValue(RV);
1975 if (Reg == 0)
1976 return false;
1977
1978 // Only handle a single return value for now.
1979 if (ValLocs.size() != 1)
1980 return false;
1981
1982 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001983
Eric Christopher4f512ef2010-10-22 01:28:00 +00001984 // Don't bother handling odd stuff for now.
1985 if (VA.getLocInfo() != CCValAssign::Full)
1986 return false;
1987 // Only handle register returns for now.
1988 if (!VA.isRegLoc())
1989 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00001990
1991 unsigned SrcReg = Reg + VA.getValNo();
1992 EVT RVVT = TLI.getValueType(RV->getType());
1993 EVT DestVT = VA.getValVT();
1994 // Special handling for extended integers.
1995 if (RVVT != DestVT) {
1996 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
1997 return false;
1998
1999 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
2000 return false;
2001
2002 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2003
2004 bool isZExt = Outs[0].Flags.isZExt();
2005 unsigned ResultReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, isZExt);
2006 if (ResultReg == 0) return false;
2007 SrcReg = ResultReg;
2008 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002009
Eric Christopher4f512ef2010-10-22 01:28:00 +00002010 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002011 unsigned DstReg = VA.getLocReg();
2012 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2013 // Avoid a cross-class copy. This is very unlikely.
2014 if (!SrcRC->contains(DstReg))
2015 return false;
2016 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2017 DstReg).addReg(SrcReg);
2018
2019 // Mark the register as live out of the function.
2020 MRI.addLiveOut(VA.getLocReg());
2021 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002022
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002023 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002024 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2025 TII.get(RetOpc)));
2026 return true;
2027}
2028
Eric Christopher872f4a22011-02-22 01:37:10 +00002029unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
2030
Evan Chengafff9412011-12-20 18:26:50 +00002031 // iOS needs the r9 versions of the opcodes.
2032 bool isiOS = Subtarget->isTargetIOS();
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002033 if (isThumb2) {
Evan Chengafff9412011-12-20 18:26:50 +00002034 return isiOS ? ARM::tBLr9 : ARM::tBL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002035 } else {
Evan Chengafff9412011-12-20 18:26:50 +00002036 return isiOS ? ARM::BLr9 : ARM::BL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002037 }
2038}
2039
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002040// A quick function that will emit a call for a named libcall in F with the
2041// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002042// can emit a call for any libcall we can produce. This is an abridged version
2043// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002044// like computed function pointers or strange arguments at call sites.
2045// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2046// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002047bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2048 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002049
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002050 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002051 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002052 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002053 if (RetTy->isVoidTy())
2054 RetVT = MVT::isVoid;
2055 else if (!isTypeLegal(RetTy, RetVT))
2056 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002057
Eric Christopher836c6242010-12-15 23:47:29 +00002058 // TODO: For now if we have long calls specified we don't handle the call.
2059 if (EnableARMLongCalls) return false;
2060
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002061 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002062 SmallVector<Value*, 8> Args;
2063 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002064 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002065 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2066 Args.reserve(I->getNumOperands());
2067 ArgRegs.reserve(I->getNumOperands());
2068 ArgVTs.reserve(I->getNumOperands());
2069 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002070 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002071 Value *Op = I->getOperand(i);
2072 unsigned Arg = getRegForValue(Op);
2073 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002074
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002075 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002076 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002077 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002078
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002079 ISD::ArgFlagsTy Flags;
2080 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2081 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002082
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002083 Args.push_back(Op);
2084 ArgRegs.push_back(Arg);
2085 ArgVTs.push_back(ArgVT);
2086 ArgFlags.push_back(Flags);
2087 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002088
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002089 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002090 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002091 unsigned NumBytes;
2092 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2093 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002094
Evan Chengafff9412011-12-20 18:26:50 +00002095 // Issue the call, BLr9 for iOS, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002096 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002097 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002098 unsigned CallOpc = ARMSelectCallOp(NULL);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002099 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00002100 // Explicitly adding the predicate here.
2101 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2102 TII.get(CallOpc)))
2103 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00002104 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002105 // Explicitly adding the predicate here.
2106 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2107 TII.get(CallOpc))
2108 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002109
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002110 // Add implicit physical register uses to the call.
2111 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2112 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002113
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002114 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002115 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002116 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002117
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002118 // Set all unused physreg defs as dead.
2119 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002120
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002121 return true;
2122}
2123
Chad Rosier11add262011-11-11 23:31:03 +00002124bool ARMFastISel::SelectCall(const Instruction *I,
2125 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002126 const CallInst *CI = cast<CallInst>(I);
2127 const Value *Callee = CI->getCalledValue();
2128
Chad Rosier11add262011-11-11 23:31:03 +00002129 // Can't handle inline asm.
2130 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002131
Eric Christopher52f6c032011-05-02 20:16:33 +00002132 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002133 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00002134 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00002135 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002136
Eric Christopherf9764fa2010-09-30 20:49:44 +00002137 // Check the calling convention.
2138 ImmutableCallSite CS(CI);
2139 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002140
Eric Christopherf9764fa2010-09-30 20:49:44 +00002141 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002142
Eric Christopherf9764fa2010-09-30 20:49:44 +00002143 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002144 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2145 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002146 if (FTy->isVarArg())
2147 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002148
Eric Christopherf9764fa2010-09-30 20:49:44 +00002149 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002150 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002151 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002152 if (RetTy->isVoidTy())
2153 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002154 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2155 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002156 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002157
Eric Christopher836c6242010-12-15 23:47:29 +00002158 // TODO: For now if we have long calls specified we don't handle the call.
2159 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00002160
Eric Christopherf9764fa2010-09-30 20:49:44 +00002161 // Set up the argument vectors.
2162 SmallVector<Value*, 8> Args;
2163 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002164 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002165 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2166 Args.reserve(CS.arg_size());
2167 ArgRegs.reserve(CS.arg_size());
2168 ArgVTs.reserve(CS.arg_size());
2169 ArgFlags.reserve(CS.arg_size());
2170 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2171 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002172 // If we're lowering a memory intrinsic instead of a regular call, skip the
2173 // last two arguments, which shouldn't be passed to the underlying function.
2174 if (IntrMemName && e-i <= 2)
2175 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002176
Eric Christopherf9764fa2010-09-30 20:49:44 +00002177 ISD::ArgFlagsTy Flags;
2178 unsigned AttrInd = i - CS.arg_begin() + 1;
2179 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2180 Flags.setSExt();
2181 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2182 Flags.setZExt();
2183
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002184 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002185 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2186 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2187 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2188 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2189 return false;
2190
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002191 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002192 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002193 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2194 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002195 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002196
2197 unsigned Arg = getRegForValue(*i);
2198 if (Arg == 0)
2199 return false;
2200
Eric Christopherf9764fa2010-09-30 20:49:44 +00002201 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2202 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002203
Eric Christopherf9764fa2010-09-30 20:49:44 +00002204 Args.push_back(*i);
2205 ArgRegs.push_back(Arg);
2206 ArgVTs.push_back(ArgVT);
2207 ArgFlags.push_back(Flags);
2208 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002209
Eric Christopherf9764fa2010-09-30 20:49:44 +00002210 // Handle the arguments now that we've gotten them.
2211 SmallVector<unsigned, 4> RegArgs;
2212 unsigned NumBytes;
2213 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2214 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002215
Evan Chengafff9412011-12-20 18:26:50 +00002216 // Issue the call, BLr9 for iOS, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002217 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002218 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002219 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002220 // Explicitly adding the predicate here.
Chad Rosier9eb67482011-11-13 09:44:21 +00002221 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002222 // Explicitly adding the predicate here.
2223 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier11add262011-11-11 23:31:03 +00002224 TII.get(CallOpc)));
Chad Rosier9eb67482011-11-13 09:44:21 +00002225 if (!IntrMemName)
2226 MIB.addGlobalAddress(GV, 0, 0);
2227 else
2228 MIB.addExternalSymbol(IntrMemName, 0);
2229 } else {
2230 if (!IntrMemName)
2231 // Explicitly adding the predicate here.
2232 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2233 TII.get(CallOpc))
2234 .addGlobalAddress(GV, 0, 0));
2235 else
2236 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2237 TII.get(CallOpc))
2238 .addExternalSymbol(IntrMemName, 0));
2239 }
Chad Rosier11add262011-11-11 23:31:03 +00002240
Eric Christopherf9764fa2010-09-30 20:49:44 +00002241 // Add implicit physical register uses to the call.
2242 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2243 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002244
Eric Christopherf9764fa2010-09-30 20:49:44 +00002245 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002246 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002247 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002248
Eric Christopherf9764fa2010-09-30 20:49:44 +00002249 // Set all unused physreg defs as dead.
2250 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002251
Eric Christopherf9764fa2010-09-30 20:49:44 +00002252 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002253}
2254
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002255bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002256 return Len <= 16;
2257}
2258
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002259bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002260 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002261 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002262 return false;
2263
2264 // We don't care about alignment here since we just emit integer accesses.
2265 while (Len) {
2266 MVT VT;
2267 if (Len >= 4)
2268 VT = MVT::i32;
2269 else if (Len >= 2)
2270 VT = MVT::i16;
2271 else {
2272 assert(Len == 1);
2273 VT = MVT::i8;
2274 }
2275
2276 bool RV;
2277 unsigned ResultReg;
2278 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002279 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002280 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002281 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002282 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002283
2284 unsigned Size = VT.getSizeInBits()/8;
2285 Len -= Size;
2286 Dest.Offset += Size;
2287 Src.Offset += Size;
2288 }
2289
2290 return true;
2291}
2292
Chad Rosier11add262011-11-11 23:31:03 +00002293bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2294 // FIXME: Handle more intrinsics.
2295 switch (I.getIntrinsicID()) {
2296 default: return false;
2297 case Intrinsic::memcpy:
2298 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002299 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2300 // Don't handle volatile.
2301 if (MTI.isVolatile())
2302 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002303
2304 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2305 // we would emit dead code because we don't currently handle memmoves.
2306 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2307 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002308 // Small memcpy's are common enough that we want to do them without a call
2309 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002310 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002311 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002312 Address Dest, Src;
2313 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2314 !ARMComputeAddress(MTI.getRawSource(), Src))
2315 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002316 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002317 return true;
2318 }
2319 }
Chad Rosier11add262011-11-11 23:31:03 +00002320
2321 if (!MTI.getLength()->getType()->isIntegerTy(32))
2322 return false;
2323
2324 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2325 return false;
2326
2327 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2328 return SelectCall(&I, IntrMemName);
2329 }
2330 case Intrinsic::memset: {
2331 const MemSetInst &MSI = cast<MemSetInst>(I);
2332 // Don't handle volatile.
2333 if (MSI.isVolatile())
2334 return false;
2335
2336 if (!MSI.getLength()->getType()->isIntegerTy(32))
2337 return false;
2338
2339 if (MSI.getDestAddressSpace() > 255)
2340 return false;
2341
2342 return SelectCall(&I, "memset");
2343 }
2344 }
Chad Rosier11add262011-11-11 23:31:03 +00002345}
2346
Chad Rosier0d7b2312011-11-02 00:18:48 +00002347bool ARMFastISel::SelectTrunc(const Instruction *I) {
2348 // The high bits for a type smaller than the register size are assumed to be
2349 // undefined.
2350 Value *Op = I->getOperand(0);
2351
2352 EVT SrcVT, DestVT;
2353 SrcVT = TLI.getValueType(Op->getType(), true);
2354 DestVT = TLI.getValueType(I->getType(), true);
2355
2356 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2357 return false;
2358 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2359 return false;
2360
2361 unsigned SrcReg = getRegForValue(Op);
2362 if (!SrcReg) return false;
2363
2364 // Because the high bits are undefined, a truncate doesn't generate
2365 // any code.
2366 UpdateValueMap(I, SrcReg);
2367 return true;
2368}
2369
Chad Rosier87633022011-11-02 17:20:24 +00002370unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2371 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002372 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002373 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002374
2375 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002376 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002377 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002378 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002379 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002380 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002381 if (!Subtarget->hasV6Ops()) return 0;
2382 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002383 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002384 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002385 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002386 break;
2387 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002388 if (!Subtarget->hasV6Ops()) return 0;
2389 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002390 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002391 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002392 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002393 break;
2394 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002395 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002396 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002397 isBoolZext = true;
2398 break;
2399 }
Chad Rosier87633022011-11-02 17:20:24 +00002400 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002401 }
2402
Chad Rosier87633022011-11-02 17:20:24 +00002403 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002404 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002405 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002406 .addReg(SrcReg);
2407 if (isBoolZext)
2408 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002409 else
2410 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002411 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002412 return ResultReg;
2413}
2414
2415bool ARMFastISel::SelectIntExt(const Instruction *I) {
2416 // On ARM, in general, integer casts don't involve legal types; this code
2417 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002418 Type *DestTy = I->getType();
2419 Value *Src = I->getOperand(0);
2420 Type *SrcTy = Src->getType();
2421
2422 EVT SrcVT, DestVT;
2423 SrcVT = TLI.getValueType(SrcTy, true);
2424 DestVT = TLI.getValueType(DestTy, true);
2425
2426 bool isZExt = isa<ZExtInst>(I);
2427 unsigned SrcReg = getRegForValue(Src);
2428 if (!SrcReg) return false;
2429
2430 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2431 if (ResultReg == 0) return false;
2432 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002433 return true;
2434}
2435
Eric Christopher56d2b722010-09-02 23:43:26 +00002436// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002437bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002438
Eric Christopherab695882010-07-21 22:26:11 +00002439 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002440 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002441 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002442 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002443 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002444 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002445 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002446 case Instruction::ICmp:
2447 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002448 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002449 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002450 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002451 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002452 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002453 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002454 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002455 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002456 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002457 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002458 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002459 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002460 return SelectFPToI(I, /*isSigned*/ false);
Eric Christopherbc39b822010-09-09 00:53:57 +00002461 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00002462 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002463 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00002464 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002465 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00002466 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002467 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002468 return SelectDiv(I, /*isSigned*/ true);
2469 case Instruction::UDiv:
2470 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002471 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002472 return SelectRem(I, /*isSigned*/ true);
2473 case Instruction::URem:
2474 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002475 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002476 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2477 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002478 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002479 case Instruction::Select:
2480 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002481 case Instruction::Ret:
2482 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002483 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002484 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002485 case Instruction::ZExt:
2486 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002487 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002488 default: break;
2489 }
2490 return false;
2491}
2492
Chad Rosierb29b9502011-11-13 02:23:59 +00002493/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2494/// vreg is being provided by the specified load instruction. If possible,
2495/// try to fold the load as an operand to the instruction, returning true if
2496/// successful.
2497bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2498 const LoadInst *LI) {
2499 // Verify we have a legal type before going any further.
2500 MVT VT;
2501 if (!isLoadTypeLegal(LI->getType(), VT))
2502 return false;
2503
2504 // Combine load followed by zero- or sign-extend.
2505 // ldrb r1, [r0] ldrb r1, [r0]
2506 // uxtb r2, r1 =>
2507 // mov r3, r2 mov r3, r1
2508 bool isZExt = true;
2509 switch(MI->getOpcode()) {
2510 default: return false;
2511 case ARM::SXTH:
2512 case ARM::t2SXTH:
2513 isZExt = false;
2514 case ARM::UXTH:
2515 case ARM::t2UXTH:
2516 if (VT != MVT::i16)
2517 return false;
2518 break;
2519 case ARM::SXTB:
2520 case ARM::t2SXTB:
2521 isZExt = false;
2522 case ARM::UXTB:
2523 case ARM::t2UXTB:
2524 if (VT != MVT::i8)
2525 return false;
2526 break;
2527 }
2528 // See if we can handle this address.
2529 Address Addr;
2530 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2531
2532 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002533 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002534 return false;
2535 MI->eraseFromParent();
2536 return true;
2537}
2538
Eric Christopherab695882010-07-21 22:26:11 +00002539namespace llvm {
2540 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002541 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002542 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002543
Eric Christopheraaa8df42010-11-02 01:21:28 +00002544 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002545 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Chengafff9412011-12-20 18:26:50 +00002546 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002547 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002548 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002549 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002550 }
2551}