blob: 6fbcf6cbff34747c65f166c118ed25b869a4e3bf [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonf4f1a272009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson206f6c42009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilsone60fee02009-06-22 23:27:02 +000075
Bob Wilson3ac39132009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilson08479272009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov394bbb82009-08-21 12:41:42 +000087def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
88def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
89def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000090
Bob Wilsone60fee02009-06-22 23:27:02 +000091//===----------------------------------------------------------------------===//
92// NEON operand definitions
93//===----------------------------------------------------------------------===//
94
95// addrmode_neonldstm := reg
96//
97/* TODO: Take advantage of vldm.
98def addrmode_neonldstm : Operand<i32>,
99 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
100 let PrintMethod = "printAddrNeonLdStMOperand";
101 let MIOperandInfo = (ops GPR, i32imm);
102}
103*/
104
105//===----------------------------------------------------------------------===//
106// NEON load / store instructions
107//===----------------------------------------------------------------------===//
108
Bob Wilsonee27bec2009-08-12 00:49:01 +0000109/* TODO: Take advantage of vldm.
Bob Wilson66b34002009-08-12 17:04:56 +0000110let mayLoad = 1 in {
Bob Wilsone60fee02009-06-22 23:27:02 +0000111def VLDMD : NI<(outs),
112 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000113 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000114 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000115 []> {
116 let Inst{27-25} = 0b110;
117 let Inst{20} = 1;
118 let Inst{11-9} = 0b101;
119}
Bob Wilsone60fee02009-06-22 23:27:02 +0000120
121def VLDMS : NI<(outs),
122 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000123 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000124 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000125 []> {
126 let Inst{27-25} = 0b110;
127 let Inst{20} = 1;
128 let Inst{11-9} = 0b101;
129}
Bob Wilson66b34002009-08-12 17:04:56 +0000130}
Bob Wilsone60fee02009-06-22 23:27:02 +0000131*/
132
133// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000134def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000135 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000136 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000137 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000138 let Inst{27-25} = 0b110;
139 let Inst{24} = 0; // P bit
140 let Inst{23} = 1; // U bit
141 let Inst{20} = 1;
142 let Inst{11-9} = 0b101;
143}
Bob Wilsone60fee02009-06-22 23:27:02 +0000144
Bob Wilson66b34002009-08-12 17:04:56 +0000145// Use vstmia to store a Q register as a D register pair.
146def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
147 NoItinerary,
148 "vstmia $addr, ${src:dregpair}",
149 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
150 let Inst{27-25} = 0b110;
151 let Inst{24} = 0; // P bit
152 let Inst{23} = 1; // U bit
153 let Inst{20} = 0;
154 let Inst{11-9} = 0b101;
155}
156
Bob Wilsoned592c02009-07-08 18:11:30 +0000157// VLD1 : Vector Load (multiple single elements)
158class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000159 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr), NoItinerary,
160 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000161 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000162class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000163 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr), NoItinerary,
164 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000165 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000166
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000167def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1>;
168def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1>;
169def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1>;
170def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1>;
171def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000172
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000173def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1>;
174def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1>;
175def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1>;
176def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1>;
177def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000178
Bob Wilson66b34002009-08-12 17:04:56 +0000179let mayLoad = 1 in {
180
Bob Wilson055a90d2009-08-05 00:49:09 +0000181// VLD2 : Vector Load (multiple 2-element structures)
182class VLD2D<string OpcodeStr>
Bob Wilson316062a2009-08-25 17:46:06 +0000183 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr), NoItinerary,
184 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000185
186def VLD2d8 : VLD2D<"vld2.8">;
187def VLD2d16 : VLD2D<"vld2.16">;
188def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000189
190// VLD3 : Vector Load (multiple 3-element structures)
191class VLD3D<string OpcodeStr>
192 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000193 NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000194 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000195
196def VLD3d8 : VLD3D<"vld3.8">;
197def VLD3d16 : VLD3D<"vld3.16">;
198def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000199
200// VLD4 : Vector Load (multiple 4-element structures)
201class VLD4D<string OpcodeStr>
202 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson316062a2009-08-25 17:46:06 +0000203 (ins addrmode6:$addr), NoItinerary,
204 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
205 "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000206
207def VLD4d8 : VLD4D<"vld4.8">;
208def VLD4d16 : VLD4D<"vld4.16">;
209def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000210
211// VLD2LN : Vector Load (single 2-element structure to one lane)
212class VLD2LND<string OpcodeStr>
213 : NLdSt<(outs DPR:$dst1, DPR:$dst2),
214 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
215 NoItinerary,
216 !strconcat(OpcodeStr, "\t\\{$dst1[$lane],$dst2[$lane]\\}, $addr"),
217 "$src1 = $dst1, $src2 = $dst2", []>;
218
219def VLD2LNd8 : VLD2LND<"vld2.8">;
220def VLD2LNd16 : VLD2LND<"vld2.16">;
221def VLD2LNd32 : VLD2LND<"vld2.32">;
222
223// VLD3LN : Vector Load (single 3-element structure to one lane)
224class VLD3LND<string OpcodeStr>
225 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
226 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
227 nohash_imm:$lane), NoItinerary,
228 !strconcat(OpcodeStr,
229 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane]\\}, $addr"),
230 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
231
232def VLD3LNd8 : VLD3LND<"vld3.8">;
233def VLD3LNd16 : VLD3LND<"vld3.16">;
234def VLD3LNd32 : VLD3LND<"vld3.32">;
235
236// VLD4LN : Vector Load (single 4-element structure to one lane)
237class VLD4LND<string OpcodeStr>
238 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
239 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
240 nohash_imm:$lane), NoItinerary,
241 !strconcat(OpcodeStr,
242 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane],$dst4[$lane]\\}, $addr"),
243 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
244
245def VLD4LNd8 : VLD4LND<"vld4.8">;
246def VLD4LNd16 : VLD4LND<"vld4.16">;
247def VLD4LNd32 : VLD4LND<"vld4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000248}
249
Bob Wilson6a209cd2009-08-06 18:47:44 +0000250// VST1 : Vector Store (multiple single elements)
251class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000252 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src), NoItinerary,
253 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000254 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
255class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000256 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src), NoItinerary,
257 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000258 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
259
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000260def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1>;
261def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1>;
262def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1>;
263def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1>;
264def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000265
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000266def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1>;
267def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1>;
268def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1>;
269def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1>;
270def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000271
Bob Wilson66b34002009-08-12 17:04:56 +0000272let mayStore = 1 in {
273
Bob Wilson6a209cd2009-08-06 18:47:44 +0000274// VST2 : Vector Store (multiple 2-element structures)
275class VST2D<string OpcodeStr>
276 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000277 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000278
279def VST2d8 : VST2D<"vst2.8">;
280def VST2d16 : VST2D<"vst2.16">;
281def VST2d32 : VST2D<"vst2.32">;
282
283// VST3 : Vector Store (multiple 3-element structures)
284class VST3D<string OpcodeStr>
285 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
286 NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000287 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000288
289def VST3d8 : VST3D<"vst3.8">;
290def VST3d16 : VST3D<"vst3.16">;
291def VST3d32 : VST3D<"vst3.32">;
292
293// VST4 : Vector Store (multiple 4-element structures)
294class VST4D<string OpcodeStr>
295 : NLdSt<(outs), (ins addrmode6:$addr,
296 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000297 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
298 "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000299
300def VST4d8 : VST4D<"vst4.8">;
301def VST4d16 : VST4D<"vst4.16">;
302def VST4d32 : VST4D<"vst4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000303}
Bob Wilson6a209cd2009-08-06 18:47:44 +0000304
Bob Wilsoned592c02009-07-08 18:11:30 +0000305
Bob Wilsone60fee02009-06-22 23:27:02 +0000306//===----------------------------------------------------------------------===//
307// NEON pattern fragments
308//===----------------------------------------------------------------------===//
309
310// Extract D sub-registers of Q registers.
311// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000312def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000313 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000314}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000315def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000316 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000317}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000318def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000319 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000320}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000321def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000322 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000323}]>;
324
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +0000325// Extract S sub-registers of Q/D registers.
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000326// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
327def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000328 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000329}]>;
330
Bob Wilsone60fee02009-06-22 23:27:02 +0000331// Translate lane numbers from Q registers to D subregs.
332def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000333 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000334}]>;
335def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000336 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000337}]>;
338def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000339 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000340}]>;
341
342//===----------------------------------------------------------------------===//
343// Instruction Classes
344//===----------------------------------------------------------------------===//
345
346// Basic 2-register operations, both double- and quad-register.
347class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
348 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
349 ValueType ResTy, ValueType OpTy, SDNode OpNode>
350 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000351 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000352 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
353class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
354 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
355 ValueType ResTy, ValueType OpTy, SDNode OpNode>
356 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000357 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000358 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
359
David Goodwin4b358db2009-08-10 22:17:39 +0000360// Basic 2-register operations, scalar single-precision.
361class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
362 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
363 ValueType ResTy, ValueType OpTy, SDNode OpNode>
364 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
365 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
366 NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
367
368class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
369 : NEONFPPat<(ResTy (OpNode SPR:$a)),
370 (EXTRACT_SUBREG
371 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
372 arm_ssubreg_0)>;
373
Bob Wilsone60fee02009-06-22 23:27:02 +0000374// Basic 2-register intrinsics, both double- and quad-register.
375class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
376 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
377 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
378 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000379 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000380 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
381class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
382 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
383 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
384 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000385 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000386 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
387
David Goodwin4b358db2009-08-10 22:17:39 +0000388// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000389class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
390 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
391 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
392 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
393 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
394 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
395
396class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000397 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000398 (EXTRACT_SUBREG
399 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
400 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000401
Bob Wilsone60fee02009-06-22 23:27:02 +0000402// Narrow 2-register intrinsics.
403class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
404 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
405 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
406 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000407 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000408 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
409
410// Long 2-register intrinsics. (This is currently only used for VMOVL and is
411// derived from N2VImm instead of N2V because of the way the size is encoded.)
412class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
413 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
414 Intrinsic IntOp>
415 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000416 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000417 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
418
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000419// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
420class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
421 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
422 (ins DPR:$src1, DPR:$src2), NoItinerary,
423 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
424 "$src1 = $dst1, $src2 = $dst2", []>;
425class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
426 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
427 (ins QPR:$src1, QPR:$src2), NoItinerary,
428 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
429 "$src1 = $dst1, $src2 = $dst2", []>;
430
Bob Wilsone60fee02009-06-22 23:27:02 +0000431// Basic 3-register operations, both double- and quad-register.
432class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
433 string OpcodeStr, ValueType ResTy, ValueType OpTy,
434 SDNode OpNode, bit Commutable>
435 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000436 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000437 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
438 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
439 let isCommutable = Commutable;
440}
441class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
442 string OpcodeStr, ValueType ResTy, ValueType OpTy,
443 SDNode OpNode, bit Commutable>
444 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000445 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000446 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
447 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
448 let isCommutable = Commutable;
449}
450
David Goodwindd19ce42009-08-04 17:53:06 +0000451// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000452class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
453 string OpcodeStr, ValueType ResTy, ValueType OpTy,
454 SDNode OpNode, bit Commutable>
455 : N3V<op24, op23, op21_20, op11_8, 0, op4,
456 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
457 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
458 let isCommutable = Commutable;
459}
460class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000461 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000462 (EXTRACT_SUBREG
463 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
464 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
465 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000466
Bob Wilsone60fee02009-06-22 23:27:02 +0000467// Basic 3-register intrinsics, both double- and quad-register.
468class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
469 string OpcodeStr, ValueType ResTy, ValueType OpTy,
470 Intrinsic IntOp, bit Commutable>
471 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000472 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000473 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
474 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
475 let isCommutable = Commutable;
476}
477class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
478 string OpcodeStr, ValueType ResTy, ValueType OpTy,
479 Intrinsic IntOp, bit Commutable>
480 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000481 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000482 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
483 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
484 let isCommutable = Commutable;
485}
486
487// Multiply-Add/Sub operations, both double- and quad-register.
488class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
489 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
490 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000491 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000492 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
493 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
494 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
495class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
496 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
497 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000498 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000499 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
500 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
501 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
502
David Goodwindd19ce42009-08-04 17:53:06 +0000503// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000504class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
505 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
506 : N3V<op24, op23, op21_20, op11_8, 0, op4,
507 (outs DPR_VFP2:$dst),
508 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
509 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
510
511class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
512 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
513 (EXTRACT_SUBREG
514 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
515 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
516 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
517 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000518
Bob Wilsone60fee02009-06-22 23:27:02 +0000519// Neon 3-argument intrinsics, both double- and quad-register.
520// The destination register is also used as the first source operand register.
521class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
522 string OpcodeStr, ValueType ResTy, ValueType OpTy,
523 Intrinsic IntOp>
524 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000525 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000526 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
527 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
528 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
529class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
530 string OpcodeStr, ValueType ResTy, ValueType OpTy,
531 Intrinsic IntOp>
532 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000533 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000534 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
535 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
536 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
537
538// Neon Long 3-argument intrinsic. The destination register is
539// a quad-register and is also used as the first source operand register.
540class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
541 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
542 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000543 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000544 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
545 [(set QPR:$dst,
546 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
547
548// Narrowing 3-register intrinsics.
549class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
550 string OpcodeStr, ValueType TyD, ValueType TyQ,
551 Intrinsic IntOp, bit Commutable>
552 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000553 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000554 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
555 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
556 let isCommutable = Commutable;
557}
558
559// Long 3-register intrinsics.
560class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
561 string OpcodeStr, ValueType TyQ, ValueType TyD,
562 Intrinsic IntOp, bit Commutable>
563 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000564 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000565 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
566 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
567 let isCommutable = Commutable;
568}
569
570// Wide 3-register intrinsics.
571class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
572 string OpcodeStr, ValueType TyQ, ValueType TyD,
573 Intrinsic IntOp, bit Commutable>
574 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000575 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000576 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
577 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
578 let isCommutable = Commutable;
579}
580
581// Pairwise long 2-register intrinsics, both double- and quad-register.
582class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
583 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
584 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
585 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000586 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000587 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
588class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
589 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
590 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
591 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000592 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000593 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
594
595// Pairwise long 2-register accumulate intrinsics,
596// both double- and quad-register.
597// The destination register is also used as the first source operand register.
598class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
599 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
600 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
601 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000602 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000603 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
604 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
605class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
606 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
607 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
608 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000609 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000610 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
611 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
612
613// Shift by immediate,
614// both double- and quad-register.
615class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
616 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
617 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000618 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000619 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
620 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
621class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
622 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
623 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000624 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000625 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
626 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
627
628// Long shift by immediate.
629class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
630 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
631 ValueType OpTy, SDNode OpNode>
632 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000633 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000634 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
635 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
636 (i32 imm:$SIMM))))]>;
637
638// Narrow shift by immediate.
639class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
640 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
641 ValueType OpTy, SDNode OpNode>
642 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000643 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000644 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
645 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
646 (i32 imm:$SIMM))))]>;
647
648// Shift right by immediate and accumulate,
649// both double- and quad-register.
650class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
651 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
652 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
653 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000654 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000655 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
656 [(set DPR:$dst, (Ty (add DPR:$src1,
657 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
658class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
659 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
660 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
661 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000662 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000663 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
664 [(set QPR:$dst, (Ty (add QPR:$src1,
665 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
666
667// Shift by immediate and insert,
668// both double- and quad-register.
669class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
670 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
671 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
672 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000673 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000674 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
675 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
676class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
677 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
678 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
679 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000680 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000681 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
682 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
683
684// Convert, with fractional bits immediate,
685// both double- and quad-register.
686class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
687 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
688 Intrinsic IntOp>
689 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000690 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000691 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
692 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
693class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
694 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
695 Intrinsic IntOp>
696 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000697 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000698 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
699 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
700
701//===----------------------------------------------------------------------===//
702// Multiclasses
703//===----------------------------------------------------------------------===//
704
705// Neon 3-register vector operations.
706
707// First with only element sizes of 8, 16 and 32 bits:
708multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
709 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
710 // 64-bit vector types.
711 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
712 v8i8, v8i8, OpNode, Commutable>;
713 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
714 v4i16, v4i16, OpNode, Commutable>;
715 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
716 v2i32, v2i32, OpNode, Commutable>;
717
718 // 128-bit vector types.
719 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
720 v16i8, v16i8, OpNode, Commutable>;
721 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
722 v8i16, v8i16, OpNode, Commutable>;
723 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
724 v4i32, v4i32, OpNode, Commutable>;
725}
726
727// ....then also with element size 64 bits:
728multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
729 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
730 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
731 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
732 v1i64, v1i64, OpNode, Commutable>;
733 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
734 v2i64, v2i64, OpNode, Commutable>;
735}
736
737
738// Neon Narrowing 2-register vector intrinsics,
739// source operand element sizes of 16, 32 and 64 bits:
740multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
741 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
742 Intrinsic IntOp> {
743 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
744 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
745 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
746 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
747 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
748 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
749}
750
751
752// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
753// source operand element sizes of 16, 32 and 64 bits:
754multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
755 bit op4, string OpcodeStr, Intrinsic IntOp> {
756 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
757 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
758 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
759 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
760 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
761 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
762}
763
764
765// Neon 3-register vector intrinsics.
766
767// First with only element sizes of 16 and 32 bits:
768multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
769 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
770 // 64-bit vector types.
771 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
772 v4i16, v4i16, IntOp, Commutable>;
773 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
774 v2i32, v2i32, IntOp, Commutable>;
775
776 // 128-bit vector types.
777 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
778 v8i16, v8i16, IntOp, Commutable>;
779 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
780 v4i32, v4i32, IntOp, Commutable>;
781}
782
783// ....then also with element size of 8 bits:
784multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
785 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
786 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
787 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
788 v8i8, v8i8, IntOp, Commutable>;
789 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
790 v16i8, v16i8, IntOp, Commutable>;
791}
792
793// ....then also with element size of 64 bits:
794multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
795 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
796 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
797 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
798 v1i64, v1i64, IntOp, Commutable>;
799 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
800 v2i64, v2i64, IntOp, Commutable>;
801}
802
803
804// Neon Narrowing 3-register vector intrinsics,
805// source operand element sizes of 16, 32 and 64 bits:
806multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
807 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
808 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
809 v8i8, v8i16, IntOp, Commutable>;
810 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
811 v4i16, v4i32, IntOp, Commutable>;
812 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
813 v2i32, v2i64, IntOp, Commutable>;
814}
815
816
817// Neon Long 3-register vector intrinsics.
818
819// First with only element sizes of 16 and 32 bits:
820multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
821 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
822 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
823 v4i32, v4i16, IntOp, Commutable>;
824 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
825 v2i64, v2i32, IntOp, Commutable>;
826}
827
828// ....then also with element size of 8 bits:
829multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
830 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
831 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
832 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
833 v8i16, v8i8, IntOp, Commutable>;
834}
835
836
837// Neon Wide 3-register vector intrinsics,
838// source operand element sizes of 8, 16 and 32 bits:
839multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
840 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
841 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
842 v8i16, v8i8, IntOp, Commutable>;
843 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
844 v4i32, v4i16, IntOp, Commutable>;
845 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
846 v2i64, v2i32, IntOp, Commutable>;
847}
848
849
850// Neon Multiply-Op vector operations,
851// element sizes of 8, 16 and 32 bits:
852multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
853 string OpcodeStr, SDNode OpNode> {
854 // 64-bit vector types.
855 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
856 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
857 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
858 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
859 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
860 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
861
862 // 128-bit vector types.
863 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
864 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
865 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
866 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
867 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
868 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
869}
870
871
872// Neon 3-argument intrinsics,
873// element sizes of 8, 16 and 32 bits:
874multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
875 string OpcodeStr, Intrinsic IntOp> {
876 // 64-bit vector types.
877 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
878 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
879 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
880 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
881 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
882 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
883
884 // 128-bit vector types.
885 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
886 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
887 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
888 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
889 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
890 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
891}
892
893
894// Neon Long 3-argument intrinsics.
895
896// First with only element sizes of 16 and 32 bits:
897multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
898 string OpcodeStr, Intrinsic IntOp> {
899 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
900 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
901 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
902 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
903}
904
905// ....then also with element size of 8 bits:
906multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
907 string OpcodeStr, Intrinsic IntOp>
908 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
909 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
910 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
911}
912
913
914// Neon 2-register vector intrinsics,
915// element sizes of 8, 16 and 32 bits:
916multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
917 bits<5> op11_7, bit op4, string OpcodeStr,
918 Intrinsic IntOp> {
919 // 64-bit vector types.
920 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
921 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
922 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
923 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
924 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
925 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
926
927 // 128-bit vector types.
928 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
929 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
930 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
931 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
932 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
933 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
934}
935
936
937// Neon Pairwise long 2-register intrinsics,
938// element sizes of 8, 16 and 32 bits:
939multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
940 bits<5> op11_7, bit op4,
941 string OpcodeStr, Intrinsic IntOp> {
942 // 64-bit vector types.
943 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
944 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
945 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
946 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
947 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
948 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
949
950 // 128-bit vector types.
951 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
952 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
953 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
954 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
955 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
956 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
957}
958
959
960// Neon Pairwise long 2-register accumulate intrinsics,
961// element sizes of 8, 16 and 32 bits:
962multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
963 bits<5> op11_7, bit op4,
964 string OpcodeStr, Intrinsic IntOp> {
965 // 64-bit vector types.
966 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
967 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
968 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
969 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
970 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
971 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
972
973 // 128-bit vector types.
974 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
975 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
976 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
977 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
978 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
979 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
980}
981
982
983// Neon 2-register vector shift by immediate,
984// element sizes of 8, 16, 32 and 64 bits:
985multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
986 string OpcodeStr, SDNode OpNode> {
987 // 64-bit vector types.
988 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
989 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
990 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
991 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
992 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
993 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
994 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
995 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
996
997 // 128-bit vector types.
998 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
999 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
1000 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
1001 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
1002 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
1003 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
1004 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
1005 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
1006}
1007
1008
1009// Neon Shift-Accumulate vector operations,
1010// element sizes of 8, 16, 32 and 64 bits:
1011multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1012 string OpcodeStr, SDNode ShOp> {
1013 // 64-bit vector types.
1014 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1015 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1016 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1017 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1018 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1019 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1020 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1021 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1022
1023 // 128-bit vector types.
1024 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1025 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1026 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1027 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1028 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1029 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1030 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1031 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1032}
1033
1034
1035// Neon Shift-Insert vector operations,
1036// element sizes of 8, 16, 32 and 64 bits:
1037multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1038 string OpcodeStr, SDNode ShOp> {
1039 // 64-bit vector types.
1040 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1041 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1042 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1043 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1044 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1045 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1046 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1047 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1048
1049 // 128-bit vector types.
1050 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1051 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1052 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1053 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1054 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1055 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1056 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1057 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1058}
1059
1060//===----------------------------------------------------------------------===//
1061// Instruction Definitions.
1062//===----------------------------------------------------------------------===//
1063
1064// Vector Add Operations.
1065
1066// VADD : Vector Add (integer and floating-point)
1067defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1068def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1069def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1070// VADDL : Vector Add Long (Q = D + D)
1071defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1072defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1073// VADDW : Vector Add Wide (Q = Q + D)
1074defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1075defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1076// VHADD : Vector Halving Add
1077defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1078defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1079// VRHADD : Vector Rounding Halving Add
1080defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1081defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1082// VQADD : Vector Saturating Add
1083defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1084defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1085// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1086defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1087// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1088defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1089
1090// Vector Multiply Operations.
1091
1092// VMUL : Vector Multiply (integer, polynomial and floating-point)
1093defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1094def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1095 int_arm_neon_vmulp, 1>;
1096def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1097 int_arm_neon_vmulp, 1>;
1098def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1099def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1100// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1101defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1102// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1103defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1104// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1105defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1106defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1107def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1108 int_arm_neon_vmullp, 1>;
1109// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1110defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1111
1112// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1113
1114// VMLA : Vector Multiply Accumulate (integer and floating-point)
1115defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1116def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1117def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1118// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1119defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1120defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1121// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1122defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1123// VMLS : Vector Multiply Subtract (integer and floating-point)
1124defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1125def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1126def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1127// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1128defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1129defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1130// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1131defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1132
1133// Vector Subtract Operations.
1134
1135// VSUB : Vector Subtract (integer and floating-point)
1136defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1137def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1138def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1139// VSUBL : Vector Subtract Long (Q = D - D)
1140defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1141defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1142// VSUBW : Vector Subtract Wide (Q = Q - D)
1143defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1144defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1145// VHSUB : Vector Halving Subtract
1146defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1147defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1148// VQSUB : Vector Saturing Subtract
1149defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1150defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1151// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1152defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1153// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1154defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1155
1156// Vector Comparisons.
1157
1158// VCEQ : Vector Compare Equal
1159defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1160def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1161def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1162// VCGE : Vector Compare Greater Than or Equal
1163defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1164defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1165def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1166def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1167// VCGT : Vector Compare Greater Than
1168defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1169defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1170def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1171def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1172// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1173def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1174 int_arm_neon_vacged, 0>;
1175def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1176 int_arm_neon_vacgeq, 0>;
1177// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1178def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1179 int_arm_neon_vacgtd, 0>;
1180def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1181 int_arm_neon_vacgtq, 0>;
1182// VTST : Vector Test Bits
1183defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1184
1185// Vector Bitwise Operations.
1186
1187// VAND : Vector Bitwise AND
1188def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1189def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1190
1191// VEOR : Vector Bitwise Exclusive OR
1192def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1193def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1194
1195// VORR : Vector Bitwise OR
1196def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1197def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1198
1199// VBIC : Vector Bitwise Bit Clear (AND NOT)
1200def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001201 (ins DPR:$src1, DPR:$src2), NoItinerary,
1202 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001203 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1204def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001205 (ins QPR:$src1, QPR:$src2), NoItinerary,
1206 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001207 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1208
1209// VORN : Vector Bitwise OR NOT
1210def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001211 (ins DPR:$src1, DPR:$src2), NoItinerary,
1212 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001213 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1214def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001215 (ins QPR:$src1, QPR:$src2), NoItinerary,
1216 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001217 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1218
1219// VMVN : Vector Bitwise NOT
1220def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001221 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1222 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001223 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1224def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001225 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1226 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001227 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1228def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1229def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1230
1231// VBSL : Vector Bitwise Select
1232def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001233 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001234 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1235 [(set DPR:$dst,
1236 (v2i32 (or (and DPR:$src2, DPR:$src1),
1237 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1238def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001239 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001240 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1241 [(set QPR:$dst,
1242 (v4i32 (or (and QPR:$src2, QPR:$src1),
1243 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1244
1245// VBIF : Vector Bitwise Insert if False
1246// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1247// VBIT : Vector Bitwise Insert if True
1248// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1249// These are not yet implemented. The TwoAddress pass will not go looking
1250// for equivalent operations with different register constraints; it just
1251// inserts copies.
1252
1253// Vector Absolute Differences.
1254
1255// VABD : Vector Absolute Difference
1256defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1257defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1258def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001259 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001260def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001261 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001262
1263// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1264defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1265defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1266
1267// VABA : Vector Absolute Difference and Accumulate
1268defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1269defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1270
1271// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1272defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1273defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1274
1275// Vector Maximum and Minimum.
1276
1277// VMAX : Vector Maximum
1278defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1279defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1280def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001281 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001282def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001283 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001284
1285// VMIN : Vector Minimum
1286defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1287defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1288def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001289 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001290def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001291 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001292
1293// Vector Pairwise Operations.
1294
1295// VPADD : Vector Pairwise Add
1296def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001297 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001298def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001299 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001300def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001301 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001302def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001303 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001304
1305// VPADDL : Vector Pairwise Add Long
1306defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1307 int_arm_neon_vpaddls>;
1308defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1309 int_arm_neon_vpaddlu>;
1310
1311// VPADAL : Vector Pairwise Add and Accumulate Long
1312defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1313 int_arm_neon_vpadals>;
1314defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1315 int_arm_neon_vpadalu>;
1316
1317// VPMAX : Vector Pairwise Maximum
1318def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1319 int_arm_neon_vpmaxs, 0>;
1320def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1321 int_arm_neon_vpmaxs, 0>;
1322def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1323 int_arm_neon_vpmaxs, 0>;
1324def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1325 int_arm_neon_vpmaxu, 0>;
1326def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1327 int_arm_neon_vpmaxu, 0>;
1328def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1329 int_arm_neon_vpmaxu, 0>;
1330def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001331 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001332
1333// VPMIN : Vector Pairwise Minimum
1334def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1335 int_arm_neon_vpmins, 0>;
1336def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1337 int_arm_neon_vpmins, 0>;
1338def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1339 int_arm_neon_vpmins, 0>;
1340def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1341 int_arm_neon_vpminu, 0>;
1342def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1343 int_arm_neon_vpminu, 0>;
1344def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1345 int_arm_neon_vpminu, 0>;
1346def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001347 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001348
1349// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1350
1351// VRECPE : Vector Reciprocal Estimate
1352def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1353 v2i32, v2i32, int_arm_neon_vrecpe>;
1354def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1355 v4i32, v4i32, int_arm_neon_vrecpe>;
1356def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001357 v2f32, v2f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001358def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001359 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001360
1361// VRECPS : Vector Reciprocal Step
1362def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1363 int_arm_neon_vrecps, 1>;
1364def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1365 int_arm_neon_vrecps, 1>;
1366
1367// VRSQRTE : Vector Reciprocal Square Root Estimate
1368def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1369 v2i32, v2i32, int_arm_neon_vrsqrte>;
1370def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1371 v4i32, v4i32, int_arm_neon_vrsqrte>;
1372def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001373 v2f32, v2f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001374def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001375 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001376
1377// VRSQRTS : Vector Reciprocal Square Root Step
1378def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1379 int_arm_neon_vrsqrts, 1>;
1380def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1381 int_arm_neon_vrsqrts, 1>;
1382
1383// Vector Shifts.
1384
1385// VSHL : Vector Shift
1386defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1387defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1388// VSHL : Vector Shift Left (Immediate)
1389defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1390// VSHR : Vector Shift Right (Immediate)
1391defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1392defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1393
1394// VSHLL : Vector Shift Left Long
1395def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1396 v8i16, v8i8, NEONvshlls>;
1397def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1398 v4i32, v4i16, NEONvshlls>;
1399def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1400 v2i64, v2i32, NEONvshlls>;
1401def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1402 v8i16, v8i8, NEONvshllu>;
1403def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1404 v4i32, v4i16, NEONvshllu>;
1405def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1406 v2i64, v2i32, NEONvshllu>;
1407
1408// VSHLL : Vector Shift Left Long (with maximum shift count)
1409def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1410 v8i16, v8i8, NEONvshlli>;
1411def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1412 v4i32, v4i16, NEONvshlli>;
1413def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1414 v2i64, v2i32, NEONvshlli>;
1415
1416// VSHRN : Vector Shift Right and Narrow
1417def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1418 v8i8, v8i16, NEONvshrn>;
1419def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1420 v4i16, v4i32, NEONvshrn>;
1421def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1422 v2i32, v2i64, NEONvshrn>;
1423
1424// VRSHL : Vector Rounding Shift
1425defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1426defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1427// VRSHR : Vector Rounding Shift Right
1428defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1429defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1430
1431// VRSHRN : Vector Rounding Shift Right and Narrow
1432def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1433 v8i8, v8i16, NEONvrshrn>;
1434def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1435 v4i16, v4i32, NEONvrshrn>;
1436def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1437 v2i32, v2i64, NEONvrshrn>;
1438
1439// VQSHL : Vector Saturating Shift
1440defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1441defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1442// VQSHL : Vector Saturating Shift Left (Immediate)
1443defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1444defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1445// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1446defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1447
1448// VQSHRN : Vector Saturating Shift Right and Narrow
1449def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1450 v8i8, v8i16, NEONvqshrns>;
1451def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1452 v4i16, v4i32, NEONvqshrns>;
1453def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1454 v2i32, v2i64, NEONvqshrns>;
1455def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1456 v8i8, v8i16, NEONvqshrnu>;
1457def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1458 v4i16, v4i32, NEONvqshrnu>;
1459def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1460 v2i32, v2i64, NEONvqshrnu>;
1461
1462// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1463def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1464 v8i8, v8i16, NEONvqshrnsu>;
1465def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1466 v4i16, v4i32, NEONvqshrnsu>;
1467def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1468 v2i32, v2i64, NEONvqshrnsu>;
1469
1470// VQRSHL : Vector Saturating Rounding Shift
1471defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1472 int_arm_neon_vqrshifts, 0>;
1473defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1474 int_arm_neon_vqrshiftu, 0>;
1475
1476// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1477def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1478 v8i8, v8i16, NEONvqrshrns>;
1479def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1480 v4i16, v4i32, NEONvqrshrns>;
1481def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1482 v2i32, v2i64, NEONvqrshrns>;
1483def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1484 v8i8, v8i16, NEONvqrshrnu>;
1485def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1486 v4i16, v4i32, NEONvqrshrnu>;
1487def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1488 v2i32, v2i64, NEONvqrshrnu>;
1489
1490// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1491def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1492 v8i8, v8i16, NEONvqrshrnsu>;
1493def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1494 v4i16, v4i32, NEONvqrshrnsu>;
1495def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1496 v2i32, v2i64, NEONvqrshrnsu>;
1497
1498// VSRA : Vector Shift Right and Accumulate
1499defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1500defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1501// VRSRA : Vector Rounding Shift Right and Accumulate
1502defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1503defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1504
1505// VSLI : Vector Shift Left and Insert
1506defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1507// VSRI : Vector Shift Right and Insert
1508defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1509
1510// Vector Absolute and Saturating Absolute.
1511
1512// VABS : Vector Absolute Value
1513defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1514 int_arm_neon_vabs>;
1515def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001516 v2f32, v2f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001517def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001518 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001519
1520// VQABS : Vector Saturating Absolute Value
1521defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1522 int_arm_neon_vqabs>;
1523
1524// Vector Negate.
1525
1526def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1527def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1528
1529class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1530 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001531 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001532 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1533 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1534class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1535 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001536 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001537 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1538 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1539
1540// VNEG : Vector Negate
1541def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1542def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1543def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1544def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1545def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1546def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1547
1548// VNEG : Vector Negate (floating-point)
1549def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001550 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1551 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001552 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1553def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001554 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1555 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001556 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1557
1558def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1559def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1560def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1561def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1562def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1563def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1564
1565// VQNEG : Vector Saturating Negate
1566defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1567 int_arm_neon_vqneg>;
1568
1569// Vector Bit Counting Operations.
1570
1571// VCLS : Vector Count Leading Sign Bits
1572defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1573 int_arm_neon_vcls>;
1574// VCLZ : Vector Count Leading Zeros
1575defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1576 int_arm_neon_vclz>;
1577// VCNT : Vector Count One Bits
1578def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1579 v8i8, v8i8, int_arm_neon_vcnt>;
1580def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1581 v16i8, v16i8, int_arm_neon_vcnt>;
1582
1583// Vector Move Operations.
1584
1585// VMOV : Vector Move (Register)
1586
1587def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001588 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001589def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001590 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001591
1592// VMOV : Vector Move (Immediate)
1593
1594// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1595def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1596 return ARM::getVMOVImm(N, 1, *CurDAG);
1597}]>;
1598def vmovImm8 : PatLeaf<(build_vector), [{
1599 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1600}], VMOV_get_imm8>;
1601
1602// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1603def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1604 return ARM::getVMOVImm(N, 2, *CurDAG);
1605}]>;
1606def vmovImm16 : PatLeaf<(build_vector), [{
1607 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1608}], VMOV_get_imm16>;
1609
1610// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1611def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1612 return ARM::getVMOVImm(N, 4, *CurDAG);
1613}]>;
1614def vmovImm32 : PatLeaf<(build_vector), [{
1615 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1616}], VMOV_get_imm32>;
1617
1618// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1619def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1620 return ARM::getVMOVImm(N, 8, *CurDAG);
1621}]>;
1622def vmovImm64 : PatLeaf<(build_vector), [{
1623 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1624}], VMOV_get_imm64>;
1625
1626// Note: Some of the cmode bits in the following VMOV instructions need to
1627// be encoded based on the immed values.
1628
1629def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001630 (ins i8imm:$SIMM), NoItinerary,
1631 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001632 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1633def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001634 (ins i8imm:$SIMM), NoItinerary,
1635 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001636 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1637
1638def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001639 (ins i16imm:$SIMM), NoItinerary,
1640 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001641 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1642def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001643 (ins i16imm:$SIMM), NoItinerary,
1644 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001645 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1646
1647def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001648 (ins i32imm:$SIMM), NoItinerary,
1649 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001650 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1651def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001652 (ins i32imm:$SIMM), NoItinerary,
1653 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001654 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1655
1656def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001657 (ins i64imm:$SIMM), NoItinerary,
1658 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001659 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1660def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001661 (ins i64imm:$SIMM), NoItinerary,
1662 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001663 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1664
1665// VMOV : Vector Get Lane (move scalar to ARM core register)
1666
1667def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00001668 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001669 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001670 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1671 imm:$lane))]>;
1672def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00001673 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001674 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001675 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1676 imm:$lane))]>;
1677def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00001678 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001679 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001680 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1681 imm:$lane))]>;
1682def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00001683 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001684 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001685 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1686 imm:$lane))]>;
1687def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00001688 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001689 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001690 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1691 imm:$lane))]>;
1692// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1693def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1694 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001695 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001696 (SubReg_i8_lane imm:$lane))>;
1697def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1698 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001699 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001700 (SubReg_i16_lane imm:$lane))>;
1701def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1702 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001703 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001704 (SubReg_i8_lane imm:$lane))>;
1705def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1706 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001707 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001708 (SubReg_i16_lane imm:$lane))>;
1709def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1710 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001711 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001712 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +00001713def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
1714 (EXTRACT_SUBREG DPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001715def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
1716 (EXTRACT_SUBREG QPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001717//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001718// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001719def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001720 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001721
1722
1723// VMOV : Vector Set Lane (move ARM core register to scalar)
1724
1725let Constraints = "$src1 = $dst" in {
1726def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00001727 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001728 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001729 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1730 GPR:$src2, imm:$lane))]>;
1731def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00001732 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001733 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001734 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1735 GPR:$src2, imm:$lane))]>;
1736def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00001737 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001738 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001739 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1740 GPR:$src2, imm:$lane))]>;
1741}
1742def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1743 (v16i8 (INSERT_SUBREG QPR:$src1,
1744 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001745 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001746 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001747 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001748def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1749 (v8i16 (INSERT_SUBREG QPR:$src1,
1750 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001751 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001752 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001753 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001754def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1755 (v4i32 (INSERT_SUBREG QPR:$src1,
1756 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001757 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001758 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001759 (DSubReg_i32_reg imm:$lane)))>;
1760
Anton Korobeynikovd3352772009-08-30 19:06:39 +00001761def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
1762 (INSERT_SUBREG DPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001763def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
1764 (INSERT_SUBREG QPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001765
1766//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001767// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001768def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001769 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001770
Anton Korobeynikovbaee7b22009-08-27 14:38:44 +00001771def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
1772 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
1773def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
1774 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
1775def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
1776 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
1777
Anton Korobeynikov872393c2009-08-27 16:10:17 +00001778def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
1779 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
1780def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
1781 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
1782def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
1783 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
1784
1785def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
1786 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
1787 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
1788 arm_dsubreg_0)>;
1789def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
1790 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
1791 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
1792 arm_dsubreg_0)>;
1793def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
1794 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
1795 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
1796 arm_dsubreg_0)>;
1797
Bob Wilsone60fee02009-06-22 23:27:02 +00001798// VDUP : Vector Duplicate (from ARM core register to all elements)
1799
Bob Wilsone60fee02009-06-22 23:27:02 +00001800class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1801 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001802 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001803 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001804class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1805 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001806 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001807 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001808
1809def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1810def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1811def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1812def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1813def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1814def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1815
1816def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001817 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001818 [(set DPR:$dst, (v2f32 (NEONvdup
1819 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001820def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001821 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001822 [(set QPR:$dst, (v4f32 (NEONvdup
1823 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001824
1825// VDUP : Vector Duplicate Lane (from scalar to all elements)
1826
Bob Wilsone60fee02009-06-22 23:27:02 +00001827class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1828 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
Bob Wilson30ff4492009-08-21 21:58:55 +00001829 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), NoItinerary,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001830 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00001831 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001832
Bob Wilsone60fee02009-06-22 23:27:02 +00001833class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1834 ValueType ResTy, ValueType OpTy>
1835 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
Bob Wilson30ff4492009-08-21 21:58:55 +00001836 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), NoItinerary,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001837 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00001838 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001839
1840def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1841def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1842def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1843def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1844def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1845def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1846def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1847def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1848
Bob Wilson206f6c42009-08-14 05:08:32 +00001849def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
1850 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
1851 (DSubReg_i8_reg imm:$lane))),
1852 (SubReg_i8_lane imm:$lane)))>;
1853def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
1854 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
1855 (DSubReg_i16_reg imm:$lane))),
1856 (SubReg_i16_lane imm:$lane)))>;
1857def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
1858 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
1859 (DSubReg_i32_reg imm:$lane))),
1860 (SubReg_i32_lane imm:$lane)))>;
1861def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
1862 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
1863 (DSubReg_i32_reg imm:$lane))),
1864 (SubReg_i32_lane imm:$lane)))>;
1865
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001866def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1867 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001868 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001869 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001870
1871def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1872 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001873 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001874 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001875
Bob Wilsone60fee02009-06-22 23:27:02 +00001876// VMOVN : Vector Narrowing Move
1877defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1878 int_arm_neon_vmovn>;
1879// VQMOVN : Vector Saturating Narrowing Move
1880defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1881 int_arm_neon_vqmovns>;
1882defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1883 int_arm_neon_vqmovnu>;
1884defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1885 int_arm_neon_vqmovnsu>;
1886// VMOVL : Vector Lengthening Move
1887defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1888defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1889
1890// Vector Conversions.
1891
1892// VCVT : Vector Convert Between Floating-Point and Integers
1893def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1894 v2i32, v2f32, fp_to_sint>;
1895def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1896 v2i32, v2f32, fp_to_uint>;
1897def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1898 v2f32, v2i32, sint_to_fp>;
1899def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1900 v2f32, v2i32, uint_to_fp>;
1901
1902def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1903 v4i32, v4f32, fp_to_sint>;
1904def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1905 v4i32, v4f32, fp_to_uint>;
1906def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1907 v4f32, v4i32, sint_to_fp>;
1908def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1909 v4f32, v4i32, uint_to_fp>;
1910
1911// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1912// Note: Some of the opcode bits in the following VCVT instructions need to
1913// be encoded based on the immed values.
1914def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1915 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1916def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1917 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1918def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1919 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1920def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1921 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1922
1923def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1924 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1925def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1926 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1927def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1928 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1929def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1930 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1931
Bob Wilson08479272009-08-12 22:31:50 +00001932// Vector Reverse.
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001933
1934// VREV64 : Vector Reverse elements within 64-bit doublewords
1935
1936class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1937 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001938 (ins DPR:$src), NoItinerary,
1939 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001940 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001941class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1942 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001943 (ins QPR:$src), NoItinerary,
1944 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001945 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001946
1947def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1948def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1949def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1950def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1951
1952def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1953def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1954def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1955def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1956
1957// VREV32 : Vector Reverse elements within 32-bit words
1958
1959class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1960 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001961 (ins DPR:$src), NoItinerary,
1962 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001963 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001964class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1965 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001966 (ins QPR:$src), NoItinerary,
1967 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001968 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001969
1970def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1971def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1972
1973def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1974def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1975
1976// VREV16 : Vector Reverse elements within 16-bit halfwords
1977
1978class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1979 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001980 (ins DPR:$src), NoItinerary,
1981 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001982 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001983class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1984 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001985 (ins QPR:$src), NoItinerary,
1986 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001987 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001988
1989def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1990def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1991
Bob Wilson3ac39132009-08-19 17:03:43 +00001992// Other Vector Shuffles.
1993
1994// VEXT : Vector Extract
1995
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00001996class VEXTd<string OpcodeStr, ValueType Ty>
1997 : N3V<0,1,0b11,0b0000,0,0, (outs DPR:$dst),
1998 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NoItinerary,
1999 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2000 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2001 (Ty DPR:$rhs), imm:$index)))]>;
2002
2003class VEXTq<string OpcodeStr, ValueType Ty>
2004 : N3V<0,1,0b11,0b0000,1,0, (outs QPR:$dst),
2005 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NoItinerary,
2006 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2007 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2008 (Ty QPR:$rhs), imm:$index)))]>;
2009
2010def VEXTd8 : VEXTd<"vext.8", v8i8>;
2011def VEXTd16 : VEXTd<"vext.16", v4i16>;
2012def VEXTd32 : VEXTd<"vext.32", v2i32>;
2013def VEXTdf : VEXTd<"vext.32", v2f32>;
2014
2015def VEXTq8 : VEXTq<"vext.8", v16i8>;
2016def VEXTq16 : VEXTq<"vext.16", v8i16>;
2017def VEXTq32 : VEXTq<"vext.32", v4i32>;
2018def VEXTqf : VEXTq<"vext.32", v4f32>;
Bob Wilson3ac39132009-08-19 17:03:43 +00002019
Bob Wilson3b169332009-08-08 05:53:00 +00002020// VTRN : Vector Transpose
2021
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002022def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
2023def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
2024def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002025
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002026def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
2027def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
2028def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002029
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002030// VUZP : Vector Unzip (Deinterleave)
2031
2032def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
2033def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
2034def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
2035
2036def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
2037def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
2038def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
2039
2040// VZIP : Vector Zip (Interleave)
2041
2042def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
2043def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
2044def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
2045
2046def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
2047def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
2048def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002049
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002050// Vector Table Lookup and Table Extension.
2051
2052// VTBL : Vector Table Lookup
2053def VTBL1
2054 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
2055 (ins DPR:$tbl1, DPR:$src), NoItinerary,
2056 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
2057 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
2058def VTBL2
2059 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
2060 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2061 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2062 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2063 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2064def VTBL3
2065 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
2066 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2067 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2068 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2069 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2070def VTBL4
2071 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
2072 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2073 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2074 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2075 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2076
2077// VTBX : Vector Table Extension
2078def VTBX1
2079 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
2080 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NoItinerary,
2081 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2082 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2083 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
2084def VTBX2
2085 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
2086 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2087 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2088 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2089 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2090def VTBX3
2091 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
2092 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2093 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2094 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2095 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2096def VTBX4
2097 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
2098 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2099 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2100 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2101 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2102
Bob Wilsone60fee02009-06-22 23:27:02 +00002103//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00002104// NEON instructions for single-precision FP math
2105//===----------------------------------------------------------------------===//
2106
2107// These need separate instructions because they must use DPR_VFP2 register
2108// class which have SPR sub-registers.
2109
2110// Vector Add Operations used for single-precision FP
2111let neverHasSideEffects = 1 in
2112def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2113def : N3VDsPat<fadd, VADDfd_sfp>;
2114
David Goodwin4b358db2009-08-10 22:17:39 +00002115// Vector Sub Operations used for single-precision FP
2116let neverHasSideEffects = 1 in
2117def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2118def : N3VDsPat<fsub, VSUBfd_sfp>;
2119
Evan Cheng46961d82009-08-07 19:30:41 +00002120// Vector Multiply Operations used for single-precision FP
2121let neverHasSideEffects = 1 in
2122def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2123def : N3VDsPat<fmul, VMULfd_sfp>;
2124
2125// Vector Multiply-Accumulate/Subtract used for single-precision FP
2126let neverHasSideEffects = 1 in
2127def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002128def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002129
2130let neverHasSideEffects = 1 in
2131def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002132def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002133
David Goodwin4b358db2009-08-10 22:17:39 +00002134// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002135let neverHasSideEffects = 1 in
2136def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002137 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002138def : N2VDIntsPat<fabs, VABSfd_sfp>;
2139
David Goodwin4b358db2009-08-10 22:17:39 +00002140// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002141let neverHasSideEffects = 1 in
2142def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin4b358db2009-08-10 22:17:39 +00002143 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2144 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002145def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2146
David Goodwin4b358db2009-08-10 22:17:39 +00002147// Vector Convert between single-precision FP and integer
2148let neverHasSideEffects = 1 in
2149def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2150 v2i32, v2f32, fp_to_sint>;
2151def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2152
2153let neverHasSideEffects = 1 in
2154def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2155 v2i32, v2f32, fp_to_uint>;
2156def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2157
2158let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002159def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2160 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002161def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2162
2163let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002164def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2165 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002166def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2167
Evan Cheng46961d82009-08-07 19:30:41 +00002168//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002169// Non-Instruction Patterns
2170//===----------------------------------------------------------------------===//
2171
2172// bit_convert
2173def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2174def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2175def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2176def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2177def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2178def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2179def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2180def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2181def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2182def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2183def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2184def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2185def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2186def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2187def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2188def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2189def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2190def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2191def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2192def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2193def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2194def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2195def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2196def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2197def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2198def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2199def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2200def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2201def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2202def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2203
2204def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2205def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2206def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2207def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2208def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2209def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2210def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2211def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2212def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2213def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2214def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2215def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2216def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2217def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2218def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2219def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2220def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2221def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2222def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2223def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2224def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2225def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2226def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2227def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2228def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2229def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2230def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2231def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2232def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2233def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;