Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstrInfo.h" |
| 15 | #include "ARM.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 16 | #include "ARMAddressingModes.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 17 | #include "ARMGenInstrInfo.inc" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/STLExtras.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/LiveVariables.h" |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 22 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
| 23 | #include "llvm/Target/TargetAsmInfo.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | #include "llvm/Support/CommandLine.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 25 | using namespace llvm; |
| 26 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 27 | static cl::opt<bool> EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden, |
| 28 | cl::desc("Enable ARM 2-addr to 3-addr conv")); |
| 29 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 30 | static inline |
| 31 | const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) { |
| 32 | return MIB.addImm((int64_t)ARMCC::AL).addReg(0); |
| 33 | } |
| 34 | |
| 35 | static inline |
| 36 | const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) { |
| 37 | return MIB.addReg(0); |
| 38 | } |
| 39 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 40 | ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI) |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 41 | : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | RI(*this, STI) { |
| 43 | } |
| 44 | |
Rafael Espindola | 46adf81 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 45 | const TargetRegisterClass *ARMInstrInfo::getPointerRegClass() const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | return &ARM::GPRRegClass; |
Rafael Espindola | 46adf81 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 47 | } |
| 48 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 49 | /// Return true if the instruction is a register to register move and |
| 50 | /// leave the source and dest operands in the passed parameters. |
| 51 | /// |
| 52 | bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 53 | unsigned &SrcReg, unsigned &DstReg) const { |
Rafael Espindola | 49e4415 | 2006-06-27 21:52:45 +0000 | [diff] [blame] | 54 | MachineOpCode oc = MI.getOpcode(); |
| 55 | switch (oc) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 56 | default: |
| 57 | return false; |
| 58 | case ARM::FCPYS: |
| 59 | case ARM::FCPYD: |
| 60 | SrcReg = MI.getOperand(1).getReg(); |
| 61 | DstReg = MI.getOperand(0).getReg(); |
| 62 | return true; |
Evan Cheng | 9f6636f | 2007-03-19 07:48:02 +0000 | [diff] [blame] | 63 | case ARM::MOVr: |
| 64 | case ARM::tMOVr: |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 65 | assert(MI.getInstrDescriptor()->numOperands >= 2 && |
| 66 | MI.getOperand(0).isRegister() && |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 67 | MI.getOperand(1).isRegister() && |
| 68 | "Invalid ARM MOV instruction"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 69 | SrcReg = MI.getOperand(1).getReg(); |
| 70 | DstReg = MI.getOperand(0).getReg(); |
| 71 | return true; |
Rafael Espindola | 49e4415 | 2006-06-27 21:52:45 +0000 | [diff] [blame] | 72 | } |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 73 | } |
Chris Lattner | 578e64a | 2006-10-24 16:47:57 +0000 | [diff] [blame] | 74 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | unsigned ARMInstrInfo::isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const{ |
| 76 | switch (MI->getOpcode()) { |
| 77 | default: break; |
| 78 | case ARM::LDR: |
| 79 | if (MI->getOperand(1).isFrameIndex() && |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 80 | MI->getOperand(2).isRegister() && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 81 | MI->getOperand(3).isImmediate() && |
| 82 | MI->getOperand(2).getReg() == 0 && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 83 | MI->getOperand(3).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 84 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 85 | return MI->getOperand(0).getReg(); |
| 86 | } |
| 87 | break; |
| 88 | case ARM::FLDD: |
| 89 | case ARM::FLDS: |
| 90 | if (MI->getOperand(1).isFrameIndex() && |
| 91 | MI->getOperand(2).isImmediate() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 92 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 93 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 94 | return MI->getOperand(0).getReg(); |
| 95 | } |
| 96 | break; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 97 | case ARM::tRestore: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 98 | if (MI->getOperand(1).isFrameIndex() && |
| 99 | MI->getOperand(2).isImmediate() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 100 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 101 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 102 | return MI->getOperand(0).getReg(); |
| 103 | } |
| 104 | break; |
| 105 | } |
| 106 | return 0; |
| 107 | } |
| 108 | |
| 109 | unsigned ARMInstrInfo::isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const { |
| 110 | switch (MI->getOpcode()) { |
| 111 | default: break; |
| 112 | case ARM::STR: |
| 113 | if (MI->getOperand(1).isFrameIndex() && |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 114 | MI->getOperand(2).isRegister() && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 115 | MI->getOperand(3).isImmediate() && |
| 116 | MI->getOperand(2).getReg() == 0 && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 117 | MI->getOperand(3).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 118 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 119 | return MI->getOperand(0).getReg(); |
| 120 | } |
| 121 | break; |
| 122 | case ARM::FSTD: |
| 123 | case ARM::FSTS: |
| 124 | if (MI->getOperand(1).isFrameIndex() && |
| 125 | MI->getOperand(2).isImmediate() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 126 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 127 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 128 | return MI->getOperand(0).getReg(); |
| 129 | } |
| 130 | break; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 131 | case ARM::tSpill: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 132 | if (MI->getOperand(1).isFrameIndex() && |
| 133 | MI->getOperand(2).isImmediate() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 134 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 135 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 136 | return MI->getOperand(0).getReg(); |
| 137 | } |
| 138 | break; |
| 139 | } |
| 140 | return 0; |
| 141 | } |
| 142 | |
| 143 | static unsigned getUnindexedOpcode(unsigned Opc) { |
| 144 | switch (Opc) { |
| 145 | default: break; |
| 146 | case ARM::LDR_PRE: |
| 147 | case ARM::LDR_POST: |
| 148 | return ARM::LDR; |
| 149 | case ARM::LDRH_PRE: |
| 150 | case ARM::LDRH_POST: |
| 151 | return ARM::LDRH; |
| 152 | case ARM::LDRB_PRE: |
| 153 | case ARM::LDRB_POST: |
| 154 | return ARM::LDRB; |
| 155 | case ARM::LDRSH_PRE: |
| 156 | case ARM::LDRSH_POST: |
| 157 | return ARM::LDRSH; |
| 158 | case ARM::LDRSB_PRE: |
| 159 | case ARM::LDRSB_POST: |
| 160 | return ARM::LDRSB; |
| 161 | case ARM::STR_PRE: |
| 162 | case ARM::STR_POST: |
| 163 | return ARM::STR; |
| 164 | case ARM::STRH_PRE: |
| 165 | case ARM::STRH_POST: |
| 166 | return ARM::STRH; |
| 167 | case ARM::STRB_PRE: |
| 168 | case ARM::STRB_POST: |
| 169 | return ARM::STRB; |
| 170 | } |
| 171 | return 0; |
| 172 | } |
| 173 | |
| 174 | MachineInstr * |
| 175 | ARMInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI, |
| 176 | MachineBasicBlock::iterator &MBBI, |
| 177 | LiveVariables &LV) const { |
| 178 | if (!EnableARM3Addr) |
| 179 | return NULL; |
| 180 | |
| 181 | MachineInstr *MI = MBBI; |
| 182 | unsigned TSFlags = MI->getInstrDescriptor()->TSFlags; |
| 183 | bool isPre = false; |
| 184 | switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) { |
| 185 | default: return NULL; |
| 186 | case ARMII::IndexModePre: |
| 187 | isPre = true; |
| 188 | break; |
| 189 | case ARMII::IndexModePost: |
| 190 | break; |
| 191 | } |
| 192 | |
| 193 | // Try spliting an indexed load / store to a un-indexed one plus an add/sub |
| 194 | // operation. |
| 195 | unsigned MemOpc = getUnindexedOpcode(MI->getOpcode()); |
| 196 | if (MemOpc == 0) |
| 197 | return NULL; |
| 198 | |
| 199 | MachineInstr *UpdateMI = NULL; |
| 200 | MachineInstr *MemMI = NULL; |
| 201 | unsigned AddrMode = (TSFlags & ARMII::AddrModeMask); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 202 | const TargetInstrDescriptor *TID = MI->getInstrDescriptor(); |
| 203 | unsigned NumOps = TID->numOperands; |
| 204 | bool isLoad = (TID->Flags & M_LOAD_FLAG) != 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 205 | const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0); |
| 206 | const MachineOperand &Base = MI->getOperand(2); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 207 | const MachineOperand &Offset = MI->getOperand(NumOps-3); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 208 | unsigned WBReg = WB.getReg(); |
| 209 | unsigned BaseReg = Base.getReg(); |
| 210 | unsigned OffReg = Offset.getReg(); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 211 | unsigned OffImm = MI->getOperand(NumOps-2).getImm(); |
| 212 | ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 213 | switch (AddrMode) { |
| 214 | default: |
| 215 | assert(false && "Unknown indexed op!"); |
| 216 | return NULL; |
| 217 | case ARMII::AddrMode2: { |
| 218 | bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub; |
| 219 | unsigned Amt = ARM_AM::getAM2Offset(OffImm); |
| 220 | if (OffReg == 0) { |
| 221 | int SOImmVal = ARM_AM::getSOImmVal(Amt); |
| 222 | if (SOImmVal == -1) |
| 223 | // Can't encode it in a so_imm operand. This transformation will |
| 224 | // add more than 1 instruction. Abandon! |
| 225 | return NULL; |
| 226 | UpdateMI = BuildMI(get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 227 | .addReg(BaseReg).addImm(SOImmVal) |
| 228 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 229 | } else if (Amt != 0) { |
| 230 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm); |
| 231 | unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt); |
| 232 | UpdateMI = BuildMI(get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 233 | .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc) |
| 234 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 235 | } else |
| 236 | UpdateMI = BuildMI(get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 237 | .addReg(BaseReg).addReg(OffReg) |
| 238 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 239 | break; |
| 240 | } |
| 241 | case ARMII::AddrMode3 : { |
| 242 | bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub; |
| 243 | unsigned Amt = ARM_AM::getAM3Offset(OffImm); |
| 244 | if (OffReg == 0) |
| 245 | // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand. |
| 246 | UpdateMI = BuildMI(get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 247 | .addReg(BaseReg).addImm(Amt) |
| 248 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 249 | else |
| 250 | UpdateMI = BuildMI(get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 251 | .addReg(BaseReg).addReg(OffReg) |
| 252 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 253 | break; |
| 254 | } |
| 255 | } |
| 256 | |
| 257 | std::vector<MachineInstr*> NewMIs; |
| 258 | if (isPre) { |
| 259 | if (isLoad) |
| 260 | MemMI = BuildMI(get(MemOpc), MI->getOperand(0).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 261 | .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 262 | else |
| 263 | MemMI = BuildMI(get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 264 | .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 265 | NewMIs.push_back(MemMI); |
| 266 | NewMIs.push_back(UpdateMI); |
| 267 | } else { |
| 268 | if (isLoad) |
| 269 | MemMI = BuildMI(get(MemOpc), MI->getOperand(0).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 270 | .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 271 | else |
| 272 | MemMI = BuildMI(get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 273 | .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 274 | if (WB.isDead()) |
| 275 | UpdateMI->getOperand(0).setIsDead(); |
| 276 | NewMIs.push_back(UpdateMI); |
| 277 | NewMIs.push_back(MemMI); |
| 278 | } |
| 279 | |
| 280 | // Transfer LiveVariables states, kill / dead info. |
| 281 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 282 | MachineOperand &MO = MI->getOperand(i); |
| 283 | if (MO.isRegister() && MO.getReg() && |
| 284 | MRegisterInfo::isVirtualRegister(MO.getReg())) { |
| 285 | unsigned Reg = MO.getReg(); |
| 286 | LiveVariables::VarInfo &VI = LV.getVarInfo(Reg); |
| 287 | if (MO.isDef()) { |
| 288 | MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI; |
| 289 | if (MO.isDead()) |
| 290 | LV.addVirtualRegisterDead(Reg, NewMI); |
| 291 | // Update the defining instruction. |
| 292 | if (VI.DefInst == MI) |
| 293 | VI.DefInst = NewMI; |
| 294 | } |
| 295 | if (MO.isUse() && MO.isKill()) { |
| 296 | for (unsigned j = 0; j < 2; ++j) { |
| 297 | // Look at the two new MI's in reverse order. |
| 298 | MachineInstr *NewMI = NewMIs[j]; |
Evan Cheng | faa5107 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 299 | int NIdx = NewMI->findRegisterUseOperandIdx(Reg); |
Evan Cheng | 3c5ad82 | 2007-04-03 06:44:25 +0000 | [diff] [blame] | 300 | if (NIdx == -1) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 301 | continue; |
| 302 | LV.addVirtualRegisterKilled(Reg, NewMI); |
| 303 | if (VI.removeKill(MI)) |
| 304 | VI.Kills.push_back(NewMI); |
| 305 | break; |
| 306 | } |
| 307 | } |
| 308 | } |
| 309 | } |
| 310 | |
| 311 | MFI->insert(MBBI, NewMIs[1]); |
| 312 | MFI->insert(MBBI, NewMIs[0]); |
| 313 | return NewMIs[0]; |
| 314 | } |
| 315 | |
| 316 | // Branch analysis. |
| 317 | bool ARMInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
| 318 | MachineBasicBlock *&FBB, |
| 319 | std::vector<MachineOperand> &Cond) const { |
| 320 | // If the block has no terminators, it just falls into the block after it. |
| 321 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 322 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 323 | return false; |
| 324 | |
| 325 | // Get the last instruction in the block. |
| 326 | MachineInstr *LastInst = I; |
| 327 | |
| 328 | // If there is only one terminator instruction, process it. |
| 329 | unsigned LastOpc = LastInst->getOpcode(); |
Evan Cheng | 4b9cb7d | 2007-07-06 23:23:19 +0000 | [diff] [blame] | 330 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 331 | if (LastOpc == ARM::B || LastOpc == ARM::tB) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 332 | TBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 333 | return false; |
| 334 | } |
| 335 | if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) { |
| 336 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 337 | TBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 338 | Cond.push_back(LastInst->getOperand(1)); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 339 | Cond.push_back(LastInst->getOperand(2)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 340 | return false; |
| 341 | } |
| 342 | return true; // Can't handle indirect branch. |
| 343 | } |
| 344 | |
| 345 | // Get the instruction before it if it is a terminator. |
| 346 | MachineInstr *SecondLastInst = I; |
| 347 | |
| 348 | // If there are three terminators, we don't know what sort of block this is. |
Evan Cheng | 4b9cb7d | 2007-07-06 23:23:19 +0000 | [diff] [blame] | 349 | if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 350 | return true; |
| 351 | |
| 352 | // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it. |
| 353 | unsigned SecondLastOpc = SecondLastInst->getOpcode(); |
| 354 | if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) || |
| 355 | (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 356 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 357 | Cond.push_back(SecondLastInst->getOperand(1)); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 358 | Cond.push_back(SecondLastInst->getOperand(2)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 359 | FBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 360 | return false; |
| 361 | } |
| 362 | |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 363 | // If the block ends with two unconditional branches, handle it. The second |
| 364 | // one is not executed, so remove it. |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 365 | if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) && |
| 366 | (LastOpc == ARM::B || LastOpc == ARM::tB)) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 367 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 368 | I = LastInst; |
| 369 | I->eraseFromParent(); |
| 370 | return false; |
| 371 | } |
| 372 | |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 373 | // Likewise if it ends with a branch table followed by an unconditional branch. |
| 374 | // The branch folder can create these, and we must get rid of them for |
| 375 | // correctness of Thumb constant islands. |
| 376 | if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm || |
| 377 | SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) && |
| 378 | (LastOpc == ARM::B || LastOpc == ARM::tB)) { |
| 379 | I = LastInst; |
| 380 | I->eraseFromParent(); |
| 381 | return true; |
| 382 | } |
| 383 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 384 | // Otherwise, can't handle this. |
| 385 | return true; |
| 386 | } |
| 387 | |
| 388 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 389 | unsigned ARMInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 390 | MachineFunction &MF = *MBB.getParent(); |
| 391 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 392 | int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B; |
| 393 | int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc; |
| 394 | |
| 395 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 396 | if (I == MBB.begin()) return 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 397 | --I; |
| 398 | if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc) |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 399 | return 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 400 | |
| 401 | // Remove the branch. |
| 402 | I->eraseFromParent(); |
| 403 | |
| 404 | I = MBB.end(); |
| 405 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 406 | if (I == MBB.begin()) return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 407 | --I; |
| 408 | if (I->getOpcode() != BccOpc) |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 409 | return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 410 | |
| 411 | // Remove the branch. |
| 412 | I->eraseFromParent(); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 413 | return 2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 414 | } |
| 415 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 416 | unsigned ARMInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 417 | MachineBasicBlock *FBB, |
| 418 | const std::vector<MachineOperand> &Cond) const { |
| 419 | MachineFunction &MF = *MBB.getParent(); |
| 420 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 421 | int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B; |
| 422 | int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc; |
| 423 | |
| 424 | // Shouldn't be a fall through. |
| 425 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 426 | assert((Cond.size() == 2 || Cond.size() == 0) && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 427 | "ARM branch conditions have two components!"); |
| 428 | |
| 429 | if (FBB == 0) { |
| 430 | if (Cond.empty()) // Unconditional branch? |
| 431 | BuildMI(&MBB, get(BOpc)).addMBB(TBB); |
| 432 | else |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 433 | BuildMI(&MBB, get(BccOpc)).addMBB(TBB) |
| 434 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 435 | return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 436 | } |
| 437 | |
| 438 | // Two-way conditional branch. |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 439 | BuildMI(&MBB, get(BccOpc)).addMBB(TBB) |
| 440 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 441 | BuildMI(&MBB, get(BOpc)).addMBB(FBB); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 442 | return 2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 443 | } |
| 444 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 445 | void ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
| 446 | MachineBasicBlock::iterator I, |
| 447 | unsigned DestReg, unsigned SrcReg, |
| 448 | const TargetRegisterClass *DestRC, |
| 449 | const TargetRegisterClass *SrcRC) const { |
| 450 | if (DestRC != SrcRC) { |
| 451 | cerr << "Not yet supported!"; |
| 452 | abort(); |
| 453 | } |
| 454 | |
| 455 | if (DestRC == ARM::GPRRegisterClass) { |
| 456 | MachineFunction &MF = *MBB.getParent(); |
| 457 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 458 | if (AFI->isThumbFunction()) |
| 459 | BuildMI(MBB, I, get(ARM::tMOVr), DestReg).addReg(SrcReg); |
| 460 | else |
| 461 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, get(ARM::MOVr), DestReg) |
| 462 | .addReg(SrcReg))); |
| 463 | } else if (DestRC == ARM::SPRRegisterClass) |
| 464 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FCPYS), DestReg) |
| 465 | .addReg(SrcReg)); |
| 466 | else if (DestRC == ARM::DPRRegisterClass) |
| 467 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FCPYD), DestReg) |
| 468 | .addReg(SrcReg)); |
| 469 | else |
| 470 | abort(); |
| 471 | } |
| 472 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 473 | static const MachineInstrBuilder &ARMInstrAddOperand(MachineInstrBuilder &MIB, |
| 474 | MachineOperand &MO) { |
| 475 | if (MO.isRegister()) |
| 476 | MIB = MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit()); |
| 477 | else if (MO.isImmediate()) |
| 478 | MIB = MIB.addImm(MO.getImm()); |
| 479 | else if (MO.isFrameIndex()) |
| 480 | MIB = MIB.addFrameIndex(MO.getIndex()); |
| 481 | else |
| 482 | assert(0 && "Unknown operand for ARMInstrAddOperand!"); |
| 483 | |
| 484 | return MIB; |
| 485 | } |
| 486 | |
| 487 | void ARMInstrInfo:: |
| 488 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 489 | unsigned SrcReg, bool isKill, int FI, |
| 490 | const TargetRegisterClass *RC) const { |
| 491 | if (RC == ARM::GPRRegisterClass) { |
| 492 | MachineFunction &MF = *MBB.getParent(); |
| 493 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 494 | if (AFI->isThumbFunction()) |
| 495 | BuildMI(MBB, I, get(ARM::tSpill)).addReg(SrcReg, false, false, isKill) |
| 496 | .addFrameIndex(FI).addImm(0); |
| 497 | else |
| 498 | AddDefaultPred(BuildMI(MBB, I, get(ARM::STR)) |
| 499 | .addReg(SrcReg, false, false, isKill) |
| 500 | .addFrameIndex(FI).addReg(0).addImm(0)); |
| 501 | } else if (RC == ARM::DPRRegisterClass) { |
| 502 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FSTD)) |
| 503 | .addReg(SrcReg, false, false, isKill) |
| 504 | .addFrameIndex(FI).addImm(0)); |
| 505 | } else { |
| 506 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 507 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FSTS)) |
| 508 | .addReg(SrcReg, false, false, isKill) |
| 509 | .addFrameIndex(FI).addImm(0)); |
| 510 | } |
| 511 | } |
| 512 | |
| 513 | void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg, |
| 514 | bool isKill, |
| 515 | SmallVectorImpl<MachineOperand> &Addr, |
| 516 | const TargetRegisterClass *RC, |
| 517 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 518 | unsigned Opc = 0; |
| 519 | if (RC == ARM::GPRRegisterClass) { |
| 520 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 521 | if (AFI->isThumbFunction()) { |
| 522 | Opc = Addr[0].isFrameIndex() ? ARM::tSpill : ARM::tSTR; |
| 523 | MachineInstrBuilder MIB = |
| 524 | BuildMI(get(Opc)).addReg(SrcReg, false, false, isKill); |
| 525 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 526 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 527 | NewMIs.push_back(MIB); |
| 528 | return; |
| 529 | } |
| 530 | Opc = ARM::STR; |
| 531 | } else if (RC == ARM::DPRRegisterClass) { |
| 532 | Opc = ARM::FSTD; |
| 533 | } else { |
| 534 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 535 | Opc = ARM::FSTS; |
| 536 | } |
| 537 | |
| 538 | MachineInstrBuilder MIB = |
| 539 | BuildMI(get(Opc)).addReg(SrcReg, false, false, isKill); |
| 540 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 541 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 542 | AddDefaultPred(MIB); |
| 543 | NewMIs.push_back(MIB); |
| 544 | return; |
| 545 | } |
| 546 | |
| 547 | void ARMInstrInfo:: |
| 548 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 549 | unsigned DestReg, int FI, |
| 550 | const TargetRegisterClass *RC) const { |
| 551 | if (RC == ARM::GPRRegisterClass) { |
| 552 | MachineFunction &MF = *MBB.getParent(); |
| 553 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 554 | if (AFI->isThumbFunction()) |
| 555 | BuildMI(MBB, I, get(ARM::tRestore), DestReg) |
| 556 | .addFrameIndex(FI).addImm(0); |
| 557 | else |
| 558 | AddDefaultPred(BuildMI(MBB, I, get(ARM::LDR), DestReg) |
| 559 | .addFrameIndex(FI).addReg(0).addImm(0)); |
| 560 | } else if (RC == ARM::DPRRegisterClass) { |
| 561 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FLDD), DestReg) |
| 562 | .addFrameIndex(FI).addImm(0)); |
| 563 | } else { |
| 564 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 565 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FLDS), DestReg) |
| 566 | .addFrameIndex(FI).addImm(0)); |
| 567 | } |
| 568 | } |
| 569 | |
| 570 | void ARMInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
| 571 | SmallVectorImpl<MachineOperand> &Addr, |
| 572 | const TargetRegisterClass *RC, |
| 573 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 574 | unsigned Opc = 0; |
| 575 | if (RC == ARM::GPRRegisterClass) { |
| 576 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 577 | if (AFI->isThumbFunction()) { |
| 578 | Opc = Addr[0].isFrameIndex() ? ARM::tRestore : ARM::tLDR; |
| 579 | MachineInstrBuilder MIB = BuildMI(get(Opc), DestReg); |
| 580 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 581 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 582 | NewMIs.push_back(MIB); |
| 583 | return; |
| 584 | } |
| 585 | Opc = ARM::LDR; |
| 586 | } else if (RC == ARM::DPRRegisterClass) { |
| 587 | Opc = ARM::FLDD; |
| 588 | } else { |
| 589 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 590 | Opc = ARM::FLDS; |
| 591 | } |
| 592 | |
| 593 | MachineInstrBuilder MIB = BuildMI(get(Opc), DestReg); |
| 594 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 595 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 596 | AddDefaultPred(MIB); |
| 597 | NewMIs.push_back(MIB); |
| 598 | return; |
| 599 | } |
| 600 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 601 | bool ARMInstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const { |
| 602 | if (MBB.empty()) return false; |
| 603 | |
| 604 | switch (MBB.back().getOpcode()) { |
Evan Cheng | 5a18ebc | 2007-05-21 18:56:31 +0000 | [diff] [blame] | 605 | case ARM::BX_RET: // Return. |
| 606 | case ARM::LDM_RET: |
| 607 | case ARM::tBX_RET: |
| 608 | case ARM::tBX_RET_vararg: |
| 609 | case ARM::tPOP_RET: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 610 | case ARM::B: |
| 611 | case ARM::tB: // Uncond branch. |
Evan Cheng | c322a9a | 2007-01-30 08:03:06 +0000 | [diff] [blame] | 612 | case ARM::tBR_JTr: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 613 | case ARM::BR_JTr: // Jumptable branch. |
| 614 | case ARM::BR_JTm: // Jumptable branch through mem. |
| 615 | case ARM::BR_JTadd: // Jumptable branch add to pc. |
| 616 | return true; |
| 617 | default: return false; |
| 618 | } |
| 619 | } |
| 620 | |
| 621 | bool ARMInstrInfo:: |
| 622 | ReverseBranchCondition(std::vector<MachineOperand> &Cond) const { |
| 623 | ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm(); |
| 624 | Cond[0].setImm(ARMCC::getOppositeCondition(CC)); |
| 625 | return false; |
Rafael Espindola | 3d7d39a | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 626 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 627 | |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 628 | bool ARMInstrInfo::isPredicated(const MachineInstr *MI) const { |
| 629 | int PIdx = MI->findFirstPredOperandIdx(); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 630 | return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 631 | } |
| 632 | |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 633 | bool ARMInstrInfo::PredicateInstruction(MachineInstr *MI, |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 634 | const std::vector<MachineOperand> &Pred) const { |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 635 | unsigned Opc = MI->getOpcode(); |
| 636 | if (Opc == ARM::B || Opc == ARM::tB) { |
| 637 | MI->setInstrDescriptor(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc)); |
Chris Lattner | c8bd287 | 2007-12-30 01:01:54 +0000 | [diff] [blame] | 638 | MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm())); |
| 639 | MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false)); |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 640 | return true; |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 641 | } |
| 642 | |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 643 | int PIdx = MI->findFirstPredOperandIdx(); |
| 644 | if (PIdx != -1) { |
| 645 | MachineOperand &PMO = MI->getOperand(PIdx); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 646 | PMO.setImm(Pred[0].getImm()); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 647 | MI->getOperand(PIdx+1).setReg(Pred[1].getReg()); |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 648 | return true; |
| 649 | } |
| 650 | return false; |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 651 | } |
| 652 | |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 653 | bool |
| 654 | ARMInstrInfo::SubsumesPredicate(const std::vector<MachineOperand> &Pred1, |
| 655 | const std::vector<MachineOperand> &Pred2) const{ |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 656 | if (Pred1.size() > 2 || Pred2.size() > 2) |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 657 | return false; |
| 658 | |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 659 | ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm(); |
| 660 | ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm(); |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 661 | if (CC1 == CC2) |
| 662 | return true; |
| 663 | |
| 664 | switch (CC1) { |
| 665 | default: |
| 666 | return false; |
| 667 | case ARMCC::AL: |
| 668 | return true; |
| 669 | case ARMCC::HS: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 670 | return CC2 == ARMCC::HI; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 671 | case ARMCC::LS: |
| 672 | return CC2 == ARMCC::LO || CC2 == ARMCC::EQ; |
| 673 | case ARMCC::GE: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 674 | return CC2 == ARMCC::GT; |
Evan Cheng | 9328c1a | 2007-06-07 01:37:54 +0000 | [diff] [blame] | 675 | case ARMCC::LE: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 676 | return CC2 == ARMCC::LT; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 677 | } |
| 678 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 679 | |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 680 | bool ARMInstrInfo::DefinesPredicate(MachineInstr *MI, |
| 681 | std::vector<MachineOperand> &Pred) const { |
| 682 | const TargetInstrDescriptor *TID = MI->getInstrDescriptor(); |
| 683 | if (!TID->ImplicitDefs && (TID->Flags & M_HAS_OPTIONAL_DEF) == 0) |
| 684 | return false; |
| 685 | |
| 686 | bool Found = false; |
| 687 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 688 | const MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 689 | if (MO.isRegister() && MO.getReg() == ARM::CPSR) { |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 690 | Pred.push_back(MO); |
| 691 | Found = true; |
| 692 | } |
| 693 | } |
| 694 | |
| 695 | return Found; |
| 696 | } |
| 697 | |
| 698 | |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 699 | /// FIXME: Works around a gcc miscompilation with -fstrict-aliasing |
| 700 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
| 701 | unsigned JTI) DISABLE_INLINE; |
| 702 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
| 703 | unsigned JTI) { |
| 704 | return JT[JTI].MBBs.size(); |
| 705 | } |
| 706 | |
| 707 | /// GetInstSize - Return the size of the specified MachineInstr. |
| 708 | /// |
| 709 | unsigned ARM::GetInstSize(MachineInstr *MI) { |
| 710 | MachineBasicBlock &MBB = *MI->getParent(); |
| 711 | const MachineFunction *MF = MBB.getParent(); |
| 712 | const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo(); |
| 713 | |
| 714 | // Basic size info comes from the TSFlags field. |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 715 | const TargetInstrDescriptor *TID = MI->getInstrDescriptor(); |
| 716 | unsigned TSFlags = TID->TSFlags; |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 717 | |
| 718 | switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) { |
| 719 | default: |
| 720 | // If this machine instr is an inline asm, measure it. |
| 721 | if (MI->getOpcode() == ARM::INLINEASM) |
| 722 | return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName()); |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 723 | if (MI->getOpcode() == ARM::LABEL) |
| 724 | return 0; |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 725 | assert(0 && "Unknown or unset size field for instr!"); |
| 726 | break; |
| 727 | case ARMII::Size8Bytes: return 8; // Arm instruction x 2. |
| 728 | case ARMII::Size4Bytes: return 4; // Arm instruction. |
| 729 | case ARMII::Size2Bytes: return 2; // Thumb instruction. |
| 730 | case ARMII::SizeSpecial: { |
| 731 | switch (MI->getOpcode()) { |
| 732 | case ARM::CONSTPOOL_ENTRY: |
| 733 | // If this machine instr is a constant pool entry, its size is recorded as |
| 734 | // operand #2. |
| 735 | return MI->getOperand(2).getImm(); |
| 736 | case ARM::BR_JTr: |
| 737 | case ARM::BR_JTm: |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 738 | case ARM::BR_JTadd: |
| 739 | case ARM::tBR_JTr: { |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 740 | // These are jumptable branches, i.e. a branch followed by an inlined |
| 741 | // jumptable. The size is 4 + 4 * number of entries. |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 742 | unsigned NumOps = TID->numOperands; |
Evan Cheng | 94679e6 | 2007-05-21 23:17:32 +0000 | [diff] [blame] | 743 | MachineOperand JTOP = |
| 744 | MI->getOperand(NumOps - ((TID->Flags & M_PREDICABLE) ? 3 : 2)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 745 | unsigned JTI = JTOP.getIndex(); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 746 | MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 747 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 748 | assert(JTI < JT.size()); |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 749 | // Thumb instructions are 2 byte aligned, but JT entries are 4 byte |
| 750 | // 4 aligned. The assembler / linker may add 2 byte padding just before |
Dale Johannesen | 8593e41 | 2007-04-29 19:19:30 +0000 | [diff] [blame] | 751 | // the JT entries. The size does not include this padding; the |
| 752 | // constant islands pass does separate bookkeeping for it. |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 753 | // FIXME: If we know the size of the function is less than (1 << 16) *2 |
| 754 | // bytes, we can use 16-bit entries instead. Then there won't be an |
| 755 | // alignment issue. |
Dale Johannesen | 8593e41 | 2007-04-29 19:19:30 +0000 | [diff] [blame] | 756 | return getNumJTEntries(JT, JTI) * 4 + |
| 757 | (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 758 | } |
| 759 | default: |
| 760 | // Otherwise, pseudo-instruction sizes are zero. |
| 761 | return 0; |
| 762 | } |
| 763 | } |
| 764 | } |
| 765 | } |
| 766 | |
| 767 | /// GetFunctionSize - Returns the size of the specified MachineFunction. |
| 768 | /// |
| 769 | unsigned ARM::GetFunctionSize(MachineFunction &MF) { |
| 770 | unsigned FnSize = 0; |
| 771 | for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end(); |
| 772 | MBBI != E; ++MBBI) { |
| 773 | MachineBasicBlock &MBB = *MBBI; |
| 774 | for (MachineBasicBlock::iterator I = MBB.begin(),E = MBB.end(); I != E; ++I) |
| 775 | FnSize += ARM::GetInstSize(I); |
| 776 | } |
| 777 | return FnSize; |
| 778 | } |