blob: 79bde1611f93e3a66837b7b69682a0672d23c3cb [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000026#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000036#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000038#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000039#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000040#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000041#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000042#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000043#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000044
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000045using namespace llvm;
46
Chris Lattnercd3245a2006-12-19 22:41:21 +000047STATISTIC(NumIters , "Number of iterations performed");
48STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000049STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000050STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000051
Evan Cheng3e172252008-06-20 21:45:16 +000052static cl::opt<bool>
53NewHeuristic("new-spilling-heuristic",
54 cl::desc("Use new spilling heuristic"),
55 cl::init(false), cl::Hidden);
56
Evan Chengf5cd4f02008-10-23 20:43:13 +000057static cl::opt<bool>
58PreSplitIntervals("pre-alloc-split",
59 cl::desc("Pre-register allocation live interval splitting"),
60 cl::init(false), cl::Hidden);
61
Chris Lattnercd3245a2006-12-19 22:41:21 +000062static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000063linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000064 createLinearScanRegisterAllocator);
65
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000066namespace {
David Greene7cfd3362009-11-19 15:55:49 +000067 // When we allocate a register, add it to a fixed-size queue of
68 // registers to skip in subsequent allocations. This trades a small
69 // amount of register pressure and increased spills for flexibility in
70 // the post-pass scheduler.
71 //
72 // Note that in a the number of registers used for reloading spills
73 // will be one greater than the value of this option.
74 //
75 // One big limitation of this is that it doesn't differentiate between
76 // different register classes. So on x86-64, if there is xmm register
77 // pressure, it can caused fewer GPRs to be held in the queue.
78 static cl::opt<unsigned>
79 NumRecentlyUsedRegs("linearscan-skip-count",
80 cl::desc("Number of registers for linearscan to remember to skip."),
81 cl::init(0),
82 cl::Hidden);
83
Nick Lewycky6726b6d2009-10-25 06:33:48 +000084 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000085 static char ID;
David Greene7cfd3362009-11-19 15:55:49 +000086 RALinScan() : MachineFunctionPass(&ID) {
87 // Initialize the queue to record recently-used registers.
88 if (NumRecentlyUsedRegs > 0)
89 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +000090 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +000091 }
Devang Patel794fd752007-05-01 21:15:47 +000092
Chris Lattnercbb56252004-11-18 02:42:27 +000093 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +000094 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +000095 private:
Chris Lattnerb9805782005-08-23 22:27:31 +000096 /// RelatedRegClasses - This structure is built the first time a function is
97 /// compiled, and keeps track of which register classes have registers that
98 /// belong to multiple classes or have aliases that are in other classes.
99 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000100 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000101
Evan Cheng206d1852009-04-20 08:01:12 +0000102 // NextReloadMap - For each register in the map, it maps to the another
103 // register which is defined by a reload from the same stack slot and
104 // both reloads are in the same basic block.
105 DenseMap<unsigned, unsigned> NextReloadMap;
106
107 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
108 // un-favored for allocation.
109 SmallSet<unsigned, 8> DowngradedRegs;
110
111 // DowngradeMap - A map from virtual registers to physical registers being
112 // downgraded for the virtual registers.
113 DenseMap<unsigned, unsigned> DowngradeMap;
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000116 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000118 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000119 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000120 BitVector allocatableRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000121 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000122 LiveStacks* ls_;
Evan Cheng22f07ff2007-12-11 02:09:15 +0000123 const MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000124
125 /// handled_ - Intervals are added to the handled_ set in the order of their
126 /// start value. This is uses for backtracking.
127 std::vector<LiveInterval*> handled_;
128
129 /// fixed_ - Intervals that correspond to machine registers.
130 ///
131 IntervalPtrs fixed_;
132
133 /// active_ - Intervals that are currently being processed, and which have a
134 /// live range active for the current point.
135 IntervalPtrs active_;
136
137 /// inactive_ - Intervals that are currently being processed, but which have
138 /// a hold at the current point.
139 IntervalPtrs inactive_;
140
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000141 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000142 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000143 greater_ptr<LiveInterval> > IntervalHeap;
144 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000145
146 /// regUse_ - Tracks register usage.
147 SmallVector<unsigned, 32> regUse_;
148 SmallVector<unsigned, 32> regUseBackUp_;
149
150 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000151 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000152
Lang Hames87e3bca2009-05-06 02:36:21 +0000153 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000154
Lang Hamese2b201b2009-05-18 19:03:16 +0000155 std::auto_ptr<Spiller> spiller_;
156
David Greene7cfd3362009-11-19 15:55:49 +0000157 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000158 SmallVector<unsigned, 4> RecentRegs;
159 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000160
161 // Record that we just picked this register.
162 void recordRecentlyUsed(unsigned reg) {
163 assert(reg != 0 && "Recently used register is NOREG!");
164 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000165 *RecentNext++ = reg;
166 if (RecentNext == RecentRegs.end())
167 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000168 }
169 }
170
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000171 public:
172 virtual const char* getPassName() const {
173 return "Linear Scan Register Allocator";
174 }
175
176 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000177 AU.setPreservesCFG();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000178 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000179 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000180 if (StrongPHIElim)
181 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000182 // Make sure PassManager knows which analyses to make available
183 // to coalescing and which analyses coalescing invalidates.
184 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000185 if (PreSplitIntervals)
186 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000187 AU.addRequired<LiveStacks>();
188 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000189 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000190 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000191 AU.addRequired<VirtRegMap>();
192 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000193 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000194 MachineFunctionPass::getAnalysisUsage(AU);
195 }
196
197 /// runOnMachineFunction - register allocate the whole function
198 bool runOnMachineFunction(MachineFunction&);
199
David Greene7cfd3362009-11-19 15:55:49 +0000200 // Determine if we skip this register due to its being recently used.
201 bool isRecentlyUsed(unsigned reg) const {
202 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
203 RecentRegs.end();
204 }
205
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000206 private:
207 /// linearScan - the linear scan algorithm
208 void linearScan();
209
Chris Lattnercbb56252004-11-18 02:42:27 +0000210 /// initIntervalSets - initialize the interval sets.
211 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000212 void initIntervalSets();
213
Chris Lattnercbb56252004-11-18 02:42:27 +0000214 /// processActiveIntervals - expire old intervals and move non-overlapping
215 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000216 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000217
Chris Lattnercbb56252004-11-18 02:42:27 +0000218 /// processInactiveIntervals - expire old intervals and move overlapping
219 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000220 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000221
Evan Cheng206d1852009-04-20 08:01:12 +0000222 /// hasNextReloadInterval - Return the next liveinterval that's being
223 /// defined by a reload from the same SS as the specified one.
224 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
225
226 /// DowngradeRegister - Downgrade a register for allocation.
227 void DowngradeRegister(LiveInterval *li, unsigned Reg);
228
229 /// UpgradeRegister - Upgrade a register for allocation.
230 void UpgradeRegister(unsigned Reg);
231
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000232 /// assignRegOrStackSlotAtInterval - assign a register if one
233 /// is available, or spill.
234 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
235
Evan Cheng5d088fe2009-03-23 22:57:19 +0000236 void updateSpillWeights(std::vector<float> &Weights,
237 unsigned reg, float weight,
238 const TargetRegisterClass *RC);
239
Evan Cheng3e172252008-06-20 21:45:16 +0000240 /// findIntervalsToSpill - Determine the intervals to spill for the
241 /// specified interval. It's passed the physical registers whose spill
242 /// weight is the lowest among all the registers whose live intervals
243 /// conflict with the interval.
244 void findIntervalsToSpill(LiveInterval *cur,
245 std::vector<std::pair<unsigned,float> > &Candidates,
246 unsigned NumCands,
247 SmallVector<LiveInterval*, 8> &SpillIntervals);
248
Evan Chengc92da382007-11-03 07:20:12 +0000249 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
250 /// try allocate the definition the same register as the source register
251 /// if the register is not defined during live time of the interval. This
252 /// eliminate a copy. This is used to coalesce copies which were not
253 /// coalesced away before allocation either due to dest and src being in
254 /// different register classes or because the coalescer was overly
255 /// conservative.
256 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
257
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000258 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000259 /// Register usage / availability tracking helpers.
260 ///
261
262 void initRegUses() {
263 regUse_.resize(tri_->getNumRegs(), 0);
264 regUseBackUp_.resize(tri_->getNumRegs(), 0);
265 }
266
267 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000268#ifndef NDEBUG
269 // Verify all the registers are "freed".
270 bool Error = false;
271 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
272 if (regUse_[i] != 0) {
Benjamin Kramercfa6ec92009-08-23 11:37:21 +0000273 errs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000274 Error = true;
275 }
276 }
277 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000278 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000279#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000280 regUse_.clear();
281 regUseBackUp_.clear();
282 }
283
284 void addRegUse(unsigned physReg) {
285 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
286 "should be physical register!");
287 ++regUse_[physReg];
288 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
289 ++regUse_[*as];
290 }
291
292 void delRegUse(unsigned physReg) {
293 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
294 "should be physical register!");
295 assert(regUse_[physReg] != 0);
296 --regUse_[physReg];
297 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
298 assert(regUse_[*as] != 0);
299 --regUse_[*as];
300 }
301 }
302
303 bool isRegAvail(unsigned physReg) const {
304 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
305 "should be physical register!");
306 return regUse_[physReg] == 0;
307 }
308
309 void backUpRegUses() {
310 regUseBackUp_ = regUse_;
311 }
312
313 void restoreRegUses() {
314 regUse_ = regUseBackUp_;
315 }
316
317 ///
318 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000319 ///
320
Chris Lattnercbb56252004-11-18 02:42:27 +0000321 /// getFreePhysReg - return a free physical register for this virtual
322 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000323 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000324 unsigned getFreePhysReg(LiveInterval* cur,
325 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000326 unsigned MaxInactiveCount,
327 SmallVector<unsigned, 256> &inactiveCounts,
328 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000329
330 /// assignVirt2StackSlot - assigns this virtual register to a
331 /// stack slot. returns the stack slot
332 int assignVirt2StackSlot(unsigned virtReg);
333
Chris Lattnerb9805782005-08-23 22:27:31 +0000334 void ComputeRelatedRegClasses();
335
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000336 template <typename ItTy>
337 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000338 DEBUG({
339 if (str)
340 errs() << str << " intervals:\n";
341
342 for (; i != e; ++i) {
343 errs() << "\t" << *i->first << " -> ";
344
345 unsigned reg = i->first->reg;
346 if (TargetRegisterInfo::isVirtualRegister(reg))
347 reg = vrm_->getPhys(reg);
348
349 errs() << tri_->getName(reg) << '\n';
350 }
351 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000352 }
353 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000354 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000355}
356
Evan Cheng3f32d652008-06-04 09:18:41 +0000357static RegisterPass<RALinScan>
358X("linearscan-regalloc", "Linear Scan Register Allocator");
359
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000360void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000361 // First pass, add all reg classes to the union, and determine at least one
362 // reg class that each register is in.
363 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000364 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
365 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000366 RelatedRegClasses.insert(*RCI);
367 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
368 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000369 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Chris Lattnerb9805782005-08-23 22:27:31 +0000370
371 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
372 if (PRC) {
373 // Already processed this register. Just make sure we know that
374 // multiple register classes share a register.
375 RelatedRegClasses.unionSets(PRC, *RCI);
376 } else {
377 PRC = *RCI;
378 }
379 }
380 }
381
382 // Second pass, now that we know conservatively what register classes each reg
383 // belongs to, add info about aliases. We don't need to do this for targets
384 // without register aliases.
385 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000386 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000387 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
388 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000389 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000390 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
391}
392
Jakob Stoklund Olesen6b74e502009-12-04 00:16:04 +0000393/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
394/// allocate the definition the same register as the source register if the
395/// register is not defined during live time of the interval. If the interval is
396/// killed by a copy, try to use the destination register. This eliminates a
397/// copy. This is used to coalesce copies which were not coalesced away before
398/// allocation either due to dest and src being in different register classes or
399/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000400unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000401 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
402 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000403 return Reg;
404
Evan Chengd0deec22009-01-20 00:16:18 +0000405 VNInfo *vni = cur.begin()->valno;
Jakob Stoklund Olesen6b74e502009-12-04 00:16:04 +0000406 if (vni->isUnused())
Evan Chengc92da382007-11-03 07:20:12 +0000407 return Reg;
Jakob Stoklund Olesen6b74e502009-12-04 00:16:04 +0000408 unsigned CandReg;
409 bool forward; // extending physreg forward
410 {
411 MachineInstr *CopyMI;
412 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
413 if (vni->def != SlotIndex() && vni->isDefAccurate() &&
414 (CopyMI = li_->getInstructionFromIndex(vni->def)) &&
415 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
416 // Defined by a copy, try to extend SrcReg forward
417 CandReg = SrcReg, forward = true;
418 else if (cur.ranges.size()==1 &&
419 (CopyMI =
420 li_->getInstructionFromIndex(cur.begin()->end.getBaseIndex())) &&
421 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
422 cur.reg == SrcReg)
423 // Only used by a copy, try to extend DstReg backwards
424 CandReg = DstReg, forward = false;
425 else
Evan Chengc92da382007-11-03 07:20:12 +0000426 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000427 }
Jakob Stoklund Olesen6b74e502009-12-04 00:16:04 +0000428
429 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
430 if (!vrm_->isAssignedReg(CandReg))
431 return Reg;
432 CandReg = vrm_->getPhys(CandReg);
433 }
434 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000435 return Reg;
436
Evan Cheng841ee1a2008-09-18 22:38:47 +0000437 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesen6b74e502009-12-04 00:16:04 +0000438 if (!RC->contains(CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000439 return Reg;
440
Jakob Stoklund Olesen6b74e502009-12-04 00:16:04 +0000441 if (forward) {
442 if (li_->conflictsWithPhysRegDef(cur, *vrm_, CandReg))
443 return Reg;
444 } else {
445 if (li_->conflictsWithPhysRegUse(cur, *vrm_, CandReg))
446 return Reg;
Evan Chengc92da382007-11-03 07:20:12 +0000447 }
448
Jakob Stoklund Olesen6b74e502009-12-04 00:16:04 +0000449 // Try to coalesce.
450 DEBUG(errs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
451 << '\n');
452 vrm_->clearVirt(cur.reg);
453 vrm_->assignVirt2Phys(cur.reg, CandReg);
454
455 ++NumCoalesce;
456 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000457}
458
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000459bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000460 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000461 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000462 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000463 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000464 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000465 allocatableRegs_ = tri_->getAllocatableSet(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000466 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000467 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000468 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000469
David Greene2c17c4d2007-09-06 16:18:45 +0000470 // We don't run the coalescer here because we have no reason to
471 // interact with it. If the coalescer requires interaction, it
472 // won't do anything. If it doesn't require interaction, we assume
473 // it was run as a separate pass.
474
Chris Lattnerb9805782005-08-23 22:27:31 +0000475 // If this is the first function compiled, compute the related reg classes.
476 if (RelatedRegClasses.empty())
477 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000478
479 // Also resize register usage trackers.
480 initRegUses();
481
Owen Anderson49c8aa02009-03-13 05:55:11 +0000482 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000483 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hamese2b201b2009-05-18 19:03:16 +0000484
Lang Hames8783e402009-11-20 00:53:30 +0000485 spiller_.reset(createSpiller(mf_, li_, loopInfo, vrm_));
Lang Hamesf41538d2009-06-02 16:53:25 +0000486
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000487 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000488
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000489 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000490
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000491 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000492 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000493
Dan Gohman51cd9d62008-06-23 23:51:16 +0000494 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000495
496 finalizeRegUses();
497
Chris Lattnercbb56252004-11-18 02:42:27 +0000498 fixed_.clear();
499 active_.clear();
500 inactive_.clear();
501 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000502 NextReloadMap.clear();
503 DowngradedRegs.clear();
504 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000505 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000506
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000507 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000508}
509
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000510/// initIntervalSets - initialize the interval sets.
511///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000512void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000513{
514 assert(unhandled_.empty() && fixed_.empty() &&
515 active_.empty() && inactive_.empty() &&
516 "interval sets should be empty on initialization");
517
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000518 handled_.reserve(li_->getNumIntervals());
519
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000520 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000521 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000522 if (!i->second->empty()) {
523 mri_->setPhysRegUsed(i->second->reg);
524 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
525 }
526 } else {
527 if (i->second->empty()) {
528 assignRegOrStackSlotAtInterval(i->second);
529 }
530 else
531 unhandled_.push(i->second);
532 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000533 }
534}
535
Bill Wendlingc3115a02009-08-22 20:30:53 +0000536void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000537 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000538 DEBUG({
539 errs() << "********** LINEAR SCAN **********\n"
540 << "********** Function: "
541 << mf_->getFunction()->getName() << '\n';
542 printIntervals("fixed", fixed_.begin(), fixed_.end());
543 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000544
545 while (!unhandled_.empty()) {
546 // pick the interval with the earliest start point
547 LiveInterval* cur = unhandled_.top();
548 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000549 ++NumIters;
Bill Wendlingc3115a02009-08-22 20:30:53 +0000550 DEBUG(errs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000551
Lang Hames233a60e2009-11-03 23:52:08 +0000552 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000553
Lang Hames233a60e2009-11-03 23:52:08 +0000554 processActiveIntervals(cur->beginIndex());
555 processInactiveIntervals(cur->beginIndex());
556
557 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
558 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000559
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000560 // Allocating a virtual register. try to find a free
561 // physical register or spill an interval (possibly this one) in order to
562 // assign it one.
563 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000564
Bill Wendlingc3115a02009-08-22 20:30:53 +0000565 DEBUG({
566 printIntervals("active", active_.begin(), active_.end());
567 printIntervals("inactive", inactive_.begin(), inactive_.end());
568 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000569 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000570
Evan Cheng5b16cd22009-05-01 01:03:49 +0000571 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000572 while (!active_.empty()) {
573 IntervalPtr &IP = active_.back();
574 unsigned reg = IP.first->reg;
Bill Wendlingc3115a02009-08-22 20:30:53 +0000575 DEBUG(errs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000576 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000577 "Can only allocate virtual registers!");
578 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000579 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000580 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000581 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000582
Evan Cheng5b16cd22009-05-01 01:03:49 +0000583 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000584 DEBUG({
585 for (IntervalPtrs::reverse_iterator
586 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
587 errs() << "\tinterval " << *i->first << " expired\n";
588 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000589 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000590
Evan Cheng81a03822007-11-17 00:40:40 +0000591 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000592 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000593 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000594 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000595 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000596 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000597 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000598 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000599 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000600 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000601 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000602 if (!Reg)
603 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000604 // Ignore splited live intervals.
605 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
606 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000607
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000608 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
609 I != E; ++I) {
610 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000611 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000612 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000613 if (LiveInMBBs[i] != EntryMBB) {
614 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
615 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000616 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000617 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000618 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000619 }
620 }
621 }
622
Bill Wendlingc3115a02009-08-22 20:30:53 +0000623 DEBUG(errs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000624
625 // Look for physical registers that end up not being allocated even though
626 // register allocator had to spill other registers in its register class.
627 if (ls_->getNumIntervals() == 0)
628 return;
Evan Cheng90f95f82009-06-14 20:22:55 +0000629 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000630 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000631}
632
Chris Lattnercbb56252004-11-18 02:42:27 +0000633/// processActiveIntervals - expire old intervals and move non-overlapping ones
634/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000635void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000636{
Bill Wendlingc3115a02009-08-22 20:30:53 +0000637 DEBUG(errs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000638
Chris Lattnercbb56252004-11-18 02:42:27 +0000639 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
640 LiveInterval *Interval = active_[i].first;
641 LiveInterval::iterator IntervalPos = active_[i].second;
642 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000643
Chris Lattnercbb56252004-11-18 02:42:27 +0000644 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
645
646 if (IntervalPos == Interval->end()) { // Remove expired intervals.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000647 DEBUG(errs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000648 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000649 "Can only allocate virtual registers!");
650 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000651 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000652
653 // Pop off the end of the list.
654 active_[i] = active_.back();
655 active_.pop_back();
656 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000657
Chris Lattnercbb56252004-11-18 02:42:27 +0000658 } else if (IntervalPos->start > CurPoint) {
659 // Move inactive intervals to inactive list.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000660 DEBUG(errs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000661 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000662 "Can only allocate virtual registers!");
663 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000664 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000665 // add to inactive.
666 inactive_.push_back(std::make_pair(Interval, IntervalPos));
667
668 // Pop off the end of the list.
669 active_[i] = active_.back();
670 active_.pop_back();
671 --i; --e;
672 } else {
673 // Otherwise, just update the iterator position.
674 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000675 }
676 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000677}
678
Chris Lattnercbb56252004-11-18 02:42:27 +0000679/// processInactiveIntervals - expire old intervals and move overlapping
680/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000681void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000682{
Bill Wendlingc3115a02009-08-22 20:30:53 +0000683 DEBUG(errs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000684
Chris Lattnercbb56252004-11-18 02:42:27 +0000685 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
686 LiveInterval *Interval = inactive_[i].first;
687 LiveInterval::iterator IntervalPos = inactive_[i].second;
688 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000689
Chris Lattnercbb56252004-11-18 02:42:27 +0000690 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000691
Chris Lattnercbb56252004-11-18 02:42:27 +0000692 if (IntervalPos == Interval->end()) { // remove expired intervals.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000693 DEBUG(errs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000694
Chris Lattnercbb56252004-11-18 02:42:27 +0000695 // Pop off the end of the list.
696 inactive_[i] = inactive_.back();
697 inactive_.pop_back();
698 --i; --e;
699 } else if (IntervalPos->start <= CurPoint) {
700 // move re-activated intervals in active list
Bill Wendlingc3115a02009-08-22 20:30:53 +0000701 DEBUG(errs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000702 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000703 "Can only allocate virtual registers!");
704 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000705 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000706 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000707 active_.push_back(std::make_pair(Interval, IntervalPos));
708
709 // Pop off the end of the list.
710 inactive_[i] = inactive_.back();
711 inactive_.pop_back();
712 --i; --e;
713 } else {
714 // Otherwise, just update the iterator position.
715 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000716 }
717 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000718}
719
Chris Lattnercbb56252004-11-18 02:42:27 +0000720/// updateSpillWeights - updates the spill weights of the specifed physical
721/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000722void RALinScan::updateSpillWeights(std::vector<float> &Weights,
723 unsigned reg, float weight,
724 const TargetRegisterClass *RC) {
725 SmallSet<unsigned, 4> Processed;
726 SmallSet<unsigned, 4> SuperAdded;
727 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000728 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000729 Processed.insert(reg);
730 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000731 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000732 Processed.insert(*as);
733 if (tri_->isSubRegister(*as, reg) &&
734 SuperAdded.insert(*as) &&
735 RC->contains(*as)) {
736 Supers.push_back(*as);
737 }
738 }
739
740 // If the alias is a super-register, and the super-register is in the
741 // register class we are trying to allocate. Then add the weight to all
742 // sub-registers of the super-register even if they are not aliases.
743 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
744 // bl should get the same spill weight otherwise it will be choosen
745 // as a spill candidate since spilling bh doesn't make ebx available.
746 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000747 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
748 if (!Processed.count(*sr))
749 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000750 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000751}
752
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000753static
754RALinScan::IntervalPtrs::iterator
755FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
756 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
757 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000758 if (I->first == LI) return I;
759 return IP.end();
760}
761
Lang Hames233a60e2009-11-03 23:52:08 +0000762static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000763 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000764 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000765 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
766 IP.second, Point);
767 if (I != IP.first->begin()) --I;
768 IP.second = I;
769 }
770}
Chris Lattnercbb56252004-11-18 02:42:27 +0000771
Evan Cheng3f32d652008-06-04 09:18:41 +0000772/// addStackInterval - Create a LiveInterval for stack if the specified live
773/// interval has been spilled.
774static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000775 LiveIntervals *li_,
776 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000777 int SS = vrm_.getStackSlot(cur->reg);
778 if (SS == VirtRegMap::NO_STACK_SLOT)
779 return;
Evan Chengc781a242009-05-03 18:32:42 +0000780
781 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
782 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000783
Evan Cheng3f32d652008-06-04 09:18:41 +0000784 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000785 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000786 VNI = SI.getValNumInfo(0);
787 else
Lang Hames233a60e2009-11-03 23:52:08 +0000788 VNI = SI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +0000789 ls_->getVNInfoAllocator());
Evan Cheng3f32d652008-06-04 09:18:41 +0000790
791 LiveInterval &RI = li_->getInterval(cur->reg);
792 // FIXME: This may be overly conservative.
793 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000794}
795
Evan Cheng3e172252008-06-20 21:45:16 +0000796/// getConflictWeight - Return the number of conflicts between cur
797/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000798static
799float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
800 MachineRegisterInfo *mri_,
801 const MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000802 float Conflicts = 0;
803 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
804 E = mri_->reg_end(); I != E; ++I) {
805 MachineInstr *MI = &*I;
806 if (cur->liveAt(li_->getInstructionIndex(MI))) {
807 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
808 Conflicts += powf(10.0f, (float)loopDepth);
809 }
810 }
811 return Conflicts;
812}
813
814/// findIntervalsToSpill - Determine the intervals to spill for the
815/// specified interval. It's passed the physical registers whose spill
816/// weight is the lowest among all the registers whose live intervals
817/// conflict with the interval.
818void RALinScan::findIntervalsToSpill(LiveInterval *cur,
819 std::vector<std::pair<unsigned,float> > &Candidates,
820 unsigned NumCands,
821 SmallVector<LiveInterval*, 8> &SpillIntervals) {
822 // We have figured out the *best* register to spill. But there are other
823 // registers that are pretty good as well (spill weight within 3%). Spill
824 // the one that has fewest defs and uses that conflict with cur.
825 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
826 SmallVector<LiveInterval*, 8> SLIs[3];
827
Bill Wendlingc3115a02009-08-22 20:30:53 +0000828 DEBUG({
829 errs() << "\tConsidering " << NumCands << " candidates: ";
830 for (unsigned i = 0; i != NumCands; ++i)
831 errs() << tri_->getName(Candidates[i].first) << " ";
832 errs() << "\n";
833 });
Evan Cheng3e172252008-06-20 21:45:16 +0000834
835 // Calculate the number of conflicts of each candidate.
836 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
837 unsigned Reg = i->first->reg;
838 unsigned PhysReg = vrm_->getPhys(Reg);
839 if (!cur->overlapsFrom(*i->first, i->second))
840 continue;
841 for (unsigned j = 0; j < NumCands; ++j) {
842 unsigned Candidate = Candidates[j].first;
843 if (tri_->regsOverlap(PhysReg, Candidate)) {
844 if (NumCands > 1)
845 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
846 SLIs[j].push_back(i->first);
847 }
848 }
849 }
850
851 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
852 unsigned Reg = i->first->reg;
853 unsigned PhysReg = vrm_->getPhys(Reg);
854 if (!cur->overlapsFrom(*i->first, i->second-1))
855 continue;
856 for (unsigned j = 0; j < NumCands; ++j) {
857 unsigned Candidate = Candidates[j].first;
858 if (tri_->regsOverlap(PhysReg, Candidate)) {
859 if (NumCands > 1)
860 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
861 SLIs[j].push_back(i->first);
862 }
863 }
864 }
865
866 // Which is the best candidate?
867 unsigned BestCandidate = 0;
868 float MinConflicts = Conflicts[0];
869 for (unsigned i = 1; i != NumCands; ++i) {
870 if (Conflicts[i] < MinConflicts) {
871 BestCandidate = i;
872 MinConflicts = Conflicts[i];
873 }
874 }
875
876 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
877 std::back_inserter(SpillIntervals));
878}
879
880namespace {
881 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000882 private:
883 const RALinScan &Allocator;
884
885 public:
886 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {};
887
Evan Cheng3e172252008-06-20 21:45:16 +0000888 typedef std::pair<unsigned, float> RegWeightPair;
889 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000890 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000891 }
892 };
893}
894
895static bool weightsAreClose(float w1, float w2) {
896 if (!NewHeuristic)
897 return false;
898
899 float diff = w1 - w2;
900 if (diff <= 0.02f) // Within 0.02f
901 return true;
902 return (diff / w2) <= 0.05f; // Within 5%.
903}
904
Evan Cheng206d1852009-04-20 08:01:12 +0000905LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
906 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
907 if (I == NextReloadMap.end())
908 return 0;
909 return &li_->getInterval(I->second);
910}
911
912void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
913 bool isNew = DowngradedRegs.insert(Reg);
914 isNew = isNew; // Silence compiler warning.
915 assert(isNew && "Multiple reloads holding the same register?");
916 DowngradeMap.insert(std::make_pair(li->reg, Reg));
917 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
918 isNew = DowngradedRegs.insert(*AS);
919 isNew = isNew; // Silence compiler warning.
920 assert(isNew && "Multiple reloads holding the same register?");
921 DowngradeMap.insert(std::make_pair(li->reg, *AS));
922 }
923 ++NumDowngrade;
924}
925
926void RALinScan::UpgradeRegister(unsigned Reg) {
927 if (Reg) {
928 DowngradedRegs.erase(Reg);
929 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
930 DowngradedRegs.erase(*AS);
931 }
932}
933
934namespace {
935 struct LISorter {
936 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000937 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000938 }
939 };
940}
941
Chris Lattnercbb56252004-11-18 02:42:27 +0000942/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
943/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000944void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
945 DEBUG(errs() << "\tallocating current interval: ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000946
Evan Chengf30a49d2008-04-03 16:40:27 +0000947 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000948 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000949 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000950 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000951 if (!physReg)
952 physReg = *RC->allocation_order_begin(*mf_);
Bill Wendlingc3115a02009-08-22 20:30:53 +0000953 DEBUG(errs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000954 // Note the register is not really in use.
955 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000956 return;
957 }
958
Evan Cheng5b16cd22009-05-01 01:03:49 +0000959 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000960
Chris Lattnera6c17502005-08-22 20:20:42 +0000961 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000962 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000963 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000964
Evan Chengd0deec22009-01-20 00:16:18 +0000965 // If start of this live interval is defined by a move instruction and its
966 // source is assigned a physical register that is compatible with the target
967 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000968 // This can happen when the move is from a larger register class to a smaller
969 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000970 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000971 VNInfo *vni = cur->begin()->valno;
Lang Hames233a60e2009-11-03 23:52:08 +0000972 if ((vni->def != SlotIndex()) && !vni->isUnused() &&
Lang Hames86511252009-09-04 20:41:11 +0000973 vni->isDefAccurate()) {
Evan Chengc92da382007-11-03 07:20:12 +0000974 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000975 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
976 if (CopyMI &&
977 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000978 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000979 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc92da382007-11-03 07:20:12 +0000980 Reg = SrcReg;
981 else if (vrm_->isAssignedReg(SrcReg))
982 Reg = vrm_->getPhys(SrcReg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000983 if (Reg) {
984 if (SrcSubReg)
985 Reg = tri_->getSubReg(Reg, SrcSubReg);
986 if (DstSubReg)
987 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
988 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
Evan Cheng358dec52009-06-15 08:28:29 +0000989 mri_->setRegAllocationHint(cur->reg, 0, Reg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000990 }
Evan Chengc92da382007-11-03 07:20:12 +0000991 }
992 }
993 }
994
Evan Cheng5b16cd22009-05-01 01:03:49 +0000995 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +0000996 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000997 for (IntervalPtrs::const_iterator i = inactive_.begin(),
998 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000999 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001000 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001001 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001002 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001003 // If this is not in a related reg class to the register we're allocating,
1004 // don't check it.
1005 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1006 cur->overlapsFrom(*i->first, i->second-1)) {
1007 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001008 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001009 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001010 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001011 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001012
1013 // Speculatively check to see if we can get a register right now. If not,
1014 // we know we won't be able to by adding more constraints. If so, we can
1015 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1016 // is very bad (it contains all callee clobbered registers for any functions
1017 // with a call), so we want to avoid doing that if possible.
1018 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001019 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001020 if (physReg) {
1021 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001022 // conflict with it. Check to see if we conflict with it or any of its
1023 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001024 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001025 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001026 RegAliases.insert(*AS);
1027
Chris Lattnera411cbc2005-08-22 20:59:30 +00001028 bool ConflictsWithFixed = false;
1029 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001030 IntervalPtr &IP = fixed_[i];
1031 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001032 // Okay, this reg is on the fixed list. Check to see if we actually
1033 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001034 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001035 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001036 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1037 IP.second = II;
1038 if (II != I->begin() && II->start > StartPosition)
1039 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001040 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001041 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001042 break;
1043 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001044 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001045 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001046 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001047
1048 // Okay, the register picked by our speculative getFreePhysReg call turned
1049 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001050 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001051 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001052 // For every interval in fixed we overlap with, mark the register as not
1053 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001054 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1055 IntervalPtr &IP = fixed_[i];
1056 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001057
1058 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
1059 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001060 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001061 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1062 IP.second = II;
1063 if (II != I->begin() && II->start > StartPosition)
1064 --II;
1065 if (cur->overlapsFrom(*I, II)) {
1066 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001067 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001068 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1069 }
1070 }
1071 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001072
Evan Cheng5b16cd22009-05-01 01:03:49 +00001073 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001074 // future, see if there are any registers available.
1075 physReg = getFreePhysReg(cur);
1076 }
1077 }
1078
Chris Lattnera6c17502005-08-22 20:20:42 +00001079 // Restore the physical register tracker, removing information about the
1080 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001081 restoreRegUses();
Chris Lattnera6c17502005-08-22 20:20:42 +00001082
Evan Cheng5b16cd22009-05-01 01:03:49 +00001083 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001084 // the free physical register and add this interval to the active
1085 // list.
1086 if (physReg) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001087 DEBUG(errs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001088 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001089 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001090 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001091 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001092
1093 // "Upgrade" the physical register since it has been allocated.
1094 UpgradeRegister(physReg);
1095 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1096 // "Downgrade" physReg to try to keep physReg from being allocated until
1097 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001098 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001099 DowngradeRegister(cur, physReg);
1100 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001101 return;
1102 }
Bill Wendlingc3115a02009-08-22 20:30:53 +00001103 DEBUG(errs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001104
Chris Lattnera6c17502005-08-22 20:20:42 +00001105 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001106 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001107 for (std::vector<std::pair<unsigned, float> >::iterator
1108 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001109 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001110
1111 // for each interval in active, update spill weights.
1112 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1113 i != e; ++i) {
1114 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001115 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001116 "Can only allocate virtual registers!");
1117 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001118 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001119 }
1120
Bill Wendlingc3115a02009-08-22 20:30:53 +00001121 DEBUG(errs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001122
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001123 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001124 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001125 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001126
1127 bool Found = false;
1128 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001129 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1130 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1131 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1132 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001133 float regWeight = SpillWeights[reg];
David Greene7cfd3362009-11-19 15:55:49 +00001134 // Skip recently allocated registers.
1135 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001136 Found = true;
1137 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001138 }
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001139
1140 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001141 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001142 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1143 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1144 unsigned reg = *i;
1145 // No need to worry about if the alias register size < regsize of RC.
1146 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001147 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1148 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001149 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001150 }
Evan Cheng3e172252008-06-20 21:45:16 +00001151
1152 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001153 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001154 minReg = RegsWeights[0].first;
1155 minWeight = RegsWeights[0].second;
1156 if (minWeight == HUGE_VALF) {
1157 // All registers must have inf weight. Just grab one!
1158 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona1566f22008-07-22 22:46:49 +00001159 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001160 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001161 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001162 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001163 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1164 // in fixed_. Reset them.
1165 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1166 IntervalPtr &IP = fixed_[i];
1167 LiveInterval *I = IP.first;
1168 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1169 IP.second = I->advanceTo(I->begin(), StartPosition);
1170 }
1171
Evan Cheng206d1852009-04-20 08:01:12 +00001172 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001173 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001174 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001175 assert(false && "Ran out of registers during register allocation!");
Torok Edwin7d696d82009-07-11 13:10:19 +00001176 llvm_report_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001177 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001178 return;
1179 }
Evan Cheng3e172252008-06-20 21:45:16 +00001180 }
1181
1182 // Find up to 3 registers to consider as spill candidates.
1183 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1184 while (LastCandidate > 1) {
1185 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1186 break;
1187 --LastCandidate;
1188 }
1189
Bill Wendlingc3115a02009-08-22 20:30:53 +00001190 DEBUG({
1191 errs() << "\t\tregister(s) with min weight(s): ";
1192
1193 for (unsigned i = 0; i != LastCandidate; ++i)
1194 errs() << tri_->getName(RegsWeights[i].first)
1195 << " (" << RegsWeights[i].second << ")\n";
1196 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001197
Evan Cheng206d1852009-04-20 08:01:12 +00001198 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001199 // add any added intervals back to unhandled, and restart
1200 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001201 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001202 DEBUG(errs() << "\t\t\tspilling(c): " << *cur << '\n');
Evan Chengdc377862008-09-30 15:44:16 +00001203 SmallVector<LiveInterval*, 8> spillIs;
Lang Hamese2b201b2009-05-18 19:03:16 +00001204 std::vector<LiveInterval*> added;
1205
Lang Hames835ca072009-11-19 04:15:33 +00001206 added = spiller_->spill(cur, spillIs);
Lang Hamese2b201b2009-05-18 19:03:16 +00001207
Evan Cheng206d1852009-04-20 08:01:12 +00001208 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001209 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001210 if (added.empty())
1211 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001212
Evan Cheng206d1852009-04-20 08:01:12 +00001213 // Merge added with unhandled. Note that we have already sorted
1214 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001215 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001216 // This also update the NextReloadMap. That is, it adds mapping from a
1217 // register defined by a reload from SS to the next reload from SS in the
1218 // same basic block.
1219 MachineBasicBlock *LastReloadMBB = 0;
1220 LiveInterval *LastReload = 0;
1221 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1222 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1223 LiveInterval *ReloadLi = added[i];
1224 if (ReloadLi->weight == HUGE_VALF &&
1225 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001226 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001227 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1228 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1229 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1230 // Last reload of same SS is in the same MBB. We want to try to
1231 // allocate both reloads the same register and make sure the reg
1232 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001233 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001234 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1235 }
1236 LastReloadMBB = ReloadMBB;
1237 LastReload = ReloadLi;
1238 LastReloadSS = ReloadSS;
1239 }
1240 unhandled_.push(ReloadLi);
1241 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001242 return;
1243 }
1244
Chris Lattner19828d42004-11-18 03:49:30 +00001245 ++NumBacktracks;
1246
Evan Cheng206d1852009-04-20 08:01:12 +00001247 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001248 // to re-run at least this iteration. Since we didn't modify it it
1249 // should go back right in the front of the list
1250 unhandled_.push(cur);
1251
Dan Gohman6f0d0242008-02-10 18:45:23 +00001252 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001253 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001254
Evan Cheng3e172252008-06-20 21:45:16 +00001255 // We spill all intervals aliasing the register with
1256 // minimum weight, rollback to the interval with the earliest
1257 // start point and let the linear scan algorithm run again
1258 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001259
Evan Cheng3e172252008-06-20 21:45:16 +00001260 // Determine which intervals have to be spilled.
1261 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1262
1263 // Set of spilled vregs (used later to rollback properly)
1264 SmallSet<unsigned, 8> spilled;
1265
1266 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001267 // in handled we need to roll back
Lang Hamesf41538d2009-06-02 16:53:25 +00001268
Lang Hamesf41538d2009-06-02 16:53:25 +00001269 LiveInterval *earliestStartInterval = cur;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001270
Evan Cheng3e172252008-06-20 21:45:16 +00001271 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001272 // want to clear (and its aliases). We only spill those that overlap with the
1273 // current interval as the rest do not affect its allocation. we also keep
1274 // track of the earliest start of all spilled live intervals since this will
1275 // mark our rollback point.
Evan Cheng3e172252008-06-20 21:45:16 +00001276 std::vector<LiveInterval*> added;
1277 while (!spillIs.empty()) {
1278 LiveInterval *sli = spillIs.back();
1279 spillIs.pop_back();
Bill Wendlingc3115a02009-08-22 20:30:53 +00001280 DEBUG(errs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hamesf41538d2009-06-02 16:53:25 +00001281 earliestStartInterval =
Lang Hames86511252009-09-04 20:41:11 +00001282 (earliestStartInterval->beginIndex() < sli->beginIndex()) ?
Lang Hamesf41538d2009-06-02 16:53:25 +00001283 earliestStartInterval : sli;
Lang Hamesfcad1722009-06-04 01:04:22 +00001284
Lang Hamesf41538d2009-06-02 16:53:25 +00001285 std::vector<LiveInterval*> newIs;
Lang Hames835ca072009-11-19 04:15:33 +00001286 newIs = spiller_->spill(sli, spillIs);
Evan Chengc781a242009-05-03 18:32:42 +00001287 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001288 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1289 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001290 }
1291
Lang Hames233a60e2009-11-03 23:52:08 +00001292 SlotIndex earliestStart = earliestStartInterval->beginIndex();
Lang Hamesf41538d2009-06-02 16:53:25 +00001293
Bill Wendlingc3115a02009-08-22 20:30:53 +00001294 DEBUG(errs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001295
1296 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001297 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001298 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001299 while (!handled_.empty()) {
1300 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001301 // If this interval starts before t we are done.
Lang Hames86511252009-09-04 20:41:11 +00001302 if (i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001303 break;
Bill Wendlingc3115a02009-08-22 20:30:53 +00001304 DEBUG(errs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001305 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001306
1307 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001308 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001309 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001310 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001311 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001312 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001313 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001314 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001315 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001316 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001317 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001318 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001319 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001320 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001321 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001322 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001323 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001324 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001325 "Can only allocate virtual registers!");
1326 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001327 unhandled_.push(i);
1328 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001329
Evan Cheng206d1852009-04-20 08:01:12 +00001330 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1331 if (ii == DowngradeMap.end())
1332 // It interval has a preference, it must be defined by a copy. Clear the
1333 // preference now since the source interval allocation may have been
1334 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001335 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001336 else {
1337 UpgradeRegister(ii->second);
1338 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001339 }
1340
Chris Lattner19828d42004-11-18 03:49:30 +00001341 // Rewind the iterators in the active, inactive, and fixed lists back to the
1342 // point we reverted to.
1343 RevertVectorIteratorsTo(active_, earliestStart);
1344 RevertVectorIteratorsTo(inactive_, earliestStart);
1345 RevertVectorIteratorsTo(fixed_, earliestStart);
1346
Evan Cheng206d1852009-04-20 08:01:12 +00001347 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001348 // insert it in active (the next iteration of the algorithm will
1349 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001350 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1351 LiveInterval *HI = handled_[i];
1352 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001353 HI->expiredAt(cur->beginIndex())) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001354 DEBUG(errs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001355 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001356 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001357 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001358 }
1359 }
1360
Evan Cheng206d1852009-04-20 08:01:12 +00001361 // Merge added with unhandled.
1362 // This also update the NextReloadMap. That is, it adds mapping from a
1363 // register defined by a reload from SS to the next reload from SS in the
1364 // same basic block.
1365 MachineBasicBlock *LastReloadMBB = 0;
1366 LiveInterval *LastReload = 0;
1367 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1368 std::sort(added.begin(), added.end(), LISorter());
1369 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1370 LiveInterval *ReloadLi = added[i];
1371 if (ReloadLi->weight == HUGE_VALF &&
1372 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001373 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001374 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1375 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1376 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1377 // Last reload of same SS is in the same MBB. We want to try to
1378 // allocate both reloads the same register and make sure the reg
1379 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001380 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001381 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1382 }
1383 LastReloadMBB = ReloadMBB;
1384 LastReload = ReloadLi;
1385 LastReloadSS = ReloadSS;
1386 }
1387 unhandled_.push(ReloadLi);
1388 }
1389}
1390
Evan Cheng358dec52009-06-15 08:28:29 +00001391unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1392 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001393 unsigned MaxInactiveCount,
1394 SmallVector<unsigned, 256> &inactiveCounts,
1395 bool SkipDGRegs) {
1396 unsigned FreeReg = 0;
1397 unsigned FreeRegInactiveCount = 0;
1398
Evan Chengf9f1da12009-06-18 02:04:01 +00001399 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1400 // Resolve second part of the hint (if possible) given the current allocation.
1401 unsigned physReg = Hint.second;
1402 if (physReg &&
1403 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1404 physReg = vrm_->getPhys(physReg);
1405
Evan Cheng358dec52009-06-15 08:28:29 +00001406 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001407 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001408 assert(I != E && "No allocatable register in this register class!");
1409
1410 // Scan for the first available register.
1411 for (; I != E; ++I) {
1412 unsigned Reg = *I;
1413 // Ignore "downgraded" registers.
1414 if (SkipDGRegs && DowngradedRegs.count(Reg))
1415 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001416 // Skip recently allocated registers.
1417 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001418 FreeReg = Reg;
1419 if (FreeReg < inactiveCounts.size())
1420 FreeRegInactiveCount = inactiveCounts[FreeReg];
1421 else
1422 FreeRegInactiveCount = 0;
1423 break;
1424 }
1425 }
1426
1427 // If there are no free regs, or if this reg has the max inactive count,
1428 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001429 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1430 // Remember what register we picked so we can skip it next time.
1431 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001432 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001433 }
1434
Evan Cheng206d1852009-04-20 08:01:12 +00001435 // Continue scanning the registers, looking for the one with the highest
1436 // inactive count. Alkis found that this reduced register pressure very
1437 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1438 // reevaluated now.
1439 for (; I != E; ++I) {
1440 unsigned Reg = *I;
1441 // Ignore "downgraded" registers.
1442 if (SkipDGRegs && DowngradedRegs.count(Reg))
1443 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001444 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greenefeb5bfb2009-11-19 19:09:39 +00001445 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001446 FreeReg = Reg;
1447 FreeRegInactiveCount = inactiveCounts[Reg];
1448 if (FreeRegInactiveCount == MaxInactiveCount)
1449 break; // We found the one with the max inactive count.
1450 }
1451 }
1452
David Greene7cfd3362009-11-19 15:55:49 +00001453 // Remember what register we picked so we can skip it next time.
1454 recordRecentlyUsed(FreeReg);
1455
Evan Cheng206d1852009-04-20 08:01:12 +00001456 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001457}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001458
Chris Lattnercbb56252004-11-18 02:42:27 +00001459/// getFreePhysReg - return a free physical register for this virtual register
1460/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001461unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001462 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001463 unsigned MaxInactiveCount = 0;
1464
Evan Cheng841ee1a2008-09-18 22:38:47 +00001465 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001466 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1467
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001468 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1469 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001470 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001471 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001472 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001473
1474 // If this is not in a related reg class to the register we're allocating,
1475 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001476 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001477 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1478 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001479 if (inactiveCounts.size() <= reg)
1480 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001481 ++inactiveCounts[reg];
1482 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1483 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001484 }
1485
Evan Cheng20b0abc2007-04-17 20:32:26 +00001486 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001487 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001488 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1489 if (Preference) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001490 DEBUG(errs() << "(preferred: " << tri_->getName(Preference) << ") ");
Evan Cheng90f95f82009-06-14 20:22:55 +00001491 if (isRegAvail(Preference) &&
1492 RC->contains(Preference))
1493 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001494 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001495
Evan Cheng206d1852009-04-20 08:01:12 +00001496 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001497 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001498 true);
1499 if (FreeReg)
1500 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001501 }
Evan Cheng358dec52009-06-15 08:28:29 +00001502 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001503}
1504
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001505FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001506 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001507}