blob: 043f6e528e8abd835b3c9a0516b4a3321eb3be0e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARMRegisterInfo.h"
Jim Grosbachcbc47b82008-10-07 21:01:51 +000019#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020
21namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000022 class ARMSubtarget;
23
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +000033 // This four-bit field describes the addressing mode used.
Evan Chenga8e29892007-01-19 07:51:42 +000034
35 AddrModeMask = 0xf,
Evan Cheng0ff94f72007-08-07 01:37:15 +000036 AddrModeNone = 0,
Evan Chenga8e29892007-01-19 07:51:42 +000037 AddrMode1 = 1,
38 AddrMode2 = 2,
39 AddrMode3 = 3,
40 AddrMode4 = 4,
41 AddrMode5 = 5,
Evan Chengedda31c2008-11-05 18:35:52 +000042 AddrModeT1 = 6,
43 AddrModeT2 = 7,
44 AddrModeT4 = 8,
45 AddrModeTs = 9, // i8 * 4 for pc and sp relative data
Evan Chenga8e29892007-01-19 07:51:42 +000046
47 // Size* - Flags to keep track of the size of an instruction.
48 SizeShift = 4,
49 SizeMask = 7 << SizeShift,
50 SizeSpecial = 1, // 0 byte pseudo or special case.
51 Size8Bytes = 2,
52 Size4Bytes = 3,
53 Size2Bytes = 4,
54
55 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
56 // and store ops
57 IndexModeShift = 7,
58 IndexModeMask = 3 << IndexModeShift,
59 IndexModePre = 1,
60 IndexModePost = 2,
61
Evan Chengedda31c2008-11-05 18:35:52 +000062 //===------------------------------------------------------------------===//
63 // Misc flags.
64
65 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
66 // it doesn't have a Rn operand.
Evan Chengd87293c2008-11-06 08:47:38 +000067 UnaryDP = 1 << 9,
Evan Chengedda31c2008-11-05 18:35:52 +000068
69 //===------------------------------------------------------------------===//
70 // Instruction encoding formats.
71 //
Evan Chengcd8e66a2008-11-11 21:48:44 +000072 FormShift = 10,
73 FormMask = 0x1f << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000074
Raul Herbster8c132632007-08-30 23:34:14 +000075 // Pseudo instructions
Evan Chengffa6d962008-11-13 23:36:57 +000076 Pseudo = 0 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000077
Raul Herbster8c132632007-08-30 23:34:14 +000078 // Multiply instructions
Evan Chengffa6d962008-11-13 23:36:57 +000079 MulFrm = 1 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000080
Raul Herbster8c132632007-08-30 23:34:14 +000081 // Branch instructions
Evan Chengffa6d962008-11-13 23:36:57 +000082 BrFrm = 2 << FormShift,
83 BrMiscFrm = 3 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000084
Raul Herbster8c132632007-08-30 23:34:14 +000085 // Data Processing instructions
Evan Chengffa6d962008-11-13 23:36:57 +000086 DPFrm = 4 << FormShift,
87 DPSoRegFrm = 5 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000088
Raul Herbster8c132632007-08-30 23:34:14 +000089 // Load and Store
Evan Chengffa6d962008-11-13 23:36:57 +000090 LdFrm = 6 << FormShift,
91 StFrm = 7 << FormShift,
92 LdMiscFrm = 8 << FormShift,
93 StMiscFrm = 9 << FormShift,
94 LdStMulFrm = 10 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000095
Raul Herbster8c132632007-08-30 23:34:14 +000096 // Miscellaneous arithmetic instructions
Evan Chengffa6d962008-11-13 23:36:57 +000097 ArithMiscFrm = 11 << FormShift,
Evan Cheng97f48c32008-11-06 22:15:19 +000098
99 // Extend instructions
Evan Chengffa6d962008-11-13 23:36:57 +0000100 ExtFrm = 12 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000101
Evan Cheng96581d32008-11-11 02:11:05 +0000102 // VFP formats
Evan Chengffa6d962008-11-13 23:36:57 +0000103 VFPUnaryFrm = 13 << FormShift,
104 VFPBinaryFrm = 14 << FormShift,
105 VFPConv1Frm = 15 << FormShift,
106 VFPConv2Frm = 16 << FormShift,
107 VFPConv3Frm = 17 << FormShift,
108 VFPConv4Frm = 18 << FormShift,
109 VFPConv5Frm = 19 << FormShift,
110 VFPLdStFrm = 20 << FormShift,
111 VFPLdStMulFrm = 21 << FormShift,
112 VFPMiscFrm = 22 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000113
Evan Cheng96581d32008-11-11 02:11:05 +0000114 // Thumb format
Evan Chengffa6d962008-11-13 23:36:57 +0000115 ThumbFrm = 23 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000116
Evan Chengedda31c2008-11-05 18:35:52 +0000117 //===------------------------------------------------------------------===//
Raul Herbster8c132632007-08-30 23:34:14 +0000118 // Field shifts - such shifts are used to set field while generating
119 // machine instructions.
Evan Cheng96581d32008-11-11 02:11:05 +0000120 M_BitShift = 5,
Evan Cheng70632912008-11-12 07:34:37 +0000121 ShiftImmShift = 5,
Evan Cheng8b59db32008-11-07 01:41:35 +0000122 ShiftShift = 7,
Evan Cheng96581d32008-11-11 02:11:05 +0000123 N_BitShift = 7,
Evan Cheng70632912008-11-12 07:34:37 +0000124 ImmHiShift = 8,
Evan Cheng97f48c32008-11-06 22:15:19 +0000125 SoRotImmShift = 8,
126 RegRsShift = 8,
127 ExtRotImmShift = 10,
128 RegRdLoShift = 12,
129 RegRdShift = 12,
130 RegRdHiShift = 16,
131 RegRnShift = 16,
132 S_BitShift = 20,
133 W_BitShift = 21,
134 AM3_I_BitShift = 22,
Evan Cheng96581d32008-11-11 02:11:05 +0000135 D_BitShift = 22,
Evan Cheng97f48c32008-11-06 22:15:19 +0000136 U_BitShift = 23,
137 P_BitShift = 24,
138 I_BitShift = 25,
139 CondShift = 28
Evan Chenga8e29892007-01-19 07:51:42 +0000140 };
141}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000142
Chris Lattner64105522008-01-01 01:03:04 +0000143class ARMInstrInfo : public TargetInstrInfoImpl {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144 const ARMRegisterInfo RI;
145public:
Dan Gohman950a4c42008-03-25 22:06:05 +0000146 explicit ARMInstrInfo(const ARMSubtarget &STI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147
148 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
149 /// such, whenever a client has an instance of instruction info, it should
150 /// always be able to get register info as well (through this method).
151 ///
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000152 virtual const ARMRegisterInfo &getRegisterInfo() const { return RI; }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000153
Evan Cheng04ee5a12009-01-20 19:12:24 +0000154 /// Return true if the instruction is a register to register move and return
155 /// the source and dest operands and their sub-register indices by reference.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000156 virtual bool isMoveInstr(const MachineInstr &MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +0000157 unsigned &SrcReg, unsigned &DstReg,
158 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
159
Dan Gohmancbad42c2008-11-18 19:49:32 +0000160 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
161 int &FrameIndex) const;
162 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
163 int &FrameIndex) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000164
Evan Chengca1267c2008-03-31 20:40:39 +0000165 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
166 unsigned DestReg, const MachineInstr *Orig) const;
167
Evan Chenga8e29892007-01-19 07:51:42 +0000168 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
169 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000170 LiveVariables *LV) const;
Chris Lattner578e64a2006-10-24 16:47:57 +0000171
Evan Chenga8e29892007-01-19 07:51:42 +0000172 // Branch analysis.
173 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
174 MachineBasicBlock *&FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000175 SmallVectorImpl<MachineOperand> &Cond) const;
Evan Cheng6ae36262007-05-18 00:18:17 +0000176 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
177 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
178 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000179 const SmallVectorImpl<MachineOperand> &Cond) const;
Owen Anderson940f83e2008-08-26 18:03:31 +0000180 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000181 MachineBasicBlock::iterator I,
182 unsigned DestReg, unsigned SrcReg,
183 const TargetRegisterClass *DestRC,
184 const TargetRegisterClass *SrcRC) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000185 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
186 MachineBasicBlock::iterator MBBI,
187 unsigned SrcReg, bool isKill, int FrameIndex,
188 const TargetRegisterClass *RC) const;
189
190 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
191 SmallVectorImpl<MachineOperand> &Addr,
192 const TargetRegisterClass *RC,
193 SmallVectorImpl<MachineInstr*> &NewMIs) const;
194
195 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
196 MachineBasicBlock::iterator MBBI,
197 unsigned DestReg, int FrameIndex,
198 const TargetRegisterClass *RC) const;
199
200 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
201 SmallVectorImpl<MachineOperand> &Addr,
202 const TargetRegisterClass *RC,
203 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Andersond94b6a12008-01-04 23:57:37 +0000204 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
205 MachineBasicBlock::iterator MI,
206 const std::vector<CalleeSavedInfo> &CSI) const;
207 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
208 MachineBasicBlock::iterator MI,
209 const std::vector<CalleeSavedInfo> &CSI) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000210
Dan Gohmanc54baa22008-12-03 18:43:12 +0000211 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
212 MachineInstr* MI,
213 const SmallVectorImpl<unsigned> &Ops,
214 int FrameIndex) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000215
Dan Gohmanc54baa22008-12-03 18:43:12 +0000216 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
217 MachineInstr* MI,
218 const SmallVectorImpl<unsigned> &Ops,
219 MachineInstr* LoadMI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000220 return 0;
221 }
222
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000223 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
224 const SmallVectorImpl<unsigned> &Ops) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000225
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000226 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
Owen Anderson44eb65c2008-08-14 22:49:33 +0000227 virtual
228 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Evan Cheng93072922007-05-16 02:01:49 +0000229
230 // Predication support.
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000231 virtual bool isPredicated(const MachineInstr *MI) const;
Evan Cheng69d55562007-05-23 07:22:05 +0000232
Jim Grosbach33412622008-10-07 19:05:35 +0000233 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
234 int PIdx = MI->findFirstPredOperandIdx();
235 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
236 : ARMCC::AL;
237 }
238
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000239 virtual
240 bool PredicateInstruction(MachineInstr *MI,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000241 const SmallVectorImpl<MachineOperand> &Pred) const;
Evan Cheng69d55562007-05-23 07:22:05 +0000242
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000243 virtual
Owen Anderson44eb65c2008-08-14 22:49:33 +0000244 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
245 const SmallVectorImpl<MachineOperand> &Pred2) const;
Evan Cheng13ab0202007-07-10 18:08:01 +0000246
247 virtual bool DefinesPredicate(MachineInstr *MI,
248 std::vector<MachineOperand> &Pred) const;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000249
250 /// GetInstSize - Returns the size of the specified MachineInstr.
251 ///
252 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000253};
254
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000255}
256
257#endif