blob: 4ce74617629f32b8a3492a97f873bf4f93f3d2a9 [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.h - ARM Base Instruction Information ----*- C++ -*-===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMBASEINSTRUCTIONINFO_H
15#define ARMBASEINSTRUCTIONINFO_H
16
David Goodwin334c2642009-07-08 16:09:28 +000017#include "ARM.h"
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng48575f62010-12-05 22:04:16 +000020#include "llvm/ADT/DenseMap.h"
21#include "llvm/ADT/SmallSet.h"
David Goodwin334c2642009-07-08 16:09:28 +000022
Evan Cheng4db3cff2011-07-01 17:57:27 +000023#define GET_INSTRINFO_HEADER
24#include "ARMGenInstrInfo.inc"
25
David Goodwin334c2642009-07-08 16:09:28 +000026namespace llvm {
Chris Lattner4dbbe342010-07-20 21:17:29 +000027 class ARMSubtarget;
28 class ARMBaseRegisterInfo;
David Goodwin334c2642009-07-08 16:09:28 +000029
Evan Cheng4db3cff2011-07-01 17:57:27 +000030class ARMBaseInstrInfo : public ARMGenInstrInfo {
Chris Lattner4dbbe342010-07-20 21:17:29 +000031 const ARMSubtarget &Subtarget;
Evan Cheng48575f62010-12-05 22:04:16 +000032
David Goodwin334c2642009-07-08 16:09:28 +000033protected:
34 // Can be only subclassed.
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000035 explicit ARMBaseInstrInfo(const ARMSubtarget &STI);
Evan Cheng48575f62010-12-05 22:04:16 +000036
David Goodwin334c2642009-07-08 16:09:28 +000037public:
38 // Return the non-pre/post incrementing version of 'Opc'. Return 0
39 // if there is not such an opcode.
40 virtual unsigned getUnindexedOpcode(unsigned Opc) const =0;
41
David Goodwin334c2642009-07-08 16:09:28 +000042 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
43 MachineBasicBlock::iterator &MBBI,
44 LiveVariables *LV) const;
45
46 virtual const ARMBaseRegisterInfo &getRegisterInfo() const =0;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000047 const ARMSubtarget &getSubtarget() const { return Subtarget; }
David Goodwin334c2642009-07-08 16:09:28 +000048
Evan Cheng48575f62010-12-05 22:04:16 +000049 ScheduleHazardRecognizer *
Andrew Trick2da8bc82010-12-24 05:03:26 +000050 CreateTargetHazardRecognizer(const TargetMachine *TM,
51 const ScheduleDAG *DAG) const;
52
53 ScheduleHazardRecognizer *
54 CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
55 const ScheduleDAG *DAG) const;
Evan Cheng48575f62010-12-05 22:04:16 +000056
David Goodwin334c2642009-07-08 16:09:28 +000057 // Branch analysis.
58 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
59 MachineBasicBlock *&FBB,
60 SmallVectorImpl<MachineOperand> &Cond,
Chris Lattner20628752010-07-22 21:27:00 +000061 bool AllowModify = false) const;
David Goodwin334c2642009-07-08 16:09:28 +000062 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
63 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
64 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +000065 const SmallVectorImpl<MachineOperand> &Cond,
66 DebugLoc DL) const;
David Goodwin334c2642009-07-08 16:09:28 +000067
68 virtual
69 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
70
71 // Predication support.
Evan Chengddfd1372011-12-14 02:11:42 +000072 bool isPredicated(const MachineInstr *MI) const;
David Goodwin334c2642009-07-08 16:09:28 +000073
74 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
75 int PIdx = MI->findFirstPredOperandIdx();
76 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
77 : ARMCC::AL;
78 }
79
80 virtual
81 bool PredicateInstruction(MachineInstr *MI,
82 const SmallVectorImpl<MachineOperand> &Pred) const;
83
84 virtual
85 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
86 const SmallVectorImpl<MachineOperand> &Pred2) const;
87
88 virtual bool DefinesPredicate(MachineInstr *MI,
89 std::vector<MachineOperand> &Pred) const;
90
Evan Chengac0869d2009-11-21 06:21:52 +000091 virtual bool isPredicable(MachineInstr *MI) const;
92
David Goodwin334c2642009-07-08 16:09:28 +000093 /// GetInstSize - Returns the size of the specified MachineInstr.
94 ///
95 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
96
David Goodwin334c2642009-07-08 16:09:28 +000097 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
98 int &FrameIndex) const;
99 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
100 int &FrameIndex) const;
Jakob Stoklund Olesen36ee0e62011-08-08 21:45:32 +0000101 virtual unsigned isLoadFromStackSlotPostFE(const MachineInstr *MI,
102 int &FrameIndex) const;
103 virtual unsigned isStoreToStackSlotPostFE(const MachineInstr *MI,
104 int &FrameIndex) const;
David Goodwin334c2642009-07-08 16:09:28 +0000105
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000106 virtual void copyPhysReg(MachineBasicBlock &MBB,
107 MachineBasicBlock::iterator I, DebugLoc DL,
108 unsigned DestReg, unsigned SrcReg,
109 bool KillSrc) const;
Evan Cheng5732ca02009-07-27 03:14:20 +0000110
David Goodwin334c2642009-07-08 16:09:28 +0000111 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
112 MachineBasicBlock::iterator MBBI,
113 unsigned SrcReg, bool isKill, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +0000114 const TargetRegisterClass *RC,
115 const TargetRegisterInfo *TRI) const;
David Goodwin334c2642009-07-08 16:09:28 +0000116
David Goodwin334c2642009-07-08 16:09:28 +0000117 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
118 MachineBasicBlock::iterator MBBI,
119 unsigned DestReg, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +0000120 const TargetRegisterClass *RC,
121 const TargetRegisterInfo *TRI) const;
David Goodwin334c2642009-07-08 16:09:28 +0000122
Jakob Stoklund Olesen142bd1a2011-10-11 00:59:06 +0000123 virtual bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const;
124
Evan Cheng62b50652010-04-26 07:39:25 +0000125 virtual MachineInstr *emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000126 int FrameIx,
Evan Cheng62b50652010-04-26 07:39:25 +0000127 uint64_t Offset,
128 const MDNode *MDPtr,
129 DebugLoc DL) const;
130
Evan Chengfdc83402009-11-08 00:15:23 +0000131 virtual void reMaterialize(MachineBasicBlock &MBB,
132 MachineBasicBlock::iterator MI,
133 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +0000134 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +0000135 const TargetRegisterInfo &TRI) const;
Evan Chengfdc83402009-11-08 00:15:23 +0000136
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000137 MachineInstr *duplicate(MachineInstr *Orig, MachineFunction &MF) const;
138
Evan Cheng506049f2010-03-03 01:44:33 +0000139 virtual bool produceSameValue(const MachineInstr *MI0,
Evan Cheng9fe20092011-01-20 08:34:58 +0000140 const MachineInstr *MI1,
141 const MachineRegisterInfo *MRI) const;
Evan Cheng86050dc2010-06-18 23:09:54 +0000142
Bill Wendling4b722102010-06-23 23:00:16 +0000143 /// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to
144 /// determine if two loads are loading from the same base address. It should
145 /// only return true if the base pointers are the same and the only
146 /// differences between the two addresses is the offset. It also returns the
147 /// offsets by reference.
148 virtual bool areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
149 int64_t &Offset1, int64_t &Offset2)const;
150
151 /// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000152 /// determine (in conjunction with areLoadsFromSameBasePtr) if two loads
153 /// should be scheduled togther. On some targets if two loads are loading from
Bill Wendling4b722102010-06-23 23:00:16 +0000154 /// addresses in the same cache line, it's better if they are scheduled
155 /// together. This function takes two integers that represent the load offsets
156 /// from the common base address. It returns true if it decides it's desirable
157 /// to schedule the two loads together. "NumLoads" is the number of loads that
158 /// have already been scheduled after Load1.
159 virtual bool shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
160 int64_t Offset1, int64_t Offset2,
161 unsigned NumLoads) const;
162
Evan Cheng86050dc2010-06-18 23:09:54 +0000163 virtual bool isSchedulingBoundary(const MachineInstr *MI,
164 const MachineBasicBlock *MBB,
165 const MachineFunction &MF) const;
Evan Cheng13151432010-06-25 22:42:03 +0000166
167 virtual bool isProfitableToIfCvt(MachineBasicBlock &MBB,
Cameron Zwarich5876db72011-04-13 06:39:16 +0000168 unsigned NumCycles, unsigned ExtraPredCycles,
Jakub Staszakf81b7f62011-07-10 02:58:07 +0000169 const BranchProbability &Probability) const;
Evan Cheng13151432010-06-25 22:42:03 +0000170
Evan Cheng8239daf2010-11-03 00:45:17 +0000171 virtual bool isProfitableToIfCvt(MachineBasicBlock &TMBB,
172 unsigned NumT, unsigned ExtraT,
173 MachineBasicBlock &FMBB,
174 unsigned NumF, unsigned ExtraF,
Jakub Staszakf81b7f62011-07-10 02:58:07 +0000175 const BranchProbability &Probability) const;
Evan Cheng13151432010-06-25 22:42:03 +0000176
177 virtual bool isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
Cameron Zwarich5876db72011-04-13 06:39:16 +0000178 unsigned NumCycles,
Jakub Staszakf81b7f62011-07-10 02:58:07 +0000179 const BranchProbability
180 &Probability) const {
Cameron Zwarich5876db72011-04-13 06:39:16 +0000181 return NumCycles == 1;
Evan Cheng13151432010-06-25 22:42:03 +0000182 }
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +0000183
Bill Wendlingc98af332010-08-08 05:04:59 +0000184 /// AnalyzeCompare - For a comparison instruction, return the source register
185 /// in SrcReg and the value it compares against in CmpValue. Return true if
186 /// the comparison instruction can be analyzed.
187 virtual bool AnalyzeCompare(const MachineInstr *MI, unsigned &SrcReg,
Gabor Greif04ac81d2010-09-21 12:01:15 +0000188 int &CmpMask, int &CmpValue) const;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +0000189
Bill Wendlinga6556862010-09-11 00:13:50 +0000190 /// OptimizeCompareInstr - Convert the instruction to set the zero flag so
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +0000191 /// that we can remove a "comparison with zero".
Bill Wendlinga6556862010-09-11 00:13:50 +0000192 virtual bool OptimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg,
Gabor Greif04ac81d2010-09-21 12:01:15 +0000193 int CmpMask, int CmpValue,
Evan Chengeb96a2f2010-11-15 21:20:45 +0000194 const MachineRegisterInfo *MRI) const;
Evan Cheng5f54ce32010-09-09 18:18:55 +0000195
Evan Chengc4af4632010-11-17 20:13:28 +0000196 /// FoldImmediate - 'Reg' is known to be defined by a move immediate
197 /// instruction, try to fold the immediate into the use instruction.
198 virtual bool FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI,
199 unsigned Reg, MachineRegisterInfo *MRI) const;
200
Evan Cheng8239daf2010-11-03 00:45:17 +0000201 virtual unsigned getNumMicroOps(const InstrItineraryData *ItinData,
202 const MachineInstr *MI) const;
Evan Chenga0792de2010-10-06 06:27:31 +0000203
204 virtual
205 int getOperandLatency(const InstrItineraryData *ItinData,
206 const MachineInstr *DefMI, unsigned DefIdx,
207 const MachineInstr *UseMI, unsigned UseIdx) const;
208 virtual
209 int getOperandLatency(const InstrItineraryData *ItinData,
210 SDNode *DefNode, unsigned DefIdx,
211 SDNode *UseNode, unsigned UseIdx) const;
Jakob Stoklund Olesen13fd6012011-09-27 22:57:21 +0000212
213 /// VFP/NEON execution domains.
214 std::pair<uint16_t, uint16_t>
215 getExecutionDomain(const MachineInstr *MI) const;
216 void setExecutionDomain(MachineInstr *MI, unsigned Domain) const;
217
Evan Chenga0792de2010-10-06 06:27:31 +0000218private:
Evan Chengddfd1372011-12-14 02:11:42 +0000219 unsigned getInstBundleLength(const MachineInstr *MI) const;
220
Evan Cheng344d9db2010-10-07 23:12:15 +0000221 int getVLDMDefCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +0000222 const MCInstrDesc &DefMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +0000223 unsigned DefClass,
224 unsigned DefIdx, unsigned DefAlign) const;
225 int getLDMDefCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +0000226 const MCInstrDesc &DefMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +0000227 unsigned DefClass,
228 unsigned DefIdx, unsigned DefAlign) const;
229 int getVSTMUseCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +0000230 const MCInstrDesc &UseMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +0000231 unsigned UseClass,
232 unsigned UseIdx, unsigned UseAlign) const;
233 int getSTMUseCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +0000234 const MCInstrDesc &UseMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +0000235 unsigned UseClass,
236 unsigned UseIdx, unsigned UseAlign) const;
Evan Chenga0792de2010-10-06 06:27:31 +0000237 int getOperandLatency(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +0000238 const MCInstrDesc &DefMCID,
Evan Chenga0792de2010-10-06 06:27:31 +0000239 unsigned DefIdx, unsigned DefAlign,
Evan Chenge837dea2011-06-28 19:10:37 +0000240 const MCInstrDesc &UseMCID,
Evan Chenga0792de2010-10-06 06:27:31 +0000241 unsigned UseIdx, unsigned UseAlign) const;
Evan Cheng23128422010-10-19 18:58:51 +0000242
Evan Cheng8239daf2010-11-03 00:45:17 +0000243 int getInstrLatency(const InstrItineraryData *ItinData,
244 const MachineInstr *MI, unsigned *PredCost = 0) const;
245
246 int getInstrLatency(const InstrItineraryData *ItinData,
247 SDNode *Node) const;
248
Evan Cheng23128422010-10-19 18:58:51 +0000249 bool hasHighOperandLatency(const InstrItineraryData *ItinData,
250 const MachineRegisterInfo *MRI,
251 const MachineInstr *DefMI, unsigned DefIdx,
252 const MachineInstr *UseMI, unsigned UseIdx) const;
Evan Chengc8141df2010-10-26 02:08:50 +0000253 bool hasLowDefLatency(const InstrItineraryData *ItinData,
254 const MachineInstr *DefMI, unsigned DefIdx) const;
Evan Cheng48575f62010-12-05 22:04:16 +0000255
Andrew Trick3be654f2011-09-21 02:20:46 +0000256 /// verifyInstruction - Perform target specific instruction verification.
257 bool verifyInstruction(const MachineInstr *MI, StringRef &ErrInfo) const;
258
Evan Cheng48575f62010-12-05 22:04:16 +0000259private:
260 /// Modeling special VFP / NEON fp MLA / MLS hazards.
261
262 /// MLxEntryMap - Map fp MLA / MLS to the corresponding entry in the internal
263 /// MLx table.
264 DenseMap<unsigned, unsigned> MLxEntryMap;
265
266 /// MLxHazardOpcodes - Set of add / sub and multiply opcodes that would cause
267 /// stalls when scheduled together with fp MLA / MLS opcodes.
268 SmallSet<unsigned, 16> MLxHazardOpcodes;
269
270public:
271 /// isFpMLxInstruction - Return true if the specified opcode is a fp MLA / MLS
272 /// instruction.
273 bool isFpMLxInstruction(unsigned Opcode) const {
274 return MLxEntryMap.count(Opcode);
275 }
276
277 /// isFpMLxInstruction - This version also returns the multiply opcode and the
278 /// addition / subtraction opcode to expand to. Return true for 'HasLane' for
279 /// the MLX instructions with an extra lane operand.
280 bool isFpMLxInstruction(unsigned Opcode, unsigned &MulOpc,
281 unsigned &AddSubOpc, bool &NegAcc,
282 bool &HasLane) const;
283
284 /// canCauseFpMLxStall - Return true if an instruction of the specified opcode
285 /// will cause stalls when scheduled after (within 4-cycle window) a fp
286 /// MLA / MLS instruction.
287 bool canCauseFpMLxStall(unsigned Opcode) const {
288 return MLxHazardOpcodes.count(Opcode);
289 }
David Goodwin334c2642009-07-08 16:09:28 +0000290};
Evan Cheng6495f632009-07-28 05:48:47 +0000291
292static inline
293const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) {
294 return MIB.addImm((int64_t)ARMCC::AL).addReg(0);
David Goodwin334c2642009-07-08 16:09:28 +0000295}
296
Evan Cheng6495f632009-07-28 05:48:47 +0000297static inline
298const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) {
299 return MIB.addReg(0);
300}
301
302static inline
Evan Chenge8af1f92009-08-10 02:37:24 +0000303const MachineInstrBuilder &AddDefaultT1CC(const MachineInstrBuilder &MIB,
304 bool isDead = false) {
305 return MIB.addReg(ARM::CPSR, getDefRegState(true) | getDeadRegState(isDead));
Evan Cheng6495f632009-07-28 05:48:47 +0000306}
307
308static inline
Evan Chengbc9b7542009-08-15 07:59:10 +0000309const MachineInstrBuilder &AddNoT1CC(const MachineInstrBuilder &MIB) {
310 return MIB.addReg(0);
311}
312
313static inline
Evan Cheng6495f632009-07-28 05:48:47 +0000314bool isUncondBranchOpcode(int Opc) {
315 return Opc == ARM::B || Opc == ARM::tB || Opc == ARM::t2B;
316}
317
318static inline
319bool isCondBranchOpcode(int Opc) {
320 return Opc == ARM::Bcc || Opc == ARM::tBcc || Opc == ARM::t2Bcc;
321}
322
323static inline
324bool isJumpTableBranchOpcode(int Opc) {
325 return Opc == ARM::BR_JTr || Opc == ARM::BR_JTm || Opc == ARM::BR_JTadd ||
326 Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT;
327}
328
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000329static inline
330bool isIndirectBranchOpcode(int Opc) {
Bill Wendling6e46d842010-11-30 00:48:15 +0000331 return Opc == ARM::BX || Opc == ARM::MOVPCRX || Opc == ARM::tBRIND;
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000332}
333
Evan Cheng8fb90362009-08-08 03:20:32 +0000334/// getInstrPredicate - If instruction is predicated, returns its predicate
335/// condition, otherwise returns AL. It also returns the condition code
336/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +0000337ARMCC::CondCodes getInstrPredicate(const MachineInstr *MI, unsigned &PredReg);
Evan Cheng8fb90362009-08-08 03:20:32 +0000338
Evan Cheng6495f632009-07-28 05:48:47 +0000339int getMatchingCondBranchOpcode(int Opc);
340
Andrew Trick3be654f2011-09-21 02:20:46 +0000341
342/// Map pseudo instructions that imply an 'S' bit onto real opcodes. Whether
343/// the instruction is encoded with an 'S' bit is determined by the optional
344/// CPSR def operand.
345unsigned convertAddSubFlagsOpcode(unsigned OldOpc);
346
Evan Cheng6495f632009-07-28 05:48:47 +0000347/// emitARMRegPlusImmediate / emitT2RegPlusImmediate - Emits a series of
348/// instructions to materializea destreg = basereg + immediate in ARM / Thumb2
349/// code.
350void emitARMRegPlusImmediate(MachineBasicBlock &MBB,
351 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
352 unsigned DestReg, unsigned BaseReg, int NumBytes,
353 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000354 const ARMBaseInstrInfo &TII, unsigned MIFlags = 0);
Evan Cheng6495f632009-07-28 05:48:47 +0000355
356void emitT2RegPlusImmediate(MachineBasicBlock &MBB,
357 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
358 unsigned DestReg, unsigned BaseReg, int NumBytes,
359 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000360 const ARMBaseInstrInfo &TII, unsigned MIFlags = 0);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000361void emitThumbRegPlusImmediate(MachineBasicBlock &MBB,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000362 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
Jim Grosbache4ad3872010-10-19 23:27:08 +0000363 unsigned DestReg, unsigned BaseReg,
364 int NumBytes, const TargetInstrInfo &TII,
365 const ARMBaseRegisterInfo& MRI,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000366 unsigned MIFlags = 0);
Evan Cheng6495f632009-07-28 05:48:47 +0000367
368
Jim Grosbach764ab522009-08-11 15:33:49 +0000369/// rewriteARMFrameIndex / rewriteT2FrameIndex -
Evan Chengcdbb3f52009-08-27 01:23:50 +0000370/// Rewrite MI to access 'Offset' bytes from the FP. Return false if the
371/// offset could not be handled directly in MI, and return the left-over
372/// portion by reference.
373bool rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
374 unsigned FrameReg, int &Offset,
375 const ARMBaseInstrInfo &TII);
Evan Cheng6495f632009-07-28 05:48:47 +0000376
Evan Chengcdbb3f52009-08-27 01:23:50 +0000377bool rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
378 unsigned FrameReg, int &Offset,
379 const ARMBaseInstrInfo &TII);
Evan Cheng6495f632009-07-28 05:48:47 +0000380
381} // End llvm namespace
382
David Goodwin334c2642009-07-08 16:09:28 +0000383#endif