blob: 908819cd47f3240caf55916708f346f131f8487a [file] [log] [blame]
Chris Lattner2cfd52c2009-07-29 20:31:52 +00001//===- ARMBaseRegisterInfo.cpp - ARM Register Information -------*- C++ -*-===//
David Goodwinc140c482009-07-08 17:28:55 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the base ARM implementation of TargetRegisterInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMAddressingModes.h"
David Goodwindb5a71a2009-07-08 18:31:39 +000016#include "ARMBaseInstrInfo.h"
David Goodwinc140c482009-07-08 17:28:55 +000017#include "ARMBaseRegisterInfo.h"
18#include "ARMInstrInfo.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMSubtarget.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000023#include "llvm/Function.h"
24#include "llvm/LLVMContext.h"
David Goodwinc140c482009-07-08 17:28:55 +000025#include "llvm/CodeGen/MachineConstantPool.h"
26#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineLocation.h"
30#include "llvm/CodeGen/MachineRegisterInfo.h"
31#include "llvm/CodeGen/RegisterScavenging.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000032#include "llvm/Support/ErrorHandling.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
David Goodwinc140c482009-07-08 17:28:55 +000034#include "llvm/Target/TargetFrameInfo.h"
35#include "llvm/Target/TargetMachine.h"
36#include "llvm/Target/TargetOptions.h"
37#include "llvm/ADT/BitVector.h"
38#include "llvm/ADT/SmallVector.h"
39using namespace llvm;
40
David Goodwinc140c482009-07-08 17:28:55 +000041unsigned ARMBaseRegisterInfo::getRegisterNumbering(unsigned RegEnum,
Evan Cheng8295d992009-07-22 05:55:18 +000042 bool *isSPVFP) {
43 if (isSPVFP)
44 *isSPVFP = false;
David Goodwinc140c482009-07-08 17:28:55 +000045
46 using namespace ARM;
47 switch (RegEnum) {
48 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000049 llvm_unreachable("Unknown ARM register!");
Evan Cheng8295d992009-07-22 05:55:18 +000050 case R0: case D0: case Q0: return 0;
51 case R1: case D1: case Q1: return 1;
52 case R2: case D2: case Q2: return 2;
53 case R3: case D3: case Q3: return 3;
54 case R4: case D4: case Q4: return 4;
55 case R5: case D5: case Q5: return 5;
56 case R6: case D6: case Q6: return 6;
57 case R7: case D7: case Q7: return 7;
58 case R8: case D8: case Q8: return 8;
59 case R9: case D9: case Q9: return 9;
60 case R10: case D10: case Q10: return 10;
61 case R11: case D11: case Q11: return 11;
62 case R12: case D12: case Q12: return 12;
63 case SP: case D13: case Q13: return 13;
64 case LR: case D14: case Q14: return 14;
65 case PC: case D15: case Q15: return 15;
66
67 case D16: return 16;
68 case D17: return 17;
69 case D18: return 18;
70 case D19: return 19;
71 case D20: return 20;
72 case D21: return 21;
73 case D22: return 22;
74 case D23: return 23;
75 case D24: return 24;
76 case D25: return 25;
77 case D26: return 27;
78 case D27: return 27;
79 case D28: return 28;
80 case D29: return 29;
81 case D30: return 30;
82 case D31: return 31;
David Goodwinc140c482009-07-08 17:28:55 +000083
84 case S0: case S1: case S2: case S3:
85 case S4: case S5: case S6: case S7:
86 case S8: case S9: case S10: case S11:
87 case S12: case S13: case S14: case S15:
88 case S16: case S17: case S18: case S19:
89 case S20: case S21: case S22: case S23:
90 case S24: case S25: case S26: case S27:
Evan Cheng8295d992009-07-22 05:55:18 +000091 case S28: case S29: case S30: case S31: {
92 if (isSPVFP)
93 *isSPVFP = true;
David Goodwinc140c482009-07-08 17:28:55 +000094 switch (RegEnum) {
95 default: return 0; // Avoid compile time warning.
96 case S0: return 0;
97 case S1: return 1;
98 case S2: return 2;
99 case S3: return 3;
100 case S4: return 4;
101 case S5: return 5;
102 case S6: return 6;
103 case S7: return 7;
104 case S8: return 8;
105 case S9: return 9;
106 case S10: return 10;
107 case S11: return 11;
108 case S12: return 12;
109 case S13: return 13;
110 case S14: return 14;
111 case S15: return 15;
112 case S16: return 16;
113 case S17: return 17;
114 case S18: return 18;
115 case S19: return 19;
116 case S20: return 20;
117 case S21: return 21;
118 case S22: return 22;
119 case S23: return 23;
120 case S24: return 24;
121 case S25: return 25;
122 case S26: return 26;
123 case S27: return 27;
124 case S28: return 28;
125 case S29: return 29;
126 case S30: return 30;
127 case S31: return 31;
128 }
129 }
130 }
131}
132
David Goodwindb5a71a2009-07-08 18:31:39 +0000133ARMBaseRegisterInfo::ARMBaseRegisterInfo(const ARMBaseInstrInfo &tii,
David Goodwinc140c482009-07-08 17:28:55 +0000134 const ARMSubtarget &sti)
135 : ARMGenRegisterInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP),
136 TII(tii), STI(sti),
137 FramePtr((STI.isTargetDarwin() || STI.isThumb()) ? ARM::R7 : ARM::R11) {
138}
139
140const unsigned*
141ARMBaseRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
142 static const unsigned CalleeSavedRegs[] = {
143 ARM::LR, ARM::R11, ARM::R10, ARM::R9, ARM::R8,
144 ARM::R7, ARM::R6, ARM::R5, ARM::R4,
145
146 ARM::D15, ARM::D14, ARM::D13, ARM::D12,
147 ARM::D11, ARM::D10, ARM::D9, ARM::D8,
148 0
149 };
150
151 static const unsigned DarwinCalleeSavedRegs[] = {
152 // Darwin ABI deviates from ARM standard ABI. R9 is not a callee-saved
153 // register.
154 ARM::LR, ARM::R7, ARM::R6, ARM::R5, ARM::R4,
155 ARM::R11, ARM::R10, ARM::R8,
156
157 ARM::D15, ARM::D14, ARM::D13, ARM::D12,
158 ARM::D11, ARM::D10, ARM::D9, ARM::D8,
159 0
160 };
161 return STI.isTargetDarwin() ? DarwinCalleeSavedRegs : CalleeSavedRegs;
162}
163
164const TargetRegisterClass* const *
165ARMBaseRegisterInfo::getCalleeSavedRegClasses(const MachineFunction *MF) const {
166 static const TargetRegisterClass * const CalleeSavedRegClasses[] = {
Jim Grosbache11a8f52009-09-11 19:49:06 +0000167 ARM::GPRRegisterClass, ARM::GPRRegisterClass, ARM::GPRRegisterClass,
168 ARM::GPRRegisterClass, ARM::GPRRegisterClass, ARM::GPRRegisterClass,
169 ARM::GPRRegisterClass, ARM::GPRRegisterClass, ARM::GPRRegisterClass,
David Goodwinc140c482009-07-08 17:28:55 +0000170
Jim Grosbache11a8f52009-09-11 19:49:06 +0000171 ARM::DPRRegisterClass, ARM::DPRRegisterClass, ARM::DPRRegisterClass,
172 ARM::DPRRegisterClass, ARM::DPRRegisterClass, ARM::DPRRegisterClass,
173 ARM::DPRRegisterClass, ARM::DPRRegisterClass,
David Goodwinc140c482009-07-08 17:28:55 +0000174 0
175 };
176
177 static const TargetRegisterClass * const ThumbCalleeSavedRegClasses[] = {
Jim Grosbache11a8f52009-09-11 19:49:06 +0000178 ARM::GPRRegisterClass, ARM::GPRRegisterClass, ARM::GPRRegisterClass,
179 ARM::GPRRegisterClass, ARM::GPRRegisterClass, ARM::tGPRRegisterClass,
180 ARM::tGPRRegisterClass,ARM::tGPRRegisterClass,ARM::tGPRRegisterClass,
David Goodwinc140c482009-07-08 17:28:55 +0000181
Jim Grosbache11a8f52009-09-11 19:49:06 +0000182 ARM::DPRRegisterClass, ARM::DPRRegisterClass, ARM::DPRRegisterClass,
183 ARM::DPRRegisterClass, ARM::DPRRegisterClass, ARM::DPRRegisterClass,
184 ARM::DPRRegisterClass, ARM::DPRRegisterClass,
David Goodwinc140c482009-07-08 17:28:55 +0000185 0
186 };
187
188 static const TargetRegisterClass * const DarwinCalleeSavedRegClasses[] = {
Jim Grosbache11a8f52009-09-11 19:49:06 +0000189 ARM::GPRRegisterClass, ARM::GPRRegisterClass, ARM::GPRRegisterClass,
190 ARM::GPRRegisterClass, ARM::GPRRegisterClass, ARM::GPRRegisterClass,
191 ARM::GPRRegisterClass, ARM::GPRRegisterClass,
David Goodwinc140c482009-07-08 17:28:55 +0000192
Jim Grosbache11a8f52009-09-11 19:49:06 +0000193 ARM::DPRRegisterClass, ARM::DPRRegisterClass, ARM::DPRRegisterClass,
194 ARM::DPRRegisterClass, ARM::DPRRegisterClass, ARM::DPRRegisterClass,
195 ARM::DPRRegisterClass, ARM::DPRRegisterClass,
David Goodwinc140c482009-07-08 17:28:55 +0000196 0
197 };
198
199 static const TargetRegisterClass * const DarwinThumbCalleeSavedRegClasses[] ={
Jim Grosbache11a8f52009-09-11 19:49:06 +0000200 ARM::GPRRegisterClass, ARM::tGPRRegisterClass, ARM::tGPRRegisterClass,
201 ARM::tGPRRegisterClass, ARM::tGPRRegisterClass, ARM::GPRRegisterClass,
202 ARM::GPRRegisterClass, ARM::GPRRegisterClass,
David Goodwinc140c482009-07-08 17:28:55 +0000203
Jim Grosbache11a8f52009-09-11 19:49:06 +0000204 ARM::DPRRegisterClass, ARM::DPRRegisterClass, ARM::DPRRegisterClass,
205 ARM::DPRRegisterClass, ARM::DPRRegisterClass, ARM::DPRRegisterClass,
206 ARM::DPRRegisterClass, ARM::DPRRegisterClass,
David Goodwinc140c482009-07-08 17:28:55 +0000207 0
208 };
209
David Goodwinf1daf7d2009-07-08 23:10:31 +0000210 if (STI.isThumb1Only()) {
David Goodwinc140c482009-07-08 17:28:55 +0000211 return STI.isTargetDarwin()
212 ? DarwinThumbCalleeSavedRegClasses : ThumbCalleeSavedRegClasses;
213 }
214 return STI.isTargetDarwin()
215 ? DarwinCalleeSavedRegClasses : CalleeSavedRegClasses;
216}
217
218BitVector ARMBaseRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
219 // FIXME: avoid re-calculating this everytime.
220 BitVector Reserved(getNumRegs());
221 Reserved.set(ARM::SP);
222 Reserved.set(ARM::PC);
223 if (STI.isTargetDarwin() || hasFP(MF))
224 Reserved.set(FramePtr);
225 // Some targets reserve R9.
226 if (STI.isR9Reserved())
227 Reserved.set(ARM::R9);
228 return Reserved;
229}
230
Chris Lattner2cfd52c2009-07-29 20:31:52 +0000231bool ARMBaseRegisterInfo::isReservedReg(const MachineFunction &MF,
232 unsigned Reg) const {
David Goodwinc140c482009-07-08 17:28:55 +0000233 switch (Reg) {
234 default: break;
235 case ARM::SP:
236 case ARM::PC:
237 return true;
238 case ARM::R7:
239 case ARM::R11:
240 if (FramePtr == Reg && (STI.isTargetDarwin() || hasFP(MF)))
241 return true;
242 break;
243 case ARM::R9:
244 return STI.isR9Reserved();
245 }
246
247 return false;
248}
249
Chris Lattner2cfd52c2009-07-29 20:31:52 +0000250const TargetRegisterClass *
251ARMBaseRegisterInfo::getPointerRegClass(unsigned Kind) const {
Jim Grosbache11a8f52009-09-11 19:49:06 +0000252 return ARM::GPRRegisterClass;
David Goodwinc140c482009-07-08 17:28:55 +0000253}
254
255/// getAllocationOrder - Returns the register allocation order for a specified
256/// register class in the form of a pair of TargetRegisterClass iterators.
257std::pair<TargetRegisterClass::iterator,TargetRegisterClass::iterator>
258ARMBaseRegisterInfo::getAllocationOrder(const TargetRegisterClass *RC,
259 unsigned HintType, unsigned HintReg,
260 const MachineFunction &MF) const {
261 // Alternative register allocation orders when favoring even / odd registers
262 // of register pairs.
263
264 // No FP, R9 is available.
265 static const unsigned GPREven1[] = {
266 ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R8, ARM::R10,
267 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R7,
268 ARM::R9, ARM::R11
269 };
270 static const unsigned GPROdd1[] = {
271 ARM::R1, ARM::R3, ARM::R5, ARM::R7, ARM::R9, ARM::R11,
272 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6,
273 ARM::R8, ARM::R10
274 };
275
276 // FP is R7, R9 is available.
277 static const unsigned GPREven2[] = {
278 ARM::R0, ARM::R2, ARM::R4, ARM::R8, ARM::R10,
279 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R6,
280 ARM::R9, ARM::R11
281 };
282 static const unsigned GPROdd2[] = {
283 ARM::R1, ARM::R3, ARM::R5, ARM::R9, ARM::R11,
284 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6,
285 ARM::R8, ARM::R10
286 };
287
288 // FP is R11, R9 is available.
289 static const unsigned GPREven3[] = {
290 ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R8,
291 ARM::R1, ARM::R3, ARM::R10,ARM::R12,ARM::LR, ARM::R5, ARM::R7,
292 ARM::R9
293 };
294 static const unsigned GPROdd3[] = {
295 ARM::R1, ARM::R3, ARM::R5, ARM::R6, ARM::R9,
296 ARM::R0, ARM::R2, ARM::R10,ARM::R12,ARM::LR, ARM::R4, ARM::R7,
297 ARM::R8
298 };
299
300 // No FP, R9 is not available.
301 static const unsigned GPREven4[] = {
302 ARM::R0, ARM::R2, ARM::R4, ARM::R6, ARM::R10,
303 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R7, ARM::R8,
304 ARM::R11
305 };
306 static const unsigned GPROdd4[] = {
307 ARM::R1, ARM::R3, ARM::R5, ARM::R7, ARM::R11,
308 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8,
309 ARM::R10
310 };
311
312 // FP is R7, R9 is not available.
313 static const unsigned GPREven5[] = {
314 ARM::R0, ARM::R2, ARM::R4, ARM::R10,
315 ARM::R1, ARM::R3, ARM::R12,ARM::LR, ARM::R5, ARM::R6, ARM::R8,
316 ARM::R11
317 };
318 static const unsigned GPROdd5[] = {
319 ARM::R1, ARM::R3, ARM::R5, ARM::R11,
320 ARM::R0, ARM::R2, ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8,
321 ARM::R10
322 };
323
324 // FP is R11, R9 is not available.
325 static const unsigned GPREven6[] = {
326 ARM::R0, ARM::R2, ARM::R4, ARM::R6,
327 ARM::R1, ARM::R3, ARM::R10,ARM::R12,ARM::LR, ARM::R5, ARM::R7, ARM::R8
328 };
329 static const unsigned GPROdd6[] = {
330 ARM::R1, ARM::R3, ARM::R5, ARM::R7,
331 ARM::R0, ARM::R2, ARM::R10,ARM::R12,ARM::LR, ARM::R4, ARM::R6, ARM::R8
332 };
333
334
335 if (HintType == ARMRI::RegPairEven) {
336 if (isPhysicalRegister(HintReg) && getRegisterPairEven(HintReg, MF) == 0)
337 // It's no longer possible to fulfill this hint. Return the default
338 // allocation order.
339 return std::make_pair(RC->allocation_order_begin(MF),
340 RC->allocation_order_end(MF));
341
342 if (!STI.isTargetDarwin() && !hasFP(MF)) {
343 if (!STI.isR9Reserved())
344 return std::make_pair(GPREven1,
345 GPREven1 + (sizeof(GPREven1)/sizeof(unsigned)));
346 else
347 return std::make_pair(GPREven4,
348 GPREven4 + (sizeof(GPREven4)/sizeof(unsigned)));
349 } else if (FramePtr == ARM::R7) {
350 if (!STI.isR9Reserved())
351 return std::make_pair(GPREven2,
352 GPREven2 + (sizeof(GPREven2)/sizeof(unsigned)));
353 else
354 return std::make_pair(GPREven5,
355 GPREven5 + (sizeof(GPREven5)/sizeof(unsigned)));
356 } else { // FramePtr == ARM::R11
357 if (!STI.isR9Reserved())
358 return std::make_pair(GPREven3,
359 GPREven3 + (sizeof(GPREven3)/sizeof(unsigned)));
360 else
361 return std::make_pair(GPREven6,
362 GPREven6 + (sizeof(GPREven6)/sizeof(unsigned)));
363 }
364 } else if (HintType == ARMRI::RegPairOdd) {
365 if (isPhysicalRegister(HintReg) && getRegisterPairOdd(HintReg, MF) == 0)
366 // It's no longer possible to fulfill this hint. Return the default
367 // allocation order.
368 return std::make_pair(RC->allocation_order_begin(MF),
369 RC->allocation_order_end(MF));
370
371 if (!STI.isTargetDarwin() && !hasFP(MF)) {
372 if (!STI.isR9Reserved())
373 return std::make_pair(GPROdd1,
374 GPROdd1 + (sizeof(GPROdd1)/sizeof(unsigned)));
375 else
376 return std::make_pair(GPROdd4,
377 GPROdd4 + (sizeof(GPROdd4)/sizeof(unsigned)));
378 } else if (FramePtr == ARM::R7) {
379 if (!STI.isR9Reserved())
380 return std::make_pair(GPROdd2,
381 GPROdd2 + (sizeof(GPROdd2)/sizeof(unsigned)));
382 else
383 return std::make_pair(GPROdd5,
384 GPROdd5 + (sizeof(GPROdd5)/sizeof(unsigned)));
385 } else { // FramePtr == ARM::R11
386 if (!STI.isR9Reserved())
387 return std::make_pair(GPROdd3,
388 GPROdd3 + (sizeof(GPROdd3)/sizeof(unsigned)));
389 else
390 return std::make_pair(GPROdd6,
391 GPROdd6 + (sizeof(GPROdd6)/sizeof(unsigned)));
392 }
393 }
394 return std::make_pair(RC->allocation_order_begin(MF),
395 RC->allocation_order_end(MF));
396}
397
398/// ResolveRegAllocHint - Resolves the specified register allocation hint
399/// to a physical register. Returns the physical register if it is successful.
400unsigned
401ARMBaseRegisterInfo::ResolveRegAllocHint(unsigned Type, unsigned Reg,
402 const MachineFunction &MF) const {
403 if (Reg == 0 || !isPhysicalRegister(Reg))
404 return 0;
405 if (Type == 0)
406 return Reg;
407 else if (Type == (unsigned)ARMRI::RegPairOdd)
408 // Odd register.
409 return getRegisterPairOdd(Reg, MF);
410 else if (Type == (unsigned)ARMRI::RegPairEven)
411 // Even register.
412 return getRegisterPairEven(Reg, MF);
413 return 0;
414}
415
416void
417ARMBaseRegisterInfo::UpdateRegAllocHint(unsigned Reg, unsigned NewReg,
418 MachineFunction &MF) const {
419 MachineRegisterInfo *MRI = &MF.getRegInfo();
420 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(Reg);
421 if ((Hint.first == (unsigned)ARMRI::RegPairOdd ||
422 Hint.first == (unsigned)ARMRI::RegPairEven) &&
423 Hint.second && TargetRegisterInfo::isVirtualRegister(Hint.second)) {
424 // If 'Reg' is one of the even / odd register pair and it's now changed
425 // (e.g. coalesced) into a different register. The other register of the
426 // pair allocation hint must be updated to reflect the relationship
427 // change.
428 unsigned OtherReg = Hint.second;
429 Hint = MRI->getRegAllocationHint(OtherReg);
430 if (Hint.second == Reg)
431 // Make sure the pair has not already divorced.
432 MRI->setRegAllocationHint(OtherReg, Hint.first, NewReg);
433 }
434}
435
436/// hasFP - Return true if the specified function should have a dedicated frame
437/// pointer register. This is true if the function has variable sized allocas
438/// or if frame pointer elimination is disabled.
439///
440bool ARMBaseRegisterInfo::hasFP(const MachineFunction &MF) const {
441 const MachineFrameInfo *MFI = MF.getFrameInfo();
442 return (NoFramePointerElim ||
443 MFI->hasVarSizedObjects() ||
444 MFI->isFrameAddressTaken());
445}
446
Evan Cheng010b1b92009-08-15 02:05:35 +0000447bool ARMBaseRegisterInfo::cannotEliminateFrame(const MachineFunction &MF) const {
Evan Cheng98a01042009-08-14 20:48:13 +0000448 const MachineFrameInfo *MFI = MF.getFrameInfo();
449 if (NoFramePointerElim && MFI->hasCalls())
450 return true;
451 return MFI->hasVarSizedObjects() || MFI->isFrameAddressTaken();
452}
453
Evan Cheng542383d2009-07-28 06:24:12 +0000454/// estimateStackSize - Estimate and return the size of the frame.
David Goodwinc140c482009-07-08 17:28:55 +0000455static unsigned estimateStackSize(MachineFunction &MF, MachineFrameInfo *MFI) {
456 const MachineFrameInfo *FFI = MF.getFrameInfo();
457 int Offset = 0;
458 for (int i = FFI->getObjectIndexBegin(); i != 0; ++i) {
459 int FixedOff = -FFI->getObjectOffset(i);
460 if (FixedOff > Offset) Offset = FixedOff;
461 }
462 for (unsigned i = 0, e = FFI->getObjectIndexEnd(); i != e; ++i) {
463 if (FFI->isDeadObjectIndex(i))
464 continue;
465 Offset += FFI->getObjectSize(i);
466 unsigned Align = FFI->getObjectAlignment(i);
467 // Adjust to alignment boundary
468 Offset = (Offset+Align-1)/Align*Align;
469 }
470 return (unsigned)Offset;
471}
472
Evan Cheng542383d2009-07-28 06:24:12 +0000473/// estimateRSStackSizeLimit - Look at each instruction that references stack
474/// frames and return the stack size limit beyond which some of these
475/// instructions will require scratch register during their expansion later.
Evan Chengee42fd32009-07-30 23:29:25 +0000476unsigned
477ARMBaseRegisterInfo::estimateRSStackSizeLimit(MachineFunction &MF) const {
Evan Cheng542383d2009-07-28 06:24:12 +0000478 unsigned Limit = (1 << 12) - 1;
Chris Lattnerb180d992009-07-28 18:48:43 +0000479 for (MachineFunction::iterator BB = MF.begin(),E = MF.end(); BB != E; ++BB) {
480 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end();
481 I != E; ++I) {
482 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
483 if (!I->getOperand(i).isFI()) continue;
Jim Grosbach764ab522009-08-11 15:33:49 +0000484
Chris Lattnerb180d992009-07-28 18:48:43 +0000485 const TargetInstrDesc &Desc = TII.get(I->getOpcode());
486 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
487 if (AddrMode == ARMII::AddrMode3 ||
488 AddrMode == ARMII::AddrModeT2_i8)
489 return (1 << 8) - 1;
Jim Grosbach764ab522009-08-11 15:33:49 +0000490
Chris Lattnerb180d992009-07-28 18:48:43 +0000491 if (AddrMode == ARMII::AddrMode5 ||
492 AddrMode == ARMII::AddrModeT2_i8s4)
493 Limit = std::min(Limit, ((1U << 8) - 1) * 4);
Evan Chengee42fd32009-07-30 23:29:25 +0000494
495 if (AddrMode == ARMII::AddrModeT2_i12 && hasFP(MF))
496 // When the stack offset is negative, we will end up using
497 // the i8 instructions instead.
498 return (1 << 8) - 1;
Chris Lattnerb180d992009-07-28 18:48:43 +0000499 break; // At most one FI per instruction
500 }
Evan Cheng542383d2009-07-28 06:24:12 +0000501 }
502 }
503
504 return Limit;
505}
506
David Goodwinc140c482009-07-08 17:28:55 +0000507void
508ARMBaseRegisterInfo::processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
509 RegScavenger *RS) const {
510 // This tells PEI to spill the FP as if it is any other callee-save register
511 // to take advantage the eliminateFrameIndex machinery. This also ensures it
512 // is spilled in the order specified by getCalleeSavedRegs() to make it easier
513 // to combine multiple loads / stores.
514 bool CanEliminateFrame = true;
515 bool CS1Spilled = false;
516 bool LRSpilled = false;
517 unsigned NumGPRSpills = 0;
518 SmallVector<unsigned, 4> UnspilledCS1GPRs;
519 SmallVector<unsigned, 4> UnspilledCS2GPRs;
520 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
521
522 // Don't spill FP if the frame can be eliminated. This is determined
523 // by scanning the callee-save registers to see if any is used.
524 const unsigned *CSRegs = getCalleeSavedRegs();
525 const TargetRegisterClass* const *CSRegClasses = getCalleeSavedRegClasses();
526 for (unsigned i = 0; CSRegs[i]; ++i) {
527 unsigned Reg = CSRegs[i];
528 bool Spilled = false;
529 if (MF.getRegInfo().isPhysRegUsed(Reg)) {
530 AFI->setCSRegisterIsSpilled(Reg);
531 Spilled = true;
532 CanEliminateFrame = false;
533 } else {
534 // Check alias registers too.
535 for (const unsigned *Aliases = getAliasSet(Reg); *Aliases; ++Aliases) {
536 if (MF.getRegInfo().isPhysRegUsed(*Aliases)) {
537 Spilled = true;
538 CanEliminateFrame = false;
539 }
540 }
541 }
542
Jim Grosbache11a8f52009-09-11 19:49:06 +0000543 if (CSRegClasses[i] == ARM::GPRRegisterClass) {
David Goodwinc140c482009-07-08 17:28:55 +0000544 if (Spilled) {
545 NumGPRSpills++;
546
547 if (!STI.isTargetDarwin()) {
548 if (Reg == ARM::LR)
549 LRSpilled = true;
550 CS1Spilled = true;
551 continue;
552 }
553
554 // Keep track if LR and any of R4, R5, R6, and R7 is spilled.
555 switch (Reg) {
556 case ARM::LR:
557 LRSpilled = true;
558 // Fallthrough
559 case ARM::R4:
560 case ARM::R5:
561 case ARM::R6:
562 case ARM::R7:
563 CS1Spilled = true;
564 break;
565 default:
566 break;
567 }
568 } else {
569 if (!STI.isTargetDarwin()) {
570 UnspilledCS1GPRs.push_back(Reg);
571 continue;
572 }
573
574 switch (Reg) {
575 case ARM::R4:
576 case ARM::R5:
577 case ARM::R6:
578 case ARM::R7:
579 case ARM::LR:
580 UnspilledCS1GPRs.push_back(Reg);
581 break;
582 default:
583 UnspilledCS2GPRs.push_back(Reg);
584 break;
585 }
586 }
587 }
588 }
589
590 bool ForceLRSpill = false;
David Goodwinf1daf7d2009-07-08 23:10:31 +0000591 if (!LRSpilled && AFI->isThumb1OnlyFunction()) {
David Goodwinc140c482009-07-08 17:28:55 +0000592 unsigned FnSize = TII.GetFunctionSizeInBytes(MF);
593 // Force LR to be spilled if the Thumb function size is > 2048. This enables
594 // use of BL to implement far jump. If it turns out that it's not needed
595 // then the branch fix up path will undo it.
596 if (FnSize >= (1 << 11)) {
597 CanEliminateFrame = false;
598 ForceLRSpill = true;
599 }
600 }
601
602 bool ExtraCSSpill = false;
Evan Cheng010b1b92009-08-15 02:05:35 +0000603 if (!CanEliminateFrame || cannotEliminateFrame(MF)) {
David Goodwinc140c482009-07-08 17:28:55 +0000604 AFI->setHasStackFrame(true);
605
606 // If LR is not spilled, but at least one of R4, R5, R6, and R7 is spilled.
607 // Spill LR as well so we can fold BX_RET to the registers restore (LDM).
608 if (!LRSpilled && CS1Spilled) {
609 MF.getRegInfo().setPhysRegUsed(ARM::LR);
610 AFI->setCSRegisterIsSpilled(ARM::LR);
611 NumGPRSpills++;
612 UnspilledCS1GPRs.erase(std::find(UnspilledCS1GPRs.begin(),
613 UnspilledCS1GPRs.end(), (unsigned)ARM::LR));
614 ForceLRSpill = false;
615 ExtraCSSpill = true;
616 }
617
618 // Darwin ABI requires FP to point to the stack slot that contains the
619 // previous FP.
620 if (STI.isTargetDarwin() || hasFP(MF)) {
621 MF.getRegInfo().setPhysRegUsed(FramePtr);
622 NumGPRSpills++;
623 }
624
625 // If stack and double are 8-byte aligned and we are spilling an odd number
626 // of GPRs. Spill one extra callee save GPR so we won't have to pad between
627 // the integer and double callee save areas.
628 unsigned TargetAlign = MF.getTarget().getFrameInfo()->getStackAlignment();
629 if (TargetAlign == 8 && (NumGPRSpills & 1)) {
630 if (CS1Spilled && !UnspilledCS1GPRs.empty()) {
631 for (unsigned i = 0, e = UnspilledCS1GPRs.size(); i != e; ++i) {
632 unsigned Reg = UnspilledCS1GPRs[i];
David Goodwinf1daf7d2009-07-08 23:10:31 +0000633 // Don't spill high register if the function is thumb1
634 if (!AFI->isThumb1OnlyFunction() ||
David Goodwinc140c482009-07-08 17:28:55 +0000635 isARMLowRegister(Reg) || Reg == ARM::LR) {
636 MF.getRegInfo().setPhysRegUsed(Reg);
637 AFI->setCSRegisterIsSpilled(Reg);
638 if (!isReservedReg(MF, Reg))
639 ExtraCSSpill = true;
640 break;
641 }
642 }
643 } else if (!UnspilledCS2GPRs.empty() &&
David Goodwinf1daf7d2009-07-08 23:10:31 +0000644 !AFI->isThumb1OnlyFunction()) {
David Goodwinc140c482009-07-08 17:28:55 +0000645 unsigned Reg = UnspilledCS2GPRs.front();
646 MF.getRegInfo().setPhysRegUsed(Reg);
647 AFI->setCSRegisterIsSpilled(Reg);
648 if (!isReservedReg(MF, Reg))
649 ExtraCSSpill = true;
650 }
651 }
652
653 // Estimate if we might need to scavenge a register at some point in order
654 // to materialize a stack offset. If so, either spill one additional
655 // callee-saved register or reserve a special spill slot to facilitate
656 // register scavenging.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000657 if (RS && !ExtraCSSpill && !AFI->isThumb1OnlyFunction()) {
David Goodwinc140c482009-07-08 17:28:55 +0000658 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chengee42fd32009-07-30 23:29:25 +0000659 if (estimateStackSize(MF, MFI) >= estimateRSStackSizeLimit(MF)) {
David Goodwinc140c482009-07-08 17:28:55 +0000660 // If any non-reserved CS register isn't spilled, just spill one or two
661 // extra. That should take care of it!
662 unsigned NumExtras = TargetAlign / 4;
663 SmallVector<unsigned, 2> Extras;
664 while (NumExtras && !UnspilledCS1GPRs.empty()) {
665 unsigned Reg = UnspilledCS1GPRs.back();
666 UnspilledCS1GPRs.pop_back();
667 if (!isReservedReg(MF, Reg)) {
668 Extras.push_back(Reg);
669 NumExtras--;
670 }
671 }
672 while (NumExtras && !UnspilledCS2GPRs.empty()) {
673 unsigned Reg = UnspilledCS2GPRs.back();
674 UnspilledCS2GPRs.pop_back();
675 if (!isReservedReg(MF, Reg)) {
676 Extras.push_back(Reg);
677 NumExtras--;
678 }
679 }
680 if (Extras.size() && NumExtras == 0) {
681 for (unsigned i = 0, e = Extras.size(); i != e; ++i) {
682 MF.getRegInfo().setPhysRegUsed(Extras[i]);
683 AFI->setCSRegisterIsSpilled(Extras[i]);
684 }
685 } else {
686 // Reserve a slot closest to SP or frame pointer.
Jim Grosbache11a8f52009-09-11 19:49:06 +0000687 const TargetRegisterClass *RC = ARM::GPRRegisterClass;
David Goodwinc140c482009-07-08 17:28:55 +0000688 RS->setScavengingFrameIndex(MFI->CreateStackObject(RC->getSize(),
689 RC->getAlignment()));
690 }
691 }
692 }
693 }
694
695 if (ForceLRSpill) {
696 MF.getRegInfo().setPhysRegUsed(ARM::LR);
697 AFI->setCSRegisterIsSpilled(ARM::LR);
698 AFI->setLRIsSpilledForFarJump(true);
699 }
700}
701
702unsigned ARMBaseRegisterInfo::getRARegister() const {
703 return ARM::LR;
704}
705
706unsigned ARMBaseRegisterInfo::getFrameRegister(MachineFunction &MF) const {
707 if (STI.isTargetDarwin() || hasFP(MF))
708 return FramePtr;
709 return ARM::SP;
710}
711
712unsigned ARMBaseRegisterInfo::getEHExceptionRegister() const {
Torok Edwinc23197a2009-07-14 16:55:14 +0000713 llvm_unreachable("What is the exception register");
David Goodwinc140c482009-07-08 17:28:55 +0000714 return 0;
715}
716
717unsigned ARMBaseRegisterInfo::getEHHandlerRegister() const {
Torok Edwinc23197a2009-07-14 16:55:14 +0000718 llvm_unreachable("What is the exception handler register");
David Goodwinc140c482009-07-08 17:28:55 +0000719 return 0;
720}
721
722int ARMBaseRegisterInfo::getDwarfRegNum(unsigned RegNum, bool isEH) const {
723 return ARMGenRegisterInfo::getDwarfRegNumFull(RegNum, 0);
724}
725
726unsigned ARMBaseRegisterInfo::getRegisterPairEven(unsigned Reg,
727 const MachineFunction &MF) const {
728 switch (Reg) {
729 default: break;
730 // Return 0 if either register of the pair is a special register.
731 // So no R12, etc.
732 case ARM::R1:
733 return ARM::R0;
734 case ARM::R3:
735 // FIXME!
David Goodwinf1daf7d2009-07-08 23:10:31 +0000736 return STI.isThumb1Only() ? 0 : ARM::R2;
David Goodwinc140c482009-07-08 17:28:55 +0000737 case ARM::R5:
738 return ARM::R4;
739 case ARM::R7:
740 return isReservedReg(MF, ARM::R7) ? 0 : ARM::R6;
741 case ARM::R9:
742 return isReservedReg(MF, ARM::R9) ? 0 :ARM::R8;
743 case ARM::R11:
744 return isReservedReg(MF, ARM::R11) ? 0 : ARM::R10;
745
746 case ARM::S1:
747 return ARM::S0;
748 case ARM::S3:
749 return ARM::S2;
750 case ARM::S5:
751 return ARM::S4;
752 case ARM::S7:
753 return ARM::S6;
754 case ARM::S9:
755 return ARM::S8;
756 case ARM::S11:
757 return ARM::S10;
758 case ARM::S13:
759 return ARM::S12;
760 case ARM::S15:
761 return ARM::S14;
762 case ARM::S17:
763 return ARM::S16;
764 case ARM::S19:
765 return ARM::S18;
766 case ARM::S21:
767 return ARM::S20;
768 case ARM::S23:
769 return ARM::S22;
770 case ARM::S25:
771 return ARM::S24;
772 case ARM::S27:
773 return ARM::S26;
774 case ARM::S29:
775 return ARM::S28;
776 case ARM::S31:
777 return ARM::S30;
778
779 case ARM::D1:
780 return ARM::D0;
781 case ARM::D3:
782 return ARM::D2;
783 case ARM::D5:
784 return ARM::D4;
785 case ARM::D7:
786 return ARM::D6;
787 case ARM::D9:
788 return ARM::D8;
789 case ARM::D11:
790 return ARM::D10;
791 case ARM::D13:
792 return ARM::D12;
793 case ARM::D15:
794 return ARM::D14;
Evan Cheng8295d992009-07-22 05:55:18 +0000795 case ARM::D17:
796 return ARM::D16;
797 case ARM::D19:
798 return ARM::D18;
799 case ARM::D21:
800 return ARM::D20;
801 case ARM::D23:
802 return ARM::D22;
803 case ARM::D25:
804 return ARM::D24;
805 case ARM::D27:
806 return ARM::D26;
807 case ARM::D29:
808 return ARM::D28;
809 case ARM::D31:
810 return ARM::D30;
David Goodwinc140c482009-07-08 17:28:55 +0000811 }
812
813 return 0;
814}
815
816unsigned ARMBaseRegisterInfo::getRegisterPairOdd(unsigned Reg,
817 const MachineFunction &MF) const {
818 switch (Reg) {
819 default: break;
820 // Return 0 if either register of the pair is a special register.
821 // So no R12, etc.
822 case ARM::R0:
823 return ARM::R1;
824 case ARM::R2:
825 // FIXME!
David Goodwinf1daf7d2009-07-08 23:10:31 +0000826 return STI.isThumb1Only() ? 0 : ARM::R3;
David Goodwinc140c482009-07-08 17:28:55 +0000827 case ARM::R4:
828 return ARM::R5;
829 case ARM::R6:
830 return isReservedReg(MF, ARM::R7) ? 0 : ARM::R7;
831 case ARM::R8:
832 return isReservedReg(MF, ARM::R9) ? 0 :ARM::R9;
833 case ARM::R10:
834 return isReservedReg(MF, ARM::R11) ? 0 : ARM::R11;
835
836 case ARM::S0:
837 return ARM::S1;
838 case ARM::S2:
839 return ARM::S3;
840 case ARM::S4:
841 return ARM::S5;
842 case ARM::S6:
843 return ARM::S7;
844 case ARM::S8:
845 return ARM::S9;
846 case ARM::S10:
847 return ARM::S11;
848 case ARM::S12:
849 return ARM::S13;
850 case ARM::S14:
851 return ARM::S15;
852 case ARM::S16:
853 return ARM::S17;
854 case ARM::S18:
855 return ARM::S19;
856 case ARM::S20:
857 return ARM::S21;
858 case ARM::S22:
859 return ARM::S23;
860 case ARM::S24:
861 return ARM::S25;
862 case ARM::S26:
863 return ARM::S27;
864 case ARM::S28:
865 return ARM::S29;
866 case ARM::S30:
867 return ARM::S31;
868
869 case ARM::D0:
870 return ARM::D1;
871 case ARM::D2:
872 return ARM::D3;
873 case ARM::D4:
874 return ARM::D5;
875 case ARM::D6:
876 return ARM::D7;
877 case ARM::D8:
878 return ARM::D9;
879 case ARM::D10:
880 return ARM::D11;
881 case ARM::D12:
882 return ARM::D13;
883 case ARM::D14:
884 return ARM::D15;
Evan Cheng8295d992009-07-22 05:55:18 +0000885 case ARM::D16:
886 return ARM::D17;
887 case ARM::D18:
888 return ARM::D19;
889 case ARM::D20:
890 return ARM::D21;
891 case ARM::D22:
892 return ARM::D23;
893 case ARM::D24:
894 return ARM::D25;
895 case ARM::D26:
896 return ARM::D27;
897 case ARM::D28:
898 return ARM::D29;
899 case ARM::D30:
900 return ARM::D31;
David Goodwinc140c482009-07-08 17:28:55 +0000901 }
902
903 return 0;
904}
905
David Goodwindb5a71a2009-07-08 18:31:39 +0000906/// emitLoadConstPool - Emits a load from constpool to materialize the
907/// specified immediate.
908void ARMBaseRegisterInfo::
909emitLoadConstPool(MachineBasicBlock &MBB,
910 MachineBasicBlock::iterator &MBBI,
David Goodwin77521f52009-07-08 20:28:28 +0000911 DebugLoc dl,
Evan Cheng37844532009-07-16 09:20:10 +0000912 unsigned DestReg, unsigned SubIdx, int Val,
David Goodwindb5a71a2009-07-08 18:31:39 +0000913 ARMCC::CondCodes Pred,
914 unsigned PredReg) const {
915 MachineFunction &MF = *MBB.getParent();
916 MachineConstantPool *ConstantPool = MF.getConstantPool();
Owen Anderson1d0be152009-08-13 21:58:54 +0000917 Constant *C =
918 ConstantInt::get(Type::getInt32Ty(MF.getFunction()->getContext()), Val);
David Goodwindb5a71a2009-07-08 18:31:39 +0000919 unsigned Idx = ConstantPool->getConstantPoolIndex(C, 4);
920
Evan Cheng37844532009-07-16 09:20:10 +0000921 BuildMI(MBB, MBBI, dl, TII.get(ARM::LDRcp))
922 .addReg(DestReg, getDefRegState(true), SubIdx)
David Goodwindb5a71a2009-07-08 18:31:39 +0000923 .addConstantPoolIndex(Idx)
924 .addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
925}
926
927bool ARMBaseRegisterInfo::
928requiresRegisterScavenging(const MachineFunction &MF) const {
929 return true;
930}
931
932// hasReservedCallFrame - Under normal circumstances, when a frame pointer is
933// not required, we reserve argument space for call sites in the function
934// immediately on entry to the current function. This eliminates the need for
935// add/sub sp brackets around call sites. Returns true if the call frame is
936// included as part of the stack frame.
937bool ARMBaseRegisterInfo::
938hasReservedCallFrame(MachineFunction &MF) const {
939 const MachineFrameInfo *FFI = MF.getFrameInfo();
940 unsigned CFSize = FFI->getMaxCallFrameSize();
941 // It's not always a good idea to include the call frame as part of the
942 // stack frame. ARM (especially Thumb) has small immediate offset to
943 // address the stack frame. So a large call frame can cause poor codegen
944 // and may even makes it impossible to scavenge a register.
945 if (CFSize >= ((1 << 12) - 1) / 2) // Half of imm12
946 return false;
947
948 return !MF.getFrameInfo()->hasVarSizedObjects();
949}
950
David Goodwindb5a71a2009-07-08 18:31:39 +0000951static void
Evan Cheng6495f632009-07-28 05:48:47 +0000952emitSPUpdate(bool isARM,
953 MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
954 DebugLoc dl, const ARMBaseInstrInfo &TII,
David Goodwindb5a71a2009-07-08 18:31:39 +0000955 int NumBytes,
956 ARMCC::CondCodes Pred = ARMCC::AL, unsigned PredReg = 0) {
Evan Cheng6495f632009-07-28 05:48:47 +0000957 if (isARM)
958 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
959 Pred, PredReg, TII);
960 else
961 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
962 Pred, PredReg, TII);
David Goodwindb5a71a2009-07-08 18:31:39 +0000963}
964
Evan Cheng6495f632009-07-28 05:48:47 +0000965
David Goodwindb5a71a2009-07-08 18:31:39 +0000966void ARMBaseRegisterInfo::
967eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
968 MachineBasicBlock::iterator I) const {
969 if (!hasReservedCallFrame(MF)) {
970 // If we have alloca, convert as follows:
971 // ADJCALLSTACKDOWN -> sub, sp, sp, amount
972 // ADJCALLSTACKUP -> add, sp, sp, amount
973 MachineInstr *Old = I;
974 DebugLoc dl = Old->getDebugLoc();
975 unsigned Amount = Old->getOperand(0).getImm();
976 if (Amount != 0) {
977 // We need to keep the stack aligned properly. To do this, we round the
978 // amount of space needed for the outgoing arguments up to the next
979 // alignment boundary.
980 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
981 Amount = (Amount+Align-1)/Align*Align;
982
Evan Cheng6495f632009-07-28 05:48:47 +0000983 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
984 assert(!AFI->isThumb1OnlyFunction() &&
985 "This eliminateCallFramePseudoInstr does not suppor Thumb1!");
986 bool isARM = !AFI->isThumbFunction();
987
David Goodwindb5a71a2009-07-08 18:31:39 +0000988 // Replace the pseudo instruction with a new instruction...
989 unsigned Opc = Old->getOpcode();
990 ARMCC::CondCodes Pred = (ARMCC::CondCodes)Old->getOperand(1).getImm();
Evan Cheng6495f632009-07-28 05:48:47 +0000991 // FIXME: Thumb2 version of ADJCALLSTACKUP and ADJCALLSTACKDOWN?
David Goodwindb5a71a2009-07-08 18:31:39 +0000992 if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) {
993 // Note: PredReg is operand 2 for ADJCALLSTACKDOWN.
994 unsigned PredReg = Old->getOperand(2).getReg();
Evan Cheng6495f632009-07-28 05:48:47 +0000995 emitSPUpdate(isARM, MBB, I, dl, TII, -Amount, Pred, PredReg);
David Goodwindb5a71a2009-07-08 18:31:39 +0000996 } else {
997 // Note: PredReg is operand 3 for ADJCALLSTACKUP.
998 unsigned PredReg = Old->getOperand(3).getReg();
999 assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP);
Evan Cheng6495f632009-07-28 05:48:47 +00001000 emitSPUpdate(isARM, MBB, I, dl, TII, Amount, Pred, PredReg);
David Goodwindb5a71a2009-07-08 18:31:39 +00001001 }
1002 }
1003 }
1004 MBB.erase(I);
1005}
1006
1007/// findScratchRegister - Find a 'free' ARM register. If register scavenger
1008/// is not being used, R12 is available. Otherwise, try for a call-clobbered
1009/// register first and then a spilled callee-saved register if that fails.
1010static
1011unsigned findScratchRegister(RegScavenger *RS, const TargetRegisterClass *RC,
1012 ARMFunctionInfo *AFI) {
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001013 unsigned Reg = RS ? RS->FindUnusedReg(RC) : (unsigned) ARM::R12;
Evan Cheng6495f632009-07-28 05:48:47 +00001014 assert(!AFI->isThumb1OnlyFunction());
David Goodwindb5a71a2009-07-08 18:31:39 +00001015 return Reg;
1016}
1017
Evan Cheng6495f632009-07-28 05:48:47 +00001018void
1019ARMBaseRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
1020 int SPAdj, RegScavenger *RS) const {
David Goodwindb5a71a2009-07-08 18:31:39 +00001021 unsigned i = 0;
1022 MachineInstr &MI = *II;
1023 MachineBasicBlock &MBB = *MI.getParent();
1024 MachineFunction &MF = *MBB.getParent();
Evan Cheng010b1b92009-08-15 02:05:35 +00001025 const MachineFrameInfo *MFI = MF.getFrameInfo();
David Goodwindb5a71a2009-07-08 18:31:39 +00001026 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6495f632009-07-28 05:48:47 +00001027 assert(!AFI->isThumb1OnlyFunction() &&
1028 "This eliminateFrameIndex does not suppor Thumb1!");
David Goodwindb5a71a2009-07-08 18:31:39 +00001029
1030 while (!MI.getOperand(i).isFI()) {
1031 ++i;
1032 assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
1033 }
1034
1035 unsigned FrameReg = ARM::SP;
1036 int FrameIndex = MI.getOperand(i).getIndex();
Evan Cheng010b1b92009-08-15 02:05:35 +00001037 int Offset = MFI->getObjectOffset(FrameIndex) + MFI->getStackSize() + SPAdj;
David Goodwindb5a71a2009-07-08 18:31:39 +00001038
1039 if (AFI->isGPRCalleeSavedArea1Frame(FrameIndex))
1040 Offset -= AFI->getGPRCalleeSavedArea1Offset();
1041 else if (AFI->isGPRCalleeSavedArea2Frame(FrameIndex))
1042 Offset -= AFI->getGPRCalleeSavedArea2Offset();
1043 else if (AFI->isDPRCalleeSavedAreaFrame(FrameIndex))
1044 Offset -= AFI->getDPRCalleeSavedAreaOffset();
Evan Cheng010b1b92009-08-15 02:05:35 +00001045 else if (hasFP(MF) && AFI->hasStackFrame()) {
1046 assert(SPAdj == 0 && "Unexpected stack offset!");
1047 // Use frame pointer to reference fixed objects unless this is a
1048 // frameless function,
David Goodwindb5a71a2009-07-08 18:31:39 +00001049 FrameReg = getFrameRegister(MF);
1050 Offset -= AFI->getFramePtrSpillOffset();
1051 }
1052
David Goodwin5ff58b52009-07-24 00:16:18 +00001053 // modify MI as necessary to handle as much of 'Offset' as possible
Evan Chengcdbb3f52009-08-27 01:23:50 +00001054 bool Done = false;
Evan Cheng6495f632009-07-28 05:48:47 +00001055 if (!AFI->isThumbFunction())
Evan Chengcdbb3f52009-08-27 01:23:50 +00001056 Done = rewriteARMFrameIndex(MI, i, FrameReg, Offset, TII);
Evan Cheng6495f632009-07-28 05:48:47 +00001057 else {
1058 assert(AFI->isThumb2Function());
Evan Chengcdbb3f52009-08-27 01:23:50 +00001059 Done = rewriteT2FrameIndex(MI, i, FrameReg, Offset, TII);
Evan Cheng6495f632009-07-28 05:48:47 +00001060 }
Evan Chengcdbb3f52009-08-27 01:23:50 +00001061 if (Done)
David Goodwin5ff58b52009-07-24 00:16:18 +00001062 return;
David Goodwindb5a71a2009-07-08 18:31:39 +00001063
1064 // If we get here, the immediate doesn't fit into the instruction. We folded
1065 // as much as possible above, handle the rest, providing a register that is
1066 // SP+LargeImm.
Daniel Dunbar19bb87d2009-08-28 08:08:22 +00001067 assert((Offset ||
1068 (MI.getDesc().TSFlags & ARMII::AddrModeMask) == ARMII::AddrMode4) &&
Evan Chengcdbb3f52009-08-27 01:23:50 +00001069 "This code isn't needed if offset already handled!");
David Goodwindb5a71a2009-07-08 18:31:39 +00001070
1071 // Insert a set of r12 with the full address: r12 = sp + offset
1072 // If the offset we have is too large to fit into the instruction, we need
1073 // to form it with a series of ADDri's. Do this by taking 8-bit chunks
1074 // out of 'Offset'.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001075 unsigned ScratchReg = findScratchRegister(RS, ARM::GPRRegisterClass, AFI);
David Goodwindb5a71a2009-07-08 18:31:39 +00001076 if (ScratchReg == 0)
1077 // No register is "free". Scavenge a register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001078 ScratchReg = RS->scavengeRegister(ARM::GPRRegisterClass, II, SPAdj);
David Goodwindb5a71a2009-07-08 18:31:39 +00001079 int PIdx = MI.findFirstPredOperandIdx();
1080 ARMCC::CondCodes Pred = (PIdx == -1)
1081 ? ARMCC::AL : (ARMCC::CondCodes)MI.getOperand(PIdx).getImm();
1082 unsigned PredReg = (PIdx == -1) ? 0 : MI.getOperand(PIdx+1).getReg();
Evan Chengcdbb3f52009-08-27 01:23:50 +00001083 if (Offset == 0)
1084 // Must be addrmode4.
1085 MI.getOperand(i).ChangeToRegister(FrameReg, false, false, false);
Evan Cheng6495f632009-07-28 05:48:47 +00001086 else {
Evan Chengcdbb3f52009-08-27 01:23:50 +00001087 if (!AFI->isThumbFunction())
1088 emitARMRegPlusImmediate(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg,
1089 Offset, Pred, PredReg, TII);
1090 else {
1091 assert(AFI->isThumb2Function());
1092 emitT2RegPlusImmediate(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg,
1093 Offset, Pred, PredReg, TII);
1094 }
1095 MI.getOperand(i).ChangeToRegister(ScratchReg, false, false, true);
Evan Cheng6495f632009-07-28 05:48:47 +00001096 }
David Goodwindb5a71a2009-07-08 18:31:39 +00001097}
1098
1099/// Move iterator pass the next bunch of callee save load / store ops for
1100/// the particular spill area (1: integer area 1, 2: integer area 2,
1101/// 3: fp area, 0: don't care).
1102static void movePastCSLoadStoreOps(MachineBasicBlock &MBB,
1103 MachineBasicBlock::iterator &MBBI,
David Goodwin5ff58b52009-07-24 00:16:18 +00001104 int Opc1, int Opc2, unsigned Area,
David Goodwindb5a71a2009-07-08 18:31:39 +00001105 const ARMSubtarget &STI) {
1106 while (MBBI != MBB.end() &&
David Goodwin5ff58b52009-07-24 00:16:18 +00001107 ((MBBI->getOpcode() == Opc1) || (MBBI->getOpcode() == Opc2)) &&
1108 MBBI->getOperand(1).isFI()) {
David Goodwindb5a71a2009-07-08 18:31:39 +00001109 if (Area != 0) {
1110 bool Done = false;
1111 unsigned Category = 0;
1112 switch (MBBI->getOperand(0).getReg()) {
1113 case ARM::R4: case ARM::R5: case ARM::R6: case ARM::R7:
1114 case ARM::LR:
1115 Category = 1;
1116 break;
1117 case ARM::R8: case ARM::R9: case ARM::R10: case ARM::R11:
1118 Category = STI.isTargetDarwin() ? 2 : 1;
1119 break;
1120 case ARM::D8: case ARM::D9: case ARM::D10: case ARM::D11:
1121 case ARM::D12: case ARM::D13: case ARM::D14: case ARM::D15:
1122 Category = 3;
1123 break;
1124 default:
1125 Done = true;
1126 break;
1127 }
1128 if (Done || Category != Area)
1129 break;
1130 }
1131
1132 ++MBBI;
1133 }
1134}
1135
1136void ARMBaseRegisterInfo::
1137emitPrologue(MachineFunction &MF) const {
1138 MachineBasicBlock &MBB = MF.front();
1139 MachineBasicBlock::iterator MBBI = MBB.begin();
1140 MachineFrameInfo *MFI = MF.getFrameInfo();
1141 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6495f632009-07-28 05:48:47 +00001142 assert(!AFI->isThumb1OnlyFunction() &&
1143 "This emitPrologue does not suppor Thumb1!");
1144 bool isARM = !AFI->isThumbFunction();
David Goodwindb5a71a2009-07-08 18:31:39 +00001145 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
1146 unsigned NumBytes = MFI->getStackSize();
1147 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
1148 DebugLoc dl = (MBBI != MBB.end() ?
1149 MBBI->getDebugLoc() : DebugLoc::getUnknownLoc());
1150
1151 // Determine the sizes of each callee-save spill areas and record which frame
1152 // belongs to which callee-save spill areas.
1153 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
1154 int FramePtrSpillFI = 0;
1155
1156 if (VARegSaveSize)
Evan Cheng6495f632009-07-28 05:48:47 +00001157 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -VARegSaveSize);
David Goodwindb5a71a2009-07-08 18:31:39 +00001158
1159 if (!AFI->hasStackFrame()) {
1160 if (NumBytes != 0)
Evan Cheng6495f632009-07-28 05:48:47 +00001161 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes);
David Goodwindb5a71a2009-07-08 18:31:39 +00001162 return;
1163 }
1164
1165 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1166 unsigned Reg = CSI[i].getReg();
1167 int FI = CSI[i].getFrameIdx();
1168 switch (Reg) {
1169 case ARM::R4:
1170 case ARM::R5:
1171 case ARM::R6:
1172 case ARM::R7:
1173 case ARM::LR:
1174 if (Reg == FramePtr)
1175 FramePtrSpillFI = FI;
1176 AFI->addGPRCalleeSavedArea1Frame(FI);
1177 GPRCS1Size += 4;
1178 break;
1179 case ARM::R8:
1180 case ARM::R9:
1181 case ARM::R10:
1182 case ARM::R11:
1183 if (Reg == FramePtr)
1184 FramePtrSpillFI = FI;
1185 if (STI.isTargetDarwin()) {
1186 AFI->addGPRCalleeSavedArea2Frame(FI);
1187 GPRCS2Size += 4;
1188 } else {
1189 AFI->addGPRCalleeSavedArea1Frame(FI);
1190 GPRCS1Size += 4;
1191 }
1192 break;
1193 default:
1194 AFI->addDPRCalleeSavedAreaFrame(FI);
1195 DPRCSSize += 8;
1196 }
1197 }
1198
1199 // Build the new SUBri to adjust SP for integer callee-save spill area 1.
Evan Cheng6495f632009-07-28 05:48:47 +00001200 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -GPRCS1Size);
Evan Cheng5732ca02009-07-27 03:14:20 +00001201 movePastCSLoadStoreOps(MBB, MBBI, ARM::STR, ARM::t2STRi12, 1, STI);
David Goodwindb5a71a2009-07-08 18:31:39 +00001202
1203 // Darwin ABI requires FP to point to the stack slot that contains the
1204 // previous FP.
1205 if (STI.isTargetDarwin() || hasFP(MF)) {
Evan Cheng6495f632009-07-28 05:48:47 +00001206 unsigned ADDriOpc = !AFI->isThumbFunction() ? ARM::ADDri : ARM::t2ADDri;
David Goodwindb5a71a2009-07-08 18:31:39 +00001207 MachineInstrBuilder MIB =
Evan Cheng6495f632009-07-28 05:48:47 +00001208 BuildMI(MBB, MBBI, dl, TII.get(ADDriOpc), FramePtr)
David Goodwindb5a71a2009-07-08 18:31:39 +00001209 .addFrameIndex(FramePtrSpillFI).addImm(0);
1210 AddDefaultCC(AddDefaultPred(MIB));
1211 }
1212
1213 // Build the new SUBri to adjust SP for integer callee-save spill area 2.
Evan Cheng6495f632009-07-28 05:48:47 +00001214 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -GPRCS2Size);
David Goodwindb5a71a2009-07-08 18:31:39 +00001215
1216 // Build the new SUBri to adjust SP for FP callee-save spill area.
Evan Cheng5732ca02009-07-27 03:14:20 +00001217 movePastCSLoadStoreOps(MBB, MBBI, ARM::STR, ARM::t2STRi12, 2, STI);
Evan Cheng6495f632009-07-28 05:48:47 +00001218 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -DPRCSSize);
David Goodwindb5a71a2009-07-08 18:31:39 +00001219
1220 // Determine starting offsets of spill areas.
1221 unsigned DPRCSOffset = NumBytes - (GPRCS1Size + GPRCS2Size + DPRCSSize);
1222 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
1223 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
1224 AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) + NumBytes);
1225 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
1226 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
1227 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
1228
1229 NumBytes = DPRCSOffset;
1230 if (NumBytes) {
1231 // Insert it after all the callee-save spills.
Evan Chengb74bb1a2009-07-24 00:53:56 +00001232 movePastCSLoadStoreOps(MBB, MBBI, ARM::FSTD, 0, 3, STI);
Evan Cheng6495f632009-07-28 05:48:47 +00001233 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes);
David Goodwindb5a71a2009-07-08 18:31:39 +00001234 }
1235
1236 if (STI.isTargetELF() && hasFP(MF)) {
1237 MFI->setOffsetAdjustment(MFI->getOffsetAdjustment() -
1238 AFI->getFramePtrSpillOffset());
1239 }
1240
1241 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
1242 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
1243 AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
1244}
1245
1246static bool isCalleeSavedRegister(unsigned Reg, const unsigned *CSRegs) {
1247 for (unsigned i = 0; CSRegs[i]; ++i)
1248 if (Reg == CSRegs[i])
1249 return true;
1250 return false;
1251}
1252
David Goodwin77521f52009-07-08 20:28:28 +00001253static bool isCSRestore(MachineInstr *MI,
Jim Grosbach764ab522009-08-11 15:33:49 +00001254 const ARMBaseInstrInfo &TII,
David Goodwin77521f52009-07-08 20:28:28 +00001255 const unsigned *CSRegs) {
Evan Chengb74bb1a2009-07-24 00:53:56 +00001256 return ((MI->getOpcode() == (int)ARM::FLDD ||
Evan Cheng5732ca02009-07-27 03:14:20 +00001257 MI->getOpcode() == (int)ARM::LDR ||
1258 MI->getOpcode() == (int)ARM::t2LDRi12) &&
David Goodwindb5a71a2009-07-08 18:31:39 +00001259 MI->getOperand(1).isFI() &&
1260 isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs));
1261}
1262
1263void ARMBaseRegisterInfo::
Evan Cheng293f8d92009-07-27 18:31:40 +00001264emitEpilogue(MachineFunction &MF, MachineBasicBlock &MBB) const {
David Goodwindb5a71a2009-07-08 18:31:39 +00001265 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng5ca53a72009-07-27 18:20:05 +00001266 assert(MBBI->getDesc().isReturn() &&
David Goodwindb5a71a2009-07-08 18:31:39 +00001267 "Can only insert epilog into returning blocks");
1268 DebugLoc dl = MBBI->getDebugLoc();
1269 MachineFrameInfo *MFI = MF.getFrameInfo();
1270 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6495f632009-07-28 05:48:47 +00001271 assert(!AFI->isThumb1OnlyFunction() &&
1272 "This emitEpilogue does not suppor Thumb1!");
1273 bool isARM = !AFI->isThumbFunction();
1274
David Goodwindb5a71a2009-07-08 18:31:39 +00001275 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
1276 int NumBytes = (int)MFI->getStackSize();
1277
1278 if (!AFI->hasStackFrame()) {
1279 if (NumBytes != 0)
Evan Cheng6495f632009-07-28 05:48:47 +00001280 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes);
David Goodwindb5a71a2009-07-08 18:31:39 +00001281 } else {
1282 // Unwind MBBI to point to first LDR / FLDD.
1283 const unsigned *CSRegs = getCalleeSavedRegs();
1284 if (MBBI != MBB.begin()) {
1285 do
1286 --MBBI;
David Goodwin77521f52009-07-08 20:28:28 +00001287 while (MBBI != MBB.begin() && isCSRestore(MBBI, TII, CSRegs));
1288 if (!isCSRestore(MBBI, TII, CSRegs))
David Goodwindb5a71a2009-07-08 18:31:39 +00001289 ++MBBI;
1290 }
1291
1292 // Move SP to start of FP callee save spill area.
1293 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
1294 AFI->getGPRCalleeSavedArea2Size() +
1295 AFI->getDPRCalleeSavedAreaSize());
1296
1297 // Darwin ABI requires FP to point to the stack slot that contains the
1298 // previous FP.
Evan Cheng010b1b92009-08-15 02:05:35 +00001299 bool HasFP = hasFP(MF);
1300 if ((STI.isTargetDarwin() && NumBytes) || HasFP) {
David Goodwindb5a71a2009-07-08 18:31:39 +00001301 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
1302 // Reset SP based on frame pointer only if the stack frame extends beyond
1303 // frame pointer stack slot or target is ELF and the function has FP.
Evan Cheng010b1b92009-08-15 02:05:35 +00001304 if (HasFP ||
1305 AFI->getGPRCalleeSavedArea2Size() ||
David Goodwindb5a71a2009-07-08 18:31:39 +00001306 AFI->getDPRCalleeSavedAreaSize() ||
Evan Cheng010b1b92009-08-15 02:05:35 +00001307 AFI->getDPRCalleeSavedAreaOffset()) {
Evan Cheng6495f632009-07-28 05:48:47 +00001308 if (NumBytes) {
Evan Cheng86198642009-08-07 00:34:42 +00001309 if (isARM)
1310 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, FramePtr, -NumBytes,
1311 ARMCC::AL, 0, TII);
1312 else
1313 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::SP, FramePtr, -NumBytes,
1314 ARMCC::AL, 0, TII);
Evan Cheng6495f632009-07-28 05:48:47 +00001315 } else {
1316 // Thumb2 or ARM.
Jim Grosbach764ab522009-08-11 15:33:49 +00001317 if (isARM)
Evan Cheng052053b2009-08-10 05:49:43 +00001318 BuildMI(MBB, MBBI, dl, TII.get(ARM::MOVr), ARM::SP)
1319 .addReg(FramePtr)
1320 .addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
1321 else
1322 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr), ARM::SP)
1323 .addReg(FramePtr);
Evan Cheng6495f632009-07-28 05:48:47 +00001324 }
David Goodwindb5a71a2009-07-08 18:31:39 +00001325 }
Evan Cheng6495f632009-07-28 05:48:47 +00001326 } else if (NumBytes)
1327 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes);
David Goodwindb5a71a2009-07-08 18:31:39 +00001328
1329 // Move SP to start of integer callee save spill area 2.
Evan Chengb74bb1a2009-07-24 00:53:56 +00001330 movePastCSLoadStoreOps(MBB, MBBI, ARM::FLDD, 0, 3, STI);
Evan Cheng6495f632009-07-28 05:48:47 +00001331 emitSPUpdate(isARM, MBB, MBBI, dl, TII, AFI->getDPRCalleeSavedAreaSize());
David Goodwindb5a71a2009-07-08 18:31:39 +00001332
1333 // Move SP to start of integer callee save spill area 1.
Evan Cheng5732ca02009-07-27 03:14:20 +00001334 movePastCSLoadStoreOps(MBB, MBBI, ARM::LDR, ARM::t2LDRi12, 2, STI);
Evan Cheng6495f632009-07-28 05:48:47 +00001335 emitSPUpdate(isARM, MBB, MBBI, dl, TII, AFI->getGPRCalleeSavedArea2Size());
David Goodwindb5a71a2009-07-08 18:31:39 +00001336
1337 // Move SP to SP upon entry to the function.
Evan Cheng5732ca02009-07-27 03:14:20 +00001338 movePastCSLoadStoreOps(MBB, MBBI, ARM::LDR, ARM::t2LDRi12, 1, STI);
Evan Cheng6495f632009-07-28 05:48:47 +00001339 emitSPUpdate(isARM, MBB, MBBI, dl, TII, AFI->getGPRCalleeSavedArea1Size());
David Goodwindb5a71a2009-07-08 18:31:39 +00001340 }
1341
1342 if (VARegSaveSize)
Evan Cheng6495f632009-07-28 05:48:47 +00001343 emitSPUpdate(isARM, MBB, MBBI, dl, TII, VARegSaveSize);
David Goodwindb5a71a2009-07-08 18:31:39 +00001344}
1345
David Goodwinc140c482009-07-08 17:28:55 +00001346#include "ARMGenRegisterInfo.inc"