blob: 31861e68993da1830af979abc7ab57c7d5c10c19 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
23#include "llvm/CallingConv.h"
24#include "llvm/Constants.h"
Evan Cheng27707472007-03-16 08:43:56 +000025#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000026#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/GlobalValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000034#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/ADT/VectorExtras.h"
Evan Chengb01fad62007-03-12 23:30:29 +000036#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037using namespace llvm;
38
39ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
40 : TargetLowering(TM), ARMPCLabelIndex(0) {
41 Subtarget = &TM.getSubtarget<ARMSubtarget>();
42
Evan Chengb1df8f22007-04-27 08:15:43 +000043 if (Subtarget->isTargetDarwin()) {
44 // Don't have these.
45 setLibcallName(RTLIB::UINTTOFP_I64_F32, NULL);
46 setLibcallName(RTLIB::UINTTOFP_I64_F64, NULL);
Evan Chenga8e29892007-01-19 07:51:42 +000047
Evan Chengb1df8f22007-04-27 08:15:43 +000048 // Uses VFP for Thumb libfuncs if available.
49 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
50 // Single-precision floating-point arithmetic.
51 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
52 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
53 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
54 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000055
Evan Chengb1df8f22007-04-27 08:15:43 +000056 // Double-precision floating-point arithmetic.
57 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
58 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
59 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
60 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +000061
Evan Chengb1df8f22007-04-27 08:15:43 +000062 // Single-precision comparisons.
63 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
64 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
65 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
66 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
67 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
68 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
69 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
70 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000071
Evan Chengb1df8f22007-04-27 08:15:43 +000072 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
73 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
74 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
75 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
76 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
77 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
78 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
79 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +000080
Evan Chengb1df8f22007-04-27 08:15:43 +000081 // Double-precision comparisons.
82 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
83 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
84 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
85 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
86 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
87 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
88 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
89 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000090
Evan Chengb1df8f22007-04-27 08:15:43 +000091 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
92 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
93 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
94 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
95 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
96 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
97 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
98 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +000099
Evan Chengb1df8f22007-04-27 08:15:43 +0000100 // Floating-point to integer conversions.
101 // i64 conversions are done via library routines even when generating VFP
102 // instructions, so use the same ones.
103 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
104 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
105 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
106 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Chengb1df8f22007-04-27 08:15:43 +0000108 // Conversions between floating types.
109 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
110 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
111
112 // Integer to floating-point conversions.
113 // i64 conversions are done via library routines even when generating VFP
114 // instructions, so use the same ones.
115 // FIXME: There appears to be some naming inconsistency in ARM libgcc: e.g.
116 // __floatunsidf vs. __floatunssidfvfp.
117 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
118 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
119 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
120 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
121 }
Evan Chenga8e29892007-01-19 07:51:42 +0000122 }
123
124 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
Evan Chengb6ab2542007-01-31 08:40:13 +0000125 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000126 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
127 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Chris Lattnerddf89562008-01-17 19:59:44 +0000128
129 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000130 }
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000131 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000132
133 // ARM does not have f32 extending load.
134 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
135
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000136 // ARM does not have i1 sign extending load.
137 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
138
Evan Chenga8e29892007-01-19 07:51:42 +0000139 // ARM supports all 4 flavors of integer indexed load / store.
140 for (unsigned im = (unsigned)ISD::PRE_INC;
141 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
142 setIndexedLoadAction(im, MVT::i1, Legal);
143 setIndexedLoadAction(im, MVT::i8, Legal);
144 setIndexedLoadAction(im, MVT::i16, Legal);
145 setIndexedLoadAction(im, MVT::i32, Legal);
146 setIndexedStoreAction(im, MVT::i1, Legal);
147 setIndexedStoreAction(im, MVT::i8, Legal);
148 setIndexedStoreAction(im, MVT::i16, Legal);
149 setIndexedStoreAction(im, MVT::i32, Legal);
150 }
151
152 // i64 operation support.
153 if (Subtarget->isThumb()) {
154 setOperationAction(ISD::MUL, MVT::i64, Expand);
155 setOperationAction(ISD::MULHU, MVT::i32, Expand);
156 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000157 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
158 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000159 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000160 setOperationAction(ISD::MUL, MVT::i64, Expand);
161 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000162 if (!Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000163 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000164 }
165 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
166 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
167 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
168 setOperationAction(ISD::SRL, MVT::i64, Custom);
169 setOperationAction(ISD::SRA, MVT::i64, Custom);
170
171 // ARM does not have ROTL.
172 setOperationAction(ISD::ROTL, MVT::i32, Expand);
173 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
174 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Evan Chengb0636152007-02-01 23:34:03 +0000175 if (!Subtarget->hasV5TOps() || Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000176 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
177
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000178 // Only ARMv6 has BSWAP.
179 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000180 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000181
Evan Chenga8e29892007-01-19 07:51:42 +0000182 // These are expanded into libcalls.
183 setOperationAction(ISD::SDIV, MVT::i32, Expand);
184 setOperationAction(ISD::UDIV, MVT::i32, Expand);
185 setOperationAction(ISD::SREM, MVT::i32, Expand);
186 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000187 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
188 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000189
190 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000191 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000192 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000193
194 setOperationAction(ISD::RET, MVT::Other, Custom);
195 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
196 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000197 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Evan Chenga8e29892007-01-19 07:51:42 +0000200 // Use the default implementation.
Nate Begeman48a65512008-02-04 21:44:06 +0000201 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000202 setOperationAction(ISD::VAARG , MVT::Other, Expand);
203 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
204 setOperationAction(ISD::VAEND , MVT::Other, Expand);
205 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
206 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000208 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000209
210 if (!Subtarget->hasV6Ops()) {
211 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
212 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
213 }
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
215
Evan Chengb6ab2542007-01-31 08:40:13 +0000216 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000217 // Turn f64->i64 into FMRRD iff target supports vfp2.
218 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000219
220 // We want to custom lower some of our intrinsics.
221 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223 setOperationAction(ISD::SETCC , MVT::i32, Expand);
224 setOperationAction(ISD::SETCC , MVT::f32, Expand);
225 setOperationAction(ISD::SETCC , MVT::f64, Expand);
226 setOperationAction(ISD::SELECT , MVT::i32, Expand);
227 setOperationAction(ISD::SELECT , MVT::f32, Expand);
228 setOperationAction(ISD::SELECT , MVT::f64, Expand);
229 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
230 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
231 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
232
233 setOperationAction(ISD::BRCOND , MVT::Other, Expand);
234 setOperationAction(ISD::BR_CC , MVT::i32, Custom);
235 setOperationAction(ISD::BR_CC , MVT::f32, Custom);
236 setOperationAction(ISD::BR_CC , MVT::f64, Custom);
237 setOperationAction(ISD::BR_JT , MVT::Other, Custom);
238
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000239 // We don't support sin/cos/fmod/copysign/pow
Evan Chenga8e29892007-01-19 07:51:42 +0000240 setOperationAction(ISD::FSIN , MVT::f64, Expand);
241 setOperationAction(ISD::FSIN , MVT::f32, Expand);
242 setOperationAction(ISD::FCOS , MVT::f32, Expand);
243 setOperationAction(ISD::FCOS , MVT::f64, Expand);
244 setOperationAction(ISD::FREM , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f32, Expand);
Evan Cheng110cf482008-04-01 01:50:16 +0000246 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
247 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
248 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
249 }
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000250 setOperationAction(ISD::FPOW , MVT::f64, Expand);
251 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000252
253 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
Evan Cheng110cf482008-04-01 01:50:16 +0000254 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
255 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
256 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
258 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
259 }
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000261 // We have target-specific dag combine patterns for the following nodes:
262 // ARMISD::FMRRD - No need to call setTargetDAGCombine
263
Evan Chenga8e29892007-01-19 07:51:42 +0000264 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000265 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000266 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000267 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000268
269 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chenga8e29892007-01-19 07:51:42 +0000270}
271
272
273const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
274 switch (Opcode) {
275 default: return 0;
276 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000277 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
278 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000279 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000280 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
281 case ARMISD::tCALL: return "ARMISD::tCALL";
282 case ARMISD::BRCOND: return "ARMISD::BRCOND";
283 case ARMISD::BR_JT: return "ARMISD::BR_JT";
284 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
285 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
286 case ARMISD::CMP: return "ARMISD::CMP";
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000287 case ARMISD::CMPNZ: return "ARMISD::CMPNZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000288 case ARMISD::CMPFP: return "ARMISD::CMPFP";
289 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
290 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
291 case ARMISD::CMOV: return "ARMISD::CMOV";
292 case ARMISD::CNEG: return "ARMISD::CNEG";
293
294 case ARMISD::FTOSI: return "ARMISD::FTOSI";
295 case ARMISD::FTOUI: return "ARMISD::FTOUI";
296 case ARMISD::SITOF: return "ARMISD::SITOF";
297 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000298
299 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
300 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
301 case ARMISD::RRX: return "ARMISD::RRX";
302
303 case ARMISD::FMRRD: return "ARMISD::FMRRD";
304 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000305
306 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Evan Chenga8e29892007-01-19 07:51:42 +0000307 }
308}
309
310//===----------------------------------------------------------------------===//
311// Lowering Code
312//===----------------------------------------------------------------------===//
313
314
315/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
316static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
317 switch (CC) {
318 default: assert(0 && "Unknown condition code!");
319 case ISD::SETNE: return ARMCC::NE;
320 case ISD::SETEQ: return ARMCC::EQ;
321 case ISD::SETGT: return ARMCC::GT;
322 case ISD::SETGE: return ARMCC::GE;
323 case ISD::SETLT: return ARMCC::LT;
324 case ISD::SETLE: return ARMCC::LE;
325 case ISD::SETUGT: return ARMCC::HI;
326 case ISD::SETUGE: return ARMCC::HS;
327 case ISD::SETULT: return ARMCC::LO;
328 case ISD::SETULE: return ARMCC::LS;
329 }
330}
331
332/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
333/// returns true if the operands should be inverted to form the proper
334/// comparison.
335static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
336 ARMCC::CondCodes &CondCode2) {
337 bool Invert = false;
338 CondCode2 = ARMCC::AL;
339 switch (CC) {
340 default: assert(0 && "Unknown FP condition!");
341 case ISD::SETEQ:
342 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
343 case ISD::SETGT:
344 case ISD::SETOGT: CondCode = ARMCC::GT; break;
345 case ISD::SETGE:
346 case ISD::SETOGE: CondCode = ARMCC::GE; break;
347 case ISD::SETOLT: CondCode = ARMCC::MI; break;
348 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
349 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
350 case ISD::SETO: CondCode = ARMCC::VC; break;
351 case ISD::SETUO: CondCode = ARMCC::VS; break;
352 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
353 case ISD::SETUGT: CondCode = ARMCC::HI; break;
354 case ISD::SETUGE: CondCode = ARMCC::PL; break;
355 case ISD::SETLT:
356 case ISD::SETULT: CondCode = ARMCC::LT; break;
357 case ISD::SETLE:
358 case ISD::SETULE: CondCode = ARMCC::LE; break;
359 case ISD::SETNE:
360 case ISD::SETUNE: CondCode = ARMCC::NE; break;
361 }
362 return Invert;
363}
364
365static void
Duncan Sands83ec4b62008-06-06 12:08:01 +0000366HowToPassArgument(MVT ObjectVT, unsigned NumGPRs,
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000367 unsigned StackOffset, unsigned &NeededGPRs,
368 unsigned &NeededStackSize, unsigned &GPRPad,
Duncan Sands276dcbd2008-03-21 09:14:45 +0000369 unsigned &StackPad, ISD::ArgFlagsTy Flags) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000370 NeededStackSize = 0;
371 NeededGPRs = 0;
372 StackPad = 0;
373 GPRPad = 0;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000374 unsigned align = Flags.getOrigAlign();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000375 GPRPad = NumGPRs % ((align + 3)/4);
376 StackPad = StackOffset % align;
377 unsigned firstGPR = NumGPRs + GPRPad;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000378 switch (ObjectVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000379 default: assert(0 && "Unhandled argument type!");
380 case MVT::i32:
381 case MVT::f32:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000382 if (firstGPR < 4)
383 NeededGPRs = 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000384 else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000385 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000386 break;
387 case MVT::i64:
388 case MVT::f64:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000389 if (firstGPR < 3)
390 NeededGPRs = 2;
391 else if (firstGPR == 3) {
392 NeededGPRs = 1;
393 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000394 } else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000395 NeededStackSize = 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000396 }
397}
398
Evan Chengfc403422007-02-03 08:53:01 +0000399/// LowerCALL - Lowering a ISD::CALL node into a callseq_start <-
400/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
401/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +0000402SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Dan Gohman095cc292008-09-13 01:54:27 +0000403 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
404 MVT RetVT = TheCall->getRetValType(0);
405 SDValue Chain = TheCall->getChain();
406 unsigned CallConv = TheCall->getCallingConv();
Evan Chenga8e29892007-01-19 07:51:42 +0000407 assert((CallConv == CallingConv::C ||
Evan Chenga8e29892007-01-19 07:51:42 +0000408 CallConv == CallingConv::Fast) && "unknown calling convention");
Dan Gohman095cc292008-09-13 01:54:27 +0000409 SDValue Callee = TheCall->getCallee();
410 unsigned NumOps = TheCall->getNumArgs();
Evan Chenga8e29892007-01-19 07:51:42 +0000411 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
412 unsigned NumGPRs = 0; // GPRs used for parameter passing.
413
414 // Count how many bytes are to be pushed on the stack.
415 unsigned NumBytes = 0;
416
417 // Add up all the space actually used.
418 for (unsigned i = 0; i < NumOps; ++i) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000419 unsigned ObjSize;
420 unsigned ObjGPRs;
421 unsigned StackPad;
422 unsigned GPRPad;
Dan Gohman095cc292008-09-13 01:54:27 +0000423 MVT ObjectVT = TheCall->getArg(i).getValueType();
424 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000425 HowToPassArgument(ObjectVT, NumGPRs, NumBytes, ObjGPRs, ObjSize,
426 GPRPad, StackPad, Flags);
427 NumBytes += ObjSize + StackPad;
428 NumGPRs += ObjGPRs + GPRPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000429 }
430
431 // Adjust the stack pointer for the new arguments...
432 // These operations are automatically eliminated by the prolog/epilog pass
433 Chain = DAG.getCALLSEQ_START(Chain,
434 DAG.getConstant(NumBytes, MVT::i32));
435
Dan Gohman475871a2008-07-27 21:46:04 +0000436 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000437
438 static const unsigned GPRArgRegs[] = {
439 ARM::R0, ARM::R1, ARM::R2, ARM::R3
440 };
441
442 NumGPRs = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000443 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
444 std::vector<SDValue> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000445 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +0000446 SDValue Arg = TheCall->getArg(i);
447 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000448 MVT ArgVT = Arg.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +0000449
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000450 unsigned ObjSize;
451 unsigned ObjGPRs;
452 unsigned GPRPad;
453 unsigned StackPad;
454 HowToPassArgument(ArgVT, NumGPRs, ArgOffset, ObjGPRs,
455 ObjSize, GPRPad, StackPad, Flags);
456 NumGPRs += GPRPad;
457 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000458 if (ObjGPRs > 0) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000459 switch (ArgVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000460 default: assert(0 && "Unexpected ValueType for argument!");
461 case MVT::i32:
462 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Arg));
463 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000464 case MVT::f32:
Evan Chenga8e29892007-01-19 07:51:42 +0000465 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs],
466 DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg)));
467 break;
468 case MVT::i64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000469 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000470 DAG.getConstant(0, getPointerTy()));
Dan Gohman475871a2008-07-27 21:46:04 +0000471 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000472 DAG.getConstant(1, getPointerTy()));
473 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Lo));
474 if (ObjGPRs == 2)
475 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1], Hi));
476 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000477 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000478 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
479 MemOpChains.push_back(DAG.getStore(Chain, Hi, PtrOff, NULL, 0));
480 }
481 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000482 }
Evan Chenga8e29892007-01-19 07:51:42 +0000483 case MVT::f64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000484 SDValue Cvt = DAG.getNode(ARMISD::FMRRD,
Evan Chenga8e29892007-01-19 07:51:42 +0000485 DAG.getVTList(MVT::i32, MVT::i32),
486 &Arg, 1);
487 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Cvt));
488 if (ObjGPRs == 2)
489 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1],
490 Cvt.getValue(1)));
491 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000492 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000493 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
494 MemOpChains.push_back(DAG.getStore(Chain, Cvt.getValue(1), PtrOff,
495 NULL, 0));
496 }
497 break;
498 }
499 }
500 } else {
501 assert(ObjSize != 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000502 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000503 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
504 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
505 }
506
507 NumGPRs += ObjGPRs;
508 ArgOffset += ObjSize;
509 }
510
511 if (!MemOpChains.empty())
512 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
513 &MemOpChains[0], MemOpChains.size());
514
515 // Build a sequence of copy-to-reg nodes chained together with token chain
516 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000517 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000518 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
519 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
520 InFlag);
521 InFlag = Chain.getValue(1);
522 }
523
Bill Wendling056292f2008-09-16 21:48:12 +0000524 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
525 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
526 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000527 bool isDirect = false;
528 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000529 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000530 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
531 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000532 isDirect = true;
Reid Spencer5cbf9852007-01-30 20:08:39 +0000533 bool isExt = (GV->isDeclaration() || GV->hasWeakLinkage() ||
Evan Chenga8e29892007-01-19 07:51:42 +0000534 GV->hasLinkOnceLinkage());
Evan Cheng970a4192007-01-19 19:28:01 +0000535 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000536 getTargetMachine().getRelocationModel() != Reloc::Static;
537 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000538 // ARM call to a local ARM function is predicable.
539 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000540 // tBX takes a register source operand.
541 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
542 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
543 ARMCP::CPStub, 4);
Dan Gohman475871a2008-07-27 21:46:04 +0000544 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
Evan Chengc60e76d2007-01-30 20:37:08 +0000545 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
546 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000547 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chengc60e76d2007-01-30 20:37:08 +0000548 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
549 } else
550 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000551 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000552 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000553 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000554 getTargetMachine().getRelocationModel() != Reloc::Static;
555 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000556 // tBX takes a register source operand.
557 const char *Sym = S->getSymbol();
558 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
559 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
560 ARMCP::CPStub, 4);
Dan Gohman475871a2008-07-27 21:46:04 +0000561 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
Evan Chengc60e76d2007-01-30 20:37:08 +0000562 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
563 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000564 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chengc60e76d2007-01-30 20:37:08 +0000565 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
566 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000567 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000568 }
569
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000570 // FIXME: handle tail calls differently.
571 unsigned CallOpc;
572 if (Subtarget->isThumb()) {
573 if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc))
574 CallOpc = ARMISD::CALL_NOLINK;
575 else
576 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
577 } else {
578 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000579 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
580 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000581 }
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000582 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb()) {
583 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000584 Chain = DAG.getCopyToReg(Chain, ARM::LR,
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000585 DAG.getNode(ISD::UNDEF, MVT::i32), InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000586 InFlag = Chain.getValue(1);
587 }
588
Dan Gohman475871a2008-07-27 21:46:04 +0000589 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +0000590 Ops.push_back(Chain);
591 Ops.push_back(Callee);
592
593 // Add argument registers to the end of the list so that they are known live
594 // into the call.
595 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
596 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
597 RegsToPass[i].second.getValueType()));
598
Gabor Greifba36cb52008-08-28 21:40:38 +0000599 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +0000600 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +0000601 // Returns a chain and a flag for retval copy to use.
602 Chain = DAG.getNode(CallOpc, DAG.getVTList(MVT::Other, MVT::Flag),
603 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +0000604 InFlag = Chain.getValue(1);
605
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000606 Chain = DAG.getCALLSEQ_END(Chain,
607 DAG.getConstant(NumBytes, MVT::i32),
608 DAG.getConstant(0, MVT::i32),
609 InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000610 if (RetVT != MVT::Other)
611 InFlag = Chain.getValue(1);
612
Dan Gohman475871a2008-07-27 21:46:04 +0000613 std::vector<SDValue> ResultVals;
Evan Chenga8e29892007-01-19 07:51:42 +0000614
615 // If the call has results, copy the values out of the ret val registers.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000616 switch (RetVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000617 default: assert(0 && "Unexpected ret value!");
618 case MVT::Other:
619 break;
620 case MVT::i32:
621 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
622 ResultVals.push_back(Chain.getValue(0));
Dan Gohman095cc292008-09-13 01:54:27 +0000623 if (TheCall->getNumRetVals() > 1 &&
624 TheCall->getRetValType(1) == MVT::i32) {
Evan Chenga8e29892007-01-19 07:51:42 +0000625 // Returns a i64 value.
626 Chain = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32,
627 Chain.getValue(2)).getValue(1);
628 ResultVals.push_back(Chain.getValue(0));
Evan Chenga8e29892007-01-19 07:51:42 +0000629 }
Evan Chenga8e29892007-01-19 07:51:42 +0000630 break;
631 case MVT::f32:
632 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
633 ResultVals.push_back(DAG.getNode(ISD::BIT_CONVERT, MVT::f32,
634 Chain.getValue(0)));
Evan Chenga8e29892007-01-19 07:51:42 +0000635 break;
636 case MVT::f64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000637 SDValue Lo = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
638 SDValue Hi = DAG.getCopyFromReg(Lo, ARM::R1, MVT::i32, Lo.getValue(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000639 ResultVals.push_back(DAG.getNode(ARMISD::FMDRR, MVT::f64, Lo, Hi));
Evan Chenga8e29892007-01-19 07:51:42 +0000640 break;
641 }
642 }
643
Evan Chenga8e29892007-01-19 07:51:42 +0000644 if (ResultVals.empty())
645 return Chain;
646
647 ResultVals.push_back(Chain);
Dan Gohman475871a2008-07-27 21:46:04 +0000648 SDValue Res = DAG.getMergeValues(&ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +0000649 return Res.getValue(Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +0000650}
651
Dan Gohman475871a2008-07-27 21:46:04 +0000652static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
653 SDValue Copy;
654 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000655 switch(Op.getNumOperands()) {
656 default:
657 assert(0 && "Do not know how to return this many arguments!");
658 abort();
659 case 1: {
Dan Gohman475871a2008-07-27 21:46:04 +0000660 SDValue LR = DAG.getRegister(ARM::LR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000661 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
662 }
663 case 3:
664 Op = Op.getOperand(1);
665 if (Op.getValueType() == MVT::f32) {
666 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
667 } else if (Op.getValueType() == MVT::f64) {
Chris Lattner65a33232007-10-18 06:17:07 +0000668 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
669 // available.
670 Op = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32), &Op,1);
Dan Gohman475871a2008-07-27 21:46:04 +0000671 SDValue Sign = DAG.getConstant(0, MVT::i32);
Chris Lattner65a33232007-10-18 06:17:07 +0000672 return DAG.getNode(ISD::RET, MVT::Other, Chain, Op, Sign,
673 Op.getValue(1), Sign);
Evan Chenga8e29892007-01-19 07:51:42 +0000674 }
Dan Gohman475871a2008-07-27 21:46:04 +0000675 Copy = DAG.getCopyToReg(Chain, ARM::R0, Op, SDValue());
Chris Lattner84bc5422007-12-31 04:13:23 +0000676 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
677 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
Evan Chenga8e29892007-01-19 07:51:42 +0000678 break;
679 case 5:
Dan Gohman475871a2008-07-27 21:46:04 +0000680 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDValue());
Evan Chenga8e29892007-01-19 07:51:42 +0000681 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
682 // If we haven't noted the R0+R1 are live out, do so now.
Chris Lattner84bc5422007-12-31 04:13:23 +0000683 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
684 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
685 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
Evan Chenga8e29892007-01-19 07:51:42 +0000686 }
687 break;
Chris Lattner78d60452008-07-11 20:53:00 +0000688 case 9: // i128 -> 4 regs
Dan Gohman475871a2008-07-27 21:46:04 +0000689 Copy = DAG.getCopyToReg(Chain, ARM::R3, Op.getOperand(7), SDValue());
Chris Lattner78d60452008-07-11 20:53:00 +0000690 Copy = DAG.getCopyToReg(Copy , ARM::R2, Op.getOperand(5), Copy.getValue(1));
691 Copy = DAG.getCopyToReg(Copy , ARM::R1, Op.getOperand(3), Copy.getValue(1));
692 Copy = DAG.getCopyToReg(Copy , ARM::R0, Op.getOperand(1), Copy.getValue(1));
693 // If we haven't noted the R0+R1 are live out, do so now.
694 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
695 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
696 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
697 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R2);
698 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R3);
699 }
700 break;
701
Evan Chenga8e29892007-01-19 07:51:42 +0000702 }
703
704 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
705 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
706}
707
Bill Wendling056292f2008-09-16 21:48:12 +0000708// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
709// their target countpart wrapped in the ARMISD::Wrapper node. Suppose N is
710// one of the above mentioned nodes. It has to be wrapped because otherwise
711// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
712// be used to form addressing mode. These wrapped nodes will be selected
713// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +0000714static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000715 MVT PtrVT = Op.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +0000716 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000717 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +0000718 if (CP->isMachineConstantPoolEntry())
719 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
720 CP->getAlignment());
721 else
722 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
723 CP->getAlignment());
724 return DAG.getNode(ARMISD::Wrapper, MVT::i32, Res);
725}
726
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000727// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +0000728SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000729ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
730 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000731 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000732 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
733 ARMConstantPoolValue *CPV =
734 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
735 PCAdj, "tlsgd", true);
Dan Gohman475871a2008-07-27 21:46:04 +0000736 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000737 Argument = DAG.getNode(ARMISD::Wrapper, MVT::i32, Argument);
738 Argument = DAG.getLoad(PtrVT, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000739 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000740
Dan Gohman475871a2008-07-27 21:46:04 +0000741 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000742 Argument = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Argument, PICLabel);
743
744 // call __tls_get_addr.
745 ArgListTy Args;
746 ArgListEntry Entry;
747 Entry.Node = Argument;
748 Entry.Ty = (const Type *) Type::Int32Ty;
749 Args.push_back(Entry);
Dan Gohman475871a2008-07-27 21:46:04 +0000750 std::pair<SDValue, SDValue> CallResult =
Dale Johannesen86098bd2008-09-26 19:31:26 +0000751 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000752 CallingConv::C, false,
Bill Wendling056292f2008-09-16 21:48:12 +0000753 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000754 return CallResult.first;
755}
756
757// Lower ISD::GlobalTLSAddress using the "initial exec" or
758// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +0000759SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000760ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
761 SelectionDAG &DAG) {
762 GlobalValue *GV = GA->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000763 SDValue Offset;
764 SDValue Chain = DAG.getEntryNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000765 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000766 // Get the Thread Pointer
Dan Gohman475871a2008-07-27 21:46:04 +0000767 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000768
769 if (GV->isDeclaration()){
770 // initial exec model
771 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
772 ARMConstantPoolValue *CPV =
773 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
774 PCAdj, "gottpoff", true);
775 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
776 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
777 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
778 Chain = Offset.getValue(1);
779
Dan Gohman475871a2008-07-27 21:46:04 +0000780 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000781 Offset = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Offset, PICLabel);
782
783 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
784 } else {
785 // local exec model
786 ARMConstantPoolValue *CPV =
787 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
788 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
789 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
790 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
791 }
792
793 // The address of the thread local variable is the add of the thread
794 // pointer with the offset of the variable.
795 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
796}
797
Dan Gohman475871a2008-07-27 21:46:04 +0000798SDValue
799ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000800 // TODO: implement the "local dynamic" model
801 assert(Subtarget->isTargetELF() &&
802 "TLS not implemented for non-ELF targets");
803 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
804 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
805 // otherwise use the "Local Exec" TLS Model
806 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
807 return LowerToTLSGeneralDynamicModel(GA, DAG);
808 else
809 return LowerToTLSExecModels(GA, DAG);
810}
811
Dan Gohman475871a2008-07-27 21:46:04 +0000812SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000813 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000814 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000815 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
816 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
817 if (RelocM == Reloc::PIC_) {
Lauro Ramos Venancio5d3d44a2007-05-14 23:20:21 +0000818 bool UseGOTOFF = GV->hasInternalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000819 ARMConstantPoolValue *CPV =
820 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Dan Gohman475871a2008-07-27 21:46:04 +0000821 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000822 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
Dan Gohman475871a2008-07-27 21:46:04 +0000823 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
824 SDValue Chain = Result.getValue(1);
825 SDValue GOT = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, PtrVT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000826 Result = DAG.getNode(ISD::ADD, PtrVT, Result, GOT);
827 if (!UseGOTOFF)
828 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
829 return Result;
830 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000831 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000832 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
833 return DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
834 }
835}
836
Evan Chenga8e29892007-01-19 07:51:42 +0000837/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +0000838/// even in non-static mode.
839static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
840 return RelocM != Reloc::Static &&
841 (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
Gabor Greifa99be512007-07-05 17:07:56 +0000842 (GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode()));
Evan Chenga8e29892007-01-19 07:51:42 +0000843}
844
Dan Gohman475871a2008-07-27 21:46:04 +0000845SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000846 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000847 MVT PtrVT = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +0000848 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
849 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +0000850 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +0000851 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +0000852 if (RelocM == Reloc::Static)
853 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
854 else {
855 unsigned PCAdj = (RelocM != Reloc::PIC_)
856 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +0000857 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
858 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000859 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +0000860 Kind, PCAdj);
Evan Chenga8e29892007-01-19 07:51:42 +0000861 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
862 }
863 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
864
Dan Gohman475871a2008-07-27 21:46:04 +0000865 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
866 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +0000867
868 if (RelocM == Reloc::PIC_) {
Dan Gohman475871a2008-07-27 21:46:04 +0000869 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000870 Result = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
871 }
872 if (IsIndirect)
873 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
874
875 return Result;
876}
877
Dan Gohman475871a2008-07-27 21:46:04 +0000878SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000879 SelectionDAG &DAG){
880 assert(Subtarget->isTargetELF() &&
881 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Duncan Sands83ec4b62008-06-06 12:08:01 +0000882 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000883 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
884 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
885 ARMPCLabelIndex,
886 ARMCP::CPValue, PCAdj);
Dan Gohman475871a2008-07-27 21:46:04 +0000887 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000888 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
Dan Gohman475871a2008-07-27 21:46:04 +0000889 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
890 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000891 return DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
892}
893
Dan Gohman475871a2008-07-27 21:46:04 +0000894static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000895 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000896 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000897 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000898 default: return SDValue(); // Don't custom lower most intrinsics.
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000899 case Intrinsic::arm_thread_pointer:
900 return DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
901 }
902}
903
Dan Gohman475871a2008-07-27 21:46:04 +0000904static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000905 unsigned VarArgsFrameIndex) {
906 // vastart just stores the address of the VarArgsFrameIndex slot into the
907 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000908 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +0000909 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +0000910 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
911 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000912}
913
Dan Gohman475871a2008-07-27 21:46:04 +0000914static SDValue LowerFORMAL_ARGUMENT(SDValue Op, SelectionDAG &DAG,
Nate Begemanbf1caa92008-02-12 22:54:40 +0000915 unsigned ArgNo, unsigned &NumGPRs,
916 unsigned &ArgOffset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000917 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000918 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000919 SDValue Root = Op.getOperand(0);
Chris Lattner84bc5422007-12-31 04:13:23 +0000920 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000921
922 static const unsigned GPRArgRegs[] = {
923 ARM::R0, ARM::R1, ARM::R2, ARM::R3
924 };
925
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000926 unsigned ObjSize;
927 unsigned ObjGPRs;
928 unsigned GPRPad;
929 unsigned StackPad;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000930 ISD::ArgFlagsTy Flags =
931 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo + 3))->getArgFlags();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000932 HowToPassArgument(ObjectVT, NumGPRs, ArgOffset, ObjGPRs,
933 ObjSize, GPRPad, StackPad, Flags);
934 NumGPRs += GPRPad;
935 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000936
Dan Gohman475871a2008-07-27 21:46:04 +0000937 SDValue ArgValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000938 if (ObjGPRs == 1) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000939 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
940 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000941 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
942 if (ObjectVT == MVT::f32)
943 ArgValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, ArgValue);
944 } else if (ObjGPRs == 2) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000945 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
946 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000947 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
948
Chris Lattner84bc5422007-12-31 04:13:23 +0000949 VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
950 RegInfo.addLiveIn(GPRArgRegs[NumGPRs+1], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +0000951 SDValue ArgValue2 = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000952
Chris Lattner27a6c732007-11-24 07:07:01 +0000953 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
954 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000955 }
956 NumGPRs += ObjGPRs;
957
958 if (ObjSize) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000959 MachineFrameInfo *MFI = MF.getFrameInfo();
960 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000961 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000962 if (ObjGPRs == 0)
963 ArgValue = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
964 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000965 SDValue ArgValue2 = DAG.getLoad(MVT::i32, Root, FIN, NULL, 0);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000966 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
967 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000968 }
969
970 ArgOffset += ObjSize; // Move on to the next argument.
971 }
972
973 return ArgValue;
974}
975
Dan Gohman475871a2008-07-27 21:46:04 +0000976SDValue
977ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
978 std::vector<SDValue> ArgValues;
979 SDValue Root = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000980 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
981 unsigned NumGPRs = 0; // GPRs used for parameter passing.
Evan Chenga8e29892007-01-19 07:51:42 +0000982
Gabor Greifba36cb52008-08-28 21:40:38 +0000983 unsigned NumArgs = Op.getNode()->getNumValues()-1;
Evan Chenga8e29892007-01-19 07:51:42 +0000984 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo)
Nate Begemanbf1caa92008-02-12 22:54:40 +0000985 ArgValues.push_back(LowerFORMAL_ARGUMENT(Op, DAG, ArgNo,
Evan Chenga8e29892007-01-19 07:51:42 +0000986 NumGPRs, ArgOffset));
987
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000988 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000989 if (isVarArg) {
990 static const unsigned GPRArgRegs[] = {
991 ARM::R0, ARM::R1, ARM::R2, ARM::R3
992 };
993
994 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +0000995 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000996 MachineFrameInfo *MFI = MF.getFrameInfo();
997 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +0000998 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
999 unsigned VARegSize = (4 - NumGPRs) * 4;
1000 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Evan Chenga8e29892007-01-19 07:51:42 +00001001 if (VARegSaveSize) {
1002 // If this function is vararg, store any remaining integer argument regs
1003 // to their spots on the stack so that they may be loaded by deferencing
1004 // the result of va_next.
1005 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001006 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1007 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001008 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001009
Dan Gohman475871a2008-07-27 21:46:04 +00001010 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001011 for (; NumGPRs < 4; ++NumGPRs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001012 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
1013 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001014 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1015 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001016 MemOps.push_back(Store);
1017 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1018 DAG.getConstant(4, getPointerTy()));
1019 }
1020 if (!MemOps.empty())
1021 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1022 &MemOps[0], MemOps.size());
1023 } else
1024 // This will point to the next argument passed via stack.
1025 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1026 }
1027
1028 ArgValues.push_back(Root);
1029
1030 // Return the new list of results.
Gabor Greifba36cb52008-08-28 21:40:38 +00001031 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Duncan Sandsf9516202008-06-30 10:19:09 +00001032 ArgValues.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001033}
1034
1035/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001036static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001037 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001038 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001039 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001040 // Maybe this has already been legalized into the constant pool?
1041 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001042 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001043 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1044 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001045 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001046 }
1047 }
1048 return false;
1049}
1050
Evan Cheng9a2ef952007-02-02 01:53:26 +00001051static bool isLegalCmpImmediate(unsigned C, bool isThumb) {
Evan Chenga8e29892007-01-19 07:51:42 +00001052 return ( isThumb && (C & ~255U) == 0) ||
1053 (!isThumb && ARM_AM::getSOImmVal(C) != -1);
1054}
1055
1056/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1057/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001058static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1059 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001060 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001061 unsigned C = RHSC->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001062 if (!isLegalCmpImmediate(C, isThumb)) {
1063 // Constant does not fit, try adjusting it by one?
1064 switch (CC) {
1065 default: break;
1066 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001067 case ISD::SETGE:
Evan Chenga8e29892007-01-19 07:51:42 +00001068 if (isLegalCmpImmediate(C-1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001069 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1070 RHS = DAG.getConstant(C-1, MVT::i32);
1071 }
1072 break;
1073 case ISD::SETULT:
1074 case ISD::SETUGE:
1075 if (C > 0 && isLegalCmpImmediate(C-1, isThumb)) {
1076 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001077 RHS = DAG.getConstant(C-1, MVT::i32);
1078 }
1079 break;
1080 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001081 case ISD::SETGT:
Evan Chenga8e29892007-01-19 07:51:42 +00001082 if (isLegalCmpImmediate(C+1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001083 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1084 RHS = DAG.getConstant(C+1, MVT::i32);
1085 }
1086 break;
1087 case ISD::SETULE:
1088 case ISD::SETUGT:
1089 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb)) {
1090 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001091 RHS = DAG.getConstant(C+1, MVT::i32);
1092 }
1093 break;
1094 }
1095 }
1096 }
1097
1098 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001099 ARMISD::NodeType CompareType;
1100 switch (CondCode) {
1101 default:
1102 CompareType = ARMISD::CMP;
1103 break;
1104 case ARMCC::EQ:
1105 case ARMCC::NE:
1106 case ARMCC::MI:
1107 case ARMCC::PL:
1108 // Uses only N and Z Flags
1109 CompareType = ARMISD::CMPNZ;
1110 break;
1111 }
Evan Chenga8e29892007-01-19 07:51:42 +00001112 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001113 return DAG.getNode(CompareType, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001114}
1115
1116/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001117static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG) {
1118 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001119 if (!isFloatingPointZero(RHS))
1120 Cmp = DAG.getNode(ARMISD::CMPFP, MVT::Flag, LHS, RHS);
1121 else
1122 Cmp = DAG.getNode(ARMISD::CMPFPw0, MVT::Flag, LHS);
1123 return DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
1124}
1125
Dan Gohman475871a2008-07-27 21:46:04 +00001126static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001127 const ARMSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001128 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001129 SDValue LHS = Op.getOperand(0);
1130 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001131 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001132 SDValue TrueVal = Op.getOperand(2);
1133 SDValue FalseVal = Op.getOperand(3);
Evan Chenga8e29892007-01-19 07:51:42 +00001134
1135 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001136 SDValue ARMCC;
1137 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1138 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001139 return DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001140 }
1141
1142 ARMCC::CondCodes CondCode, CondCode2;
1143 if (FPCCToARMCC(CC, CondCode, CondCode2))
1144 std::swap(TrueVal, FalseVal);
1145
Dan Gohman475871a2008-07-27 21:46:04 +00001146 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1147 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1148 SDValue Cmp = getVFPCmp(LHS, RHS, DAG);
1149 SDValue Result = DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001150 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001151 if (CondCode2 != ARMCC::AL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001152 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001153 // FIXME: Needs another CMP because flag can have but one use.
Dan Gohman475871a2008-07-27 21:46:04 +00001154 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001155 Result = DAG.getNode(ARMISD::CMOV, VT, Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001156 }
1157 return Result;
1158}
1159
Dan Gohman475871a2008-07-27 21:46:04 +00001160static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001161 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001162 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001163 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001164 SDValue LHS = Op.getOperand(2);
1165 SDValue RHS = Op.getOperand(3);
1166 SDValue Dest = Op.getOperand(4);
Evan Chenga8e29892007-01-19 07:51:42 +00001167
1168 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001169 SDValue ARMCC;
1170 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1171 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001172 return DAG.getNode(ARMISD::BRCOND, MVT::Other, Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001173 }
1174
1175 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1176 ARMCC::CondCodes CondCode, CondCode2;
1177 if (FPCCToARMCC(CC, CondCode, CondCode2))
1178 // Swap the LHS/RHS of the comparison if needed.
1179 std::swap(LHS, RHS);
1180
Dan Gohman475871a2008-07-27 21:46:04 +00001181 SDValue Cmp = getVFPCmp(LHS, RHS, DAG);
1182 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1183 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001184 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001185 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
1186 SDValue Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001187 if (CondCode2 != ARMCC::AL) {
1188 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001189 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Evan Cheng0e1d3792007-07-05 07:18:20 +00001190 Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001191 }
1192 return Res;
1193}
1194
Dan Gohman475871a2008-07-27 21:46:04 +00001195SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1196 SDValue Chain = Op.getOperand(0);
1197 SDValue Table = Op.getOperand(1);
1198 SDValue Index = Op.getOperand(2);
Evan Chenga8e29892007-01-19 07:51:42 +00001199
Duncan Sands83ec4b62008-06-06 12:08:01 +00001200 MVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001201 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1202 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Dan Gohman475871a2008-07-27 21:46:04 +00001203 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
1204 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Evan Chenga8e29892007-01-19 07:51:42 +00001205 Table = DAG.getNode(ARMISD::WrapperJT, MVT::i32, JTI, UId);
1206 Index = DAG.getNode(ISD::MUL, PTy, Index, DAG.getConstant(4, PTy));
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue Addr = DAG.getNode(ISD::ADD, PTy, Index, Table);
Evan Chenga8e29892007-01-19 07:51:42 +00001208 bool isPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001209 Addr = DAG.getLoad(isPIC ? (MVT)MVT::i32 : PTy,
Evan Chenge2446c62007-06-26 18:31:22 +00001210 Chain, Addr, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001211 Chain = Addr.getValue(1);
1212 if (isPIC)
1213 Addr = DAG.getNode(ISD::ADD, PTy, Addr, Table);
1214 return DAG.getNode(ARMISD::BR_JT, MVT::Other, Chain, Addr, JTI, UId);
1215}
1216
Dan Gohman475871a2008-07-27 21:46:04 +00001217static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001218 unsigned Opc =
1219 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
1220 Op = DAG.getNode(Opc, MVT::f32, Op.getOperand(0));
1221 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
1222}
1223
Dan Gohman475871a2008-07-27 21:46:04 +00001224static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001225 MVT VT = Op.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +00001226 unsigned Opc =
1227 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1228
1229 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0));
1230 return DAG.getNode(Opc, VT, Op);
1231}
1232
Dan Gohman475871a2008-07-27 21:46:04 +00001233static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001234 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001235 SDValue Tmp0 = Op.getOperand(0);
1236 SDValue Tmp1 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001237 MVT VT = Op.getValueType();
1238 MVT SrcVT = Tmp1.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001239 SDValue AbsVal = DAG.getNode(ISD::FABS, VT, Tmp0);
1240 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG);
1241 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1242 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001243 return DAG.getNode(ARMISD::CNEG, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001244}
1245
Dan Gohman475871a2008-07-27 21:46:04 +00001246SDValue
Dan Gohman707e0182008-04-12 04:36:06 +00001247ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001248 SDValue Chain,
1249 SDValue Dst, SDValue Src,
1250 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001251 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001252 const Value *DstSV, uint64_t DstSVOff,
1253 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001254 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001255 // This requires 4-byte alignment.
1256 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001257 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001258 // This requires the copy size to be a constant, preferrably
1259 // within a subtarget-specific limit.
1260 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1261 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001262 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001263 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001264 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001265 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001266
1267 unsigned BytesLeft = SizeVal & 3;
1268 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001269 unsigned EmittedNumMemOps = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001270 MVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001271 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001272 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001273 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001274 SDValue TFOps[MAX_LOADS_IN_LDM];
1275 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001276 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001277
Evan Cheng4102eb52007-10-22 22:11:27 +00001278 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1279 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001280 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001281 while (EmittedNumMemOps < NumMemOps) {
1282 for (i = 0;
1283 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001284 Loads[i] = DAG.getLoad(VT, Chain,
Dan Gohman707e0182008-04-12 04:36:06 +00001285 DAG.getNode(ISD::ADD, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001286 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001287 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001288 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001289 SrcOff += VTSize;
1290 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001291 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001292
Evan Cheng4102eb52007-10-22 22:11:27 +00001293 for (i = 0;
1294 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
1295 TFOps[i] = DAG.getStore(Chain, Loads[i],
Dan Gohman707e0182008-04-12 04:36:06 +00001296 DAG.getNode(ISD::ADD, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001297 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001298 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001299 DstOff += VTSize;
1300 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001301 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1302
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001303 EmittedNumMemOps += i;
1304 }
1305
Evan Cheng4102eb52007-10-22 22:11:27 +00001306 if (BytesLeft == 0)
1307 return Chain;
1308
1309 // Issue loads / stores for the trailing (1 - 3) bytes.
1310 unsigned BytesLeftSave = BytesLeft;
1311 i = 0;
1312 while (BytesLeft) {
1313 if (BytesLeft >= 2) {
1314 VT = MVT::i16;
1315 VTSize = 2;
1316 } else {
1317 VT = MVT::i8;
1318 VTSize = 1;
1319 }
1320
1321 Loads[i] = DAG.getLoad(VT, Chain,
Dan Gohman707e0182008-04-12 04:36:06 +00001322 DAG.getNode(ISD::ADD, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001323 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001324 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001325 TFOps[i] = Loads[i].getValue(1);
1326 ++i;
1327 SrcOff += VTSize;
1328 BytesLeft -= VTSize;
1329 }
1330 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1331
1332 i = 0;
1333 BytesLeft = BytesLeftSave;
1334 while (BytesLeft) {
1335 if (BytesLeft >= 2) {
1336 VT = MVT::i16;
1337 VTSize = 2;
1338 } else {
1339 VT = MVT::i8;
1340 VTSize = 1;
1341 }
1342
1343 TFOps[i] = DAG.getStore(Chain, Loads[i],
Dan Gohman707e0182008-04-12 04:36:06 +00001344 DAG.getNode(ISD::ADD, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001345 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001346 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001347 ++i;
1348 DstOff += VTSize;
1349 BytesLeft -= VTSize;
1350 }
1351 return DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001352}
1353
Chris Lattner27a6c732007-11-24 07:07:01 +00001354static SDNode *ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
1355 // Turn f64->i64 into FMRRD.
1356 assert(N->getValueType(0) == MVT::i64 &&
1357 N->getOperand(0).getValueType() == MVT::f64);
1358
Dan Gohman475871a2008-07-27 21:46:04 +00001359 SDValue Op = N->getOperand(0);
1360 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32),
Chris Lattner27a6c732007-11-24 07:07:01 +00001361 &Op, 1);
1362
1363 // Merge the pieces into a single i64 value.
Gabor Greifba36cb52008-08-28 21:40:38 +00001364 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Cvt, Cvt.getValue(1)).getNode();
Chris Lattner27a6c732007-11-24 07:07:01 +00001365}
1366
1367static SDNode *ExpandSRx(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *ST) {
1368 assert(N->getValueType(0) == MVT::i64 &&
1369 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
1370 "Unknown shift to lower!");
1371
1372 // We only lower SRA, SRL of 1 here, all others use generic lowering.
1373 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001374 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Chris Lattner27a6c732007-11-24 07:07:01 +00001375 return 0;
1376
1377 // If we are in thumb mode, we don't have RRX.
1378 if (ST->isThumb()) return 0;
1379
1380 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Dan Gohman475871a2008-07-27 21:46:04 +00001381 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001382 DAG.getConstant(0, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00001383 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001384 DAG.getConstant(1, MVT::i32));
1385
1386 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
1387 // captures the result into a carry flag.
1388 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
1389 Hi = DAG.getNode(Opc, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
1390
1391 // The low part is an ARMISD::RRX operand, which shifts the carry in.
1392 Lo = DAG.getNode(ARMISD::RRX, MVT::i32, Lo, Hi.getValue(1));
1393
1394 // Merge the pieces into a single i64 value.
Gabor Greifba36cb52008-08-28 21:40:38 +00001395 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi).getNode();
Chris Lattner27a6c732007-11-24 07:07:01 +00001396}
1397
1398
Dan Gohman475871a2008-07-27 21:46:04 +00001399SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001400 switch (Op.getOpcode()) {
1401 default: assert(0 && "Don't know how to custom lower this!"); abort();
1402 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001403 case ISD::GlobalAddress:
1404 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
1405 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001406 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00001407 case ISD::CALL: return LowerCALL(Op, DAG);
1408 case ISD::RET: return LowerRET(Op, DAG);
1409 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
1410 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
1411 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
1412 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
1413 case ISD::SINT_TO_FP:
1414 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
1415 case ISD::FP_TO_SINT:
1416 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
1417 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001418 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00001419 case ISD::RETURNADDR: break;
1420 case ISD::FRAMEADDR: break;
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001421 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001422 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001423
1424
1425 // FIXME: Remove these when LegalizeDAGTypes lands.
Gabor Greifba36cb52008-08-28 21:40:38 +00001426 case ISD::BIT_CONVERT: return SDValue(ExpandBIT_CONVERT(Op.getNode(), DAG), 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00001427 case ISD::SRL:
Gabor Greifba36cb52008-08-28 21:40:38 +00001428 case ISD::SRA: return SDValue(ExpandSRx(Op.getNode(), DAG,Subtarget),0);
Evan Chenga8e29892007-01-19 07:51:42 +00001429 }
Dan Gohman475871a2008-07-27 21:46:04 +00001430 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001431}
1432
Chris Lattner27a6c732007-11-24 07:07:01 +00001433
Duncan Sands126d9072008-07-04 11:47:58 +00001434/// ReplaceNodeResults - Provide custom lowering hooks for nodes with illegal
1435/// result types.
1436SDNode *ARMTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001437 switch (N->getOpcode()) {
1438 default: assert(0 && "Don't know how to custom expand this!"); abort();
1439 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(N, DAG);
1440 case ISD::SRL:
1441 case ISD::SRA: return ExpandSRx(N, DAG, Subtarget);
1442 }
1443}
1444
1445
Evan Chenga8e29892007-01-19 07:51:42 +00001446//===----------------------------------------------------------------------===//
1447// ARM Scheduler Hooks
1448//===----------------------------------------------------------------------===//
1449
1450MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00001451ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chenga8e29892007-01-19 07:51:42 +00001452 MachineBasicBlock *BB) {
1453 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1454 switch (MI->getOpcode()) {
1455 default: assert(false && "Unexpected instr type to insert");
1456 case ARM::tMOVCCr: {
1457 // To "insert" a SELECT_CC instruction, we actually have to insert the
1458 // diamond control-flow pattern. The incoming instruction knows the
1459 // destination vreg to set, the condition code register to branch on, the
1460 // true/false values to select between, and a branch opcode to use.
1461 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001462 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00001463 ++It;
1464
1465 // thisMBB:
1466 // ...
1467 // TrueVal = ...
1468 // cmpTY ccX, r1, r2
1469 // bCC copy1MBB
1470 // fallthrough --> copy0MBB
1471 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001472 MachineFunction *F = BB->getParent();
1473 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1474 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Chenga8e29892007-01-19 07:51:42 +00001475 BuildMI(BB, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00001476 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001477 F->insert(It, copy0MBB);
1478 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001479 // Update machine-CFG edges by first adding all successors of the current
1480 // block to the new block which will contain the Phi node for the select.
1481 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1482 e = BB->succ_end(); i != e; ++i)
1483 sinkMBB->addSuccessor(*i);
1484 // Next, remove all successors of the current block, and add the true
1485 // and fallthrough blocks as its successors.
1486 while(!BB->succ_empty())
1487 BB->removeSuccessor(BB->succ_begin());
1488 BB->addSuccessor(copy0MBB);
1489 BB->addSuccessor(sinkMBB);
1490
1491 // copy0MBB:
1492 // %FalseValue = ...
1493 // # fallthrough to sinkMBB
1494 BB = copy0MBB;
1495
1496 // Update machine-CFG edges
1497 BB->addSuccessor(sinkMBB);
1498
1499 // sinkMBB:
1500 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1501 // ...
1502 BB = sinkMBB;
1503 BuildMI(BB, TII->get(ARM::PHI), MI->getOperand(0).getReg())
1504 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1505 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1506
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001507 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00001508 return BB;
1509 }
1510 }
1511}
1512
1513//===----------------------------------------------------------------------===//
1514// ARM Optimization Hooks
1515//===----------------------------------------------------------------------===//
1516
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001517/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Dan Gohman475871a2008-07-27 21:46:04 +00001518static SDValue PerformFMRRDCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001519 TargetLowering::DAGCombinerInfo &DCI) {
1520 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00001521 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001522 if (InDouble.getOpcode() == ARMISD::FMDRR)
1523 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00001524 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001525}
1526
Dan Gohman475871a2008-07-27 21:46:04 +00001527SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001528 DAGCombinerInfo &DCI) const {
1529 switch (N->getOpcode()) {
1530 default: break;
1531 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
1532 }
1533
Dan Gohman475871a2008-07-27 21:46:04 +00001534 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001535}
1536
1537
Evan Chengb01fad62007-03-12 23:30:29 +00001538/// isLegalAddressImmediate - Return true if the integer value can be used
1539/// as the offset of the target addressing mode for load / store of the
1540/// given type.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001541static bool isLegalAddressImmediate(int64_t V, MVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00001542 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00001543 if (V == 0)
1544 return true;
1545
Evan Chengb01fad62007-03-12 23:30:29 +00001546 if (Subtarget->isThumb()) {
1547 if (V < 0)
1548 return false;
1549
1550 unsigned Scale = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001551 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001552 default: return false;
1553 case MVT::i1:
1554 case MVT::i8:
1555 // Scale == 1;
1556 break;
1557 case MVT::i16:
1558 // Scale == 2;
1559 Scale = 2;
1560 break;
1561 case MVT::i32:
1562 // Scale == 4;
1563 Scale = 4;
1564 break;
1565 }
1566
1567 if ((V & (Scale - 1)) != 0)
1568 return false;
1569 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001570 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001571 }
1572
1573 if (V < 0)
1574 V = - V;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001575 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001576 default: return false;
1577 case MVT::i1:
1578 case MVT::i8:
1579 case MVT::i32:
1580 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001581 return V == (V & ((1LL << 12) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001582 case MVT::i16:
1583 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001584 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001585 case MVT::f32:
1586 case MVT::f64:
1587 if (!Subtarget->hasVFP2())
1588 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00001589 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00001590 return false;
1591 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001592 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001593 }
Evan Chenga8e29892007-01-19 07:51:42 +00001594}
1595
Chris Lattner37caf8c2007-04-09 23:33:39 +00001596/// isLegalAddressingMode - Return true if the addressing mode represented
1597/// by AM is legal for this target, for a load/store of the specified type.
1598bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
1599 const Type *Ty) const {
Evan Chengd1b3da62008-07-25 00:55:17 +00001600 if (!isLegalAddressImmediate(AM.BaseOffs, getValueType(Ty, true), Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00001601 return false;
Chris Lattner37caf8c2007-04-09 23:33:39 +00001602
1603 // Can never fold addr of global into load/store.
1604 if (AM.BaseGV)
1605 return false;
1606
1607 switch (AM.Scale) {
1608 case 0: // no scale reg, must be "r+i" or "r", or "i".
1609 break;
1610 case 1:
1611 if (Subtarget->isThumb())
1612 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001613 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00001614 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001615 // ARM doesn't support any R+R*scale+imm addr modes.
1616 if (AM.BaseOffs)
1617 return false;
1618
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001619 int Scale = AM.Scale;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001620 switch (getValueType(Ty).getSimpleVT()) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00001621 default: return false;
1622 case MVT::i1:
1623 case MVT::i8:
1624 case MVT::i32:
1625 case MVT::i64:
1626 // This assumes i64 is legalized to a pair of i32. If not (i.e.
1627 // ldrd / strd are used, then its address mode is same as i16.
1628 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001629 if (Scale < 0) Scale = -Scale;
1630 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001631 return true;
1632 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00001633 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00001634 case MVT::i16:
1635 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001636 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001637 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00001638 return false;
1639
Chris Lattner37caf8c2007-04-09 23:33:39 +00001640 case MVT::isVoid:
1641 // Note, we allow "void" uses (basically, uses that aren't loads or
1642 // stores), because arm allows folding a scale into many arithmetic
1643 // operations. This should be made more precise and revisited later.
Chris Lattnerb2c594f2007-04-03 00:13:57 +00001644
Chris Lattner37caf8c2007-04-09 23:33:39 +00001645 // Allow r << imm, but the imm has to be a multiple of two.
1646 if (AM.Scale & 1) return false;
1647 return isPowerOf2_32(AM.Scale);
1648 }
1649 break;
Evan Chengb01fad62007-03-12 23:30:29 +00001650 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00001651 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00001652}
1653
Chris Lattner37caf8c2007-04-09 23:33:39 +00001654
Duncan Sands83ec4b62008-06-06 12:08:01 +00001655static bool getIndexedAddressParts(SDNode *Ptr, MVT VT,
Dan Gohman475871a2008-07-27 21:46:04 +00001656 bool isSEXTLoad, SDValue &Base,
1657 SDValue &Offset, bool &isInc,
Evan Chenga8e29892007-01-19 07:51:42 +00001658 SelectionDAG &DAG) {
1659 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
1660 return false;
1661
1662 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
1663 // AddressingMode 3
1664 Base = Ptr->getOperand(0);
1665 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001666 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001667 if (RHSC < 0 && RHSC > -256) {
1668 isInc = false;
1669 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1670 return true;
1671 }
1672 }
1673 isInc = (Ptr->getOpcode() == ISD::ADD);
1674 Offset = Ptr->getOperand(1);
1675 return true;
1676 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
1677 // AddressingMode 2
1678 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001679 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001680 if (RHSC < 0 && RHSC > -0x1000) {
1681 isInc = false;
1682 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1683 Base = Ptr->getOperand(0);
1684 return true;
1685 }
1686 }
1687
1688 if (Ptr->getOpcode() == ISD::ADD) {
1689 isInc = true;
1690 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
1691 if (ShOpcVal != ARM_AM::no_shift) {
1692 Base = Ptr->getOperand(1);
1693 Offset = Ptr->getOperand(0);
1694 } else {
1695 Base = Ptr->getOperand(0);
1696 Offset = Ptr->getOperand(1);
1697 }
1698 return true;
1699 }
1700
1701 isInc = (Ptr->getOpcode() == ISD::ADD);
1702 Base = Ptr->getOperand(0);
1703 Offset = Ptr->getOperand(1);
1704 return true;
1705 }
1706
1707 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
1708 return false;
1709}
1710
1711/// getPreIndexedAddressParts - returns true by value, base pointer and
1712/// offset pointer and addressing mode by reference if the node's address
1713/// can be legally represented as pre-indexed load / store address.
1714bool
Dan Gohman475871a2008-07-27 21:46:04 +00001715ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1716 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001717 ISD::MemIndexedMode &AM,
1718 SelectionDAG &DAG) {
1719 if (Subtarget->isThumb())
1720 return false;
1721
Duncan Sands83ec4b62008-06-06 12:08:01 +00001722 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001723 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001724 bool isSEXTLoad = false;
1725 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1726 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001727 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001728 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1729 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1730 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001731 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001732 } else
1733 return false;
1734
1735 bool isInc;
Gabor Greifba36cb52008-08-28 21:40:38 +00001736 bool isLegal = getIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001737 isInc, DAG);
1738 if (isLegal) {
1739 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
1740 return true;
1741 }
1742 return false;
1743}
1744
1745/// getPostIndexedAddressParts - returns true by value, base pointer and
1746/// offset pointer and addressing mode by reference if this node can be
1747/// combined with a load / store to form a post-indexed load / store.
1748bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00001749 SDValue &Base,
1750 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001751 ISD::MemIndexedMode &AM,
1752 SelectionDAG &DAG) {
1753 if (Subtarget->isThumb())
1754 return false;
1755
Duncan Sands83ec4b62008-06-06 12:08:01 +00001756 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001757 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001758 bool isSEXTLoad = false;
1759 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001760 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001761 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1762 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001763 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001764 } else
1765 return false;
1766
1767 bool isInc;
1768 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
1769 isInc, DAG);
1770 if (isLegal) {
1771 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
1772 return true;
1773 }
1774 return false;
1775}
1776
Dan Gohman475871a2008-07-27 21:46:04 +00001777void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001778 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001779 APInt &KnownZero,
1780 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001781 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001782 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001783 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001784 switch (Op.getOpcode()) {
1785 default: break;
1786 case ARMISD::CMOV: {
1787 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00001788 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001789 if (KnownZero == 0 && KnownOne == 0) return;
1790
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001791 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00001792 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
1793 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001794 KnownZero &= KnownZeroRHS;
1795 KnownOne &= KnownOneRHS;
1796 return;
1797 }
1798 }
1799}
1800
1801//===----------------------------------------------------------------------===//
1802// ARM Inline Assembly Support
1803//===----------------------------------------------------------------------===//
1804
1805/// getConstraintType - Given a constraint letter, return the type of
1806/// constraint it is for this target.
1807ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001808ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
1809 if (Constraint.size() == 1) {
1810 switch (Constraint[0]) {
1811 default: break;
1812 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001813 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00001814 }
Evan Chenga8e29892007-01-19 07:51:42 +00001815 }
Chris Lattner4234f572007-03-25 02:14:49 +00001816 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00001817}
1818
1819std::pair<unsigned, const TargetRegisterClass*>
1820ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001821 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001822 if (Constraint.size() == 1) {
1823 // GCC RS6000 Constraint Letters
1824 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001825 case 'l':
1826 // FIXME: in thumb mode, 'l' is only low-regs.
1827 // FALL THROUGH.
1828 case 'r':
1829 return std::make_pair(0U, ARM::GPRRegisterClass);
1830 case 'w':
1831 if (VT == MVT::f32)
1832 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00001833 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001834 return std::make_pair(0U, ARM::DPRRegisterClass);
1835 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001836 }
1837 }
1838 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1839}
1840
1841std::vector<unsigned> ARMTargetLowering::
1842getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001843 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001844 if (Constraint.size() != 1)
1845 return std::vector<unsigned>();
1846
1847 switch (Constraint[0]) { // GCC ARM Constraint Letters
1848 default: break;
1849 case 'l':
1850 case 'r':
1851 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
1852 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
1853 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
1854 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001855 case 'w':
1856 if (VT == MVT::f32)
1857 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
1858 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
1859 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
1860 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
1861 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
1862 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
1863 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
1864 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
1865 if (VT == MVT::f64)
1866 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
1867 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
1868 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
1869 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
1870 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001871 }
1872
1873 return std::vector<unsigned>();
1874}