blob: b6559452fecfaf0449d076b7097d079f68c0c8cd [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00009//
Eric Christopher49ac3d72011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
28 SDTCisVT<1, OtherVT>]>;
29def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000030 SDTCisVT<2, i32>]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000031def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
32 SDTCisSameAs<1, 2>]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000033def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
34 SDTCisVT<1, i32>,
35 SDTCisSameAs<1, 2>]>;
36def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
37 SDTCisVT<1, f64>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000038 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000039
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000040def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
41def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
42def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000044 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000045def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
46def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
47 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000048
49// Operand for printing out a condition code.
Akira Hatanaka02365942012-04-03 02:51:09 +000050let PrintMethod = "printFCCOperand" in
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000051 def condcode : Operand<i32>;
52
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000053//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000054// Feature predicates.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000055//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000056
Akira Hatanaka02365942012-04-03 02:51:09 +000057def IsFP64bit : Predicate<"Subtarget.isFP64bit()">;
58def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">;
59def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">;
60def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000061
Akira Hatanakae4ea2412012-02-25 00:21:52 +000062// FP immediate patterns.
63def fpimm0 : PatLeaf<(fpimm), [{
64 return N->isExactlyValue(+0.0);
65}]>;
66
67def fpimm0neg : PatLeaf<(fpimm), [{
68 return N->isExactlyValue(-0.0);
69}]>;
70
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000071//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072// Instruction Class Templates
73//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000074// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000075//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000076// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000077// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000078// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000079// D32 - double precision in 16 32bit even fp registers
80// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000082// Only S32 and D32 are supported right now.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000083//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000084
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000085// FP load.
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +000086class FPLoad<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000087 FMem<op, (outs RC:$ft), (ins MemOpnd:$addr),
Akira Hatanakadfa27ae2012-03-01 22:12:30 +000088 !strconcat(opstr, "\t$ft, $addr"), [(set RC:$ft, (load_a addr:$addr))],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000089 IILoad>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000090
91// FP store.
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +000092class FPStore<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000093 FMem<op, (outs), (ins RC:$ft, MemOpnd:$addr),
Akira Hatanakadfa27ae2012-03-01 22:12:30 +000094 !strconcat(opstr, "\t$ft, $addr"), [(store_a RC:$ft, addr:$addr)],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000095 IIStore>;
Akira Hatanaka02365942012-04-03 02:51:09 +000096
Akira Hatanaka44b6c712012-02-28 02:55:02 +000097// FP indexed load.
98class FPIdxLoad<bits<6> funct, string opstr, RegisterClass DRC,
99 RegisterClass PRC, PatFrag FOp>:
100 FFMemIdx<funct, (outs DRC:$fd), (ins PRC:$base, PRC:$index),
101 !strconcat(opstr, "\t$fd, $index($base)"),
102 [(set DRC:$fd, (FOp (add PRC:$base, PRC:$index)))]> {
103 let fs = 0;
104}
105
106// FP indexed store.
107class FPIdxStore<bits<6> funct, string opstr, RegisterClass DRC,
108 RegisterClass PRC, PatFrag FOp>:
109 FFMemIdx<funct, (outs), (ins DRC:$fs, PRC:$base, PRC:$index),
110 !strconcat(opstr, "\t$fs, $index($base)"),
111 [(FOp DRC:$fs, (add PRC:$base, PRC:$index))]> {
112 let fd = 0;
113}
114
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000115// Instructions that convert an FP value to 32-bit fixed point.
116multiclass FFR1_W_M<bits<6> funct, string opstr> {
117 def _S : FFR1<funct, 16, opstr, "w.s", FGR32, FGR32>;
118 def _D32 : FFR1<funct, 17, opstr, "w.d", FGR32, AFGR64>,
119 Requires<[NotFP64bit]>;
120 def _D64 : FFR1<funct, 17, opstr, "w.d", FGR32, FGR64>,
Akira Hatanaka02365942012-04-03 02:51:09 +0000121 Requires<[IsFP64bit]>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000122}
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000123
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000124// Instructions that convert an FP value to 64-bit fixed point.
Akira Hatanaka02365942012-04-03 02:51:09 +0000125let Predicates = [IsFP64bit] in
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000126multiclass FFR1_L_M<bits<6> funct, string opstr> {
127 def _S : FFR1<funct, 16, opstr, "l.s", FGR64, FGR32>;
128 def _D64 : FFR1<funct, 17, opstr, "l.d", FGR64, FGR64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000129}
130
Akira Hatanakabfca0792011-10-08 03:29:22 +0000131// FP-to-FP conversion instructions.
132multiclass FFR1P_M<bits<6> funct, string opstr, SDNode OpNode> {
133 def _S : FFR1P<funct, 16, opstr, "s", FGR32, FGR32, OpNode>;
134 def _D32 : FFR1P<funct, 17, opstr, "d", AFGR64, AFGR64, OpNode>,
135 Requires<[NotFP64bit]>;
136 def _D64 : FFR1P<funct, 17, opstr, "d", FGR64, FGR64, OpNode>,
Akira Hatanaka02365942012-04-03 02:51:09 +0000137 Requires<[IsFP64bit]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000138}
139
Akira Hatanakac9289f62011-10-08 03:38:41 +0000140multiclass FFR2P_M<bits<6> funct, string opstr, SDNode OpNode, bit isComm = 0> {
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000141 let isCommutable = isComm in {
Akira Hatanakac9289f62011-10-08 03:38:41 +0000142 def _S : FFR2P<funct, 16, opstr, "s", FGR32, OpNode>;
143 def _D32 : FFR2P<funct, 17, opstr, "d", AFGR64, OpNode>,
144 Requires<[NotFP64bit]>;
145 def _D64 : FFR2P<funct, 17, opstr, "d", FGR64, OpNode>,
Akira Hatanaka02365942012-04-03 02:51:09 +0000146 Requires<[IsFP64bit]>;
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000147 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000148}
149
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000150// FP madd/msub/nmadd/nmsub instruction classes.
151class FMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
152 SDNode OpNode, RegisterClass RC> :
153 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
154 !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
155 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))]>;
156
157class FNMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
158 SDNode OpNode, RegisterClass RC> :
159 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
160 !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
161 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))]>;
162
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000163//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000164// Floating Point Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000165//===----------------------------------------------------------------------===//
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000166defm ROUND_W : FFR1_W_M<0xc, "round">;
167defm ROUND_L : FFR1_L_M<0x8, "round">;
168defm TRUNC_W : FFR1_W_M<0xd, "trunc">;
169defm TRUNC_L : FFR1_L_M<0x9, "trunc">;
170defm CEIL_W : FFR1_W_M<0xe, "ceil">;
171defm CEIL_L : FFR1_L_M<0xa, "ceil">;
172defm FLOOR_W : FFR1_W_M<0xf, "floor">;
173defm FLOOR_L : FFR1_L_M<0xb, "floor">;
174defm CVT_W : FFR1_W_M<0x24, "cvt">;
Akira Hatanaka02365942012-04-03 02:51:09 +0000175defm CVT_L : FFR1_L_M<0x25, "cvt">;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000176
177def CVT_S_W : FFR1<0x20, 20, "cvt", "s.w", FGR32, FGR32>;
178
179let Predicates = [NotFP64bit] in {
180 def CVT_S_D32 : FFR1<0x20, 17, "cvt", "s.d", FGR32, AFGR64>;
181 def CVT_D32_W : FFR1<0x21, 20, "cvt", "d.w", AFGR64, FGR32>;
182 def CVT_D32_S : FFR1<0x21, 16, "cvt", "d.s", AFGR64, FGR32>;
183}
184
Akira Hatanaka02365942012-04-03 02:51:09 +0000185let Predicates = [IsFP64bit] in {
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000186 def CVT_S_D64 : FFR1<0x20, 17, "cvt", "s.d", FGR32, FGR64>;
187 def CVT_S_L : FFR1<0x20, 21, "cvt", "s.l", FGR32, FGR64>;
188 def CVT_D64_W : FFR1<0x21, 20, "cvt", "d.w", FGR64, FGR32>;
189 def CVT_D64_S : FFR1<0x21, 16, "cvt", "d.s", FGR64, FGR32>;
190 def CVT_D64_L : FFR1<0x21, 21, "cvt", "d.l", FGR64, FGR64>;
191}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000192
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000193let Predicates = [NoNaNsFPMath] in {
194 defm FABS : FFR1P_M<0x5, "abs", fabs>;
195 defm FNEG : FFR1P_M<0x7, "neg", fneg>;
196}
Akira Hatanakabfca0792011-10-08 03:29:22 +0000197defm FSQRT : FFR1P_M<0x4, "sqrt", fsqrt>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000198
199// The odd-numbered registers are only referenced when doing loads,
200// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000201// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000202// regardless of register aliasing.
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000203
204class FFRGPR<bits<5> _fmt, dag outs, dag ins, string asmstr, list<dag> pattern>:
205 FFR<0x11, 0x0, _fmt, outs, ins, asmstr, pattern> {
206 bits<5> rt;
207 let ft = rt;
208 let fd = 0;
209}
210
211/// Move Control Registers From/To CPU Registers
212def CFC1 : FFRGPR<0x2, (outs CPURegs:$rt), (ins CCR:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000213 "cfc1\t$rt, $fs", []>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000214
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000215def CTC1 : FFRGPR<0x6, (outs CCR:$fs), (ins CPURegs:$rt),
216 "ctc1\t$rt, $fs", []>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000217
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000218def MFC1 : FFRGPR<0x00, (outs CPURegs:$rt), (ins FGR32:$fs),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000219 "mfc1\t$rt, $fs",
220 [(set CPURegs:$rt, (bitconvert FGR32:$fs))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000221
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000222def MTC1 : FFRGPR<0x04, (outs FGR32:$fs), (ins CPURegs:$rt),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000223 "mtc1\t$rt, $fs",
224 [(set FGR32:$fs, (bitconvert CPURegs:$rt))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000225
Akira Hatanakae7126eb2011-11-07 21:32:58 +0000226def DMFC1 : FFRGPR<0x01, (outs CPU64Regs:$rt), (ins FGR64:$fs),
227 "dmfc1\t$rt, $fs",
228 [(set CPU64Regs:$rt, (bitconvert FGR64:$fs))]>;
229
230def DMTC1 : FFRGPR<0x05, (outs FGR64:$fs), (ins CPU64Regs:$rt),
231 "dmtc1\t$rt, $fs",
232 [(set FGR64:$fs, (bitconvert CPU64Regs:$rt))]>;
233
Akira Hatanaka4391bb72011-10-08 03:50:18 +0000234def FMOV_S : FFR1<0x6, 16, "mov", "s", FGR32, FGR32>;
235def FMOV_D32 : FFR1<0x6, 17, "mov", "d", AFGR64, AFGR64>,
236 Requires<[NotFP64bit]>;
237def FMOV_D64 : FFR1<0x6, 17, "mov", "d", FGR64, FGR64>,
Akira Hatanaka02365942012-04-03 02:51:09 +0000238 Requires<[IsFP64bit]>;
Bruno Cardoso Lopes5e194602010-01-30 18:29:19 +0000239
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000240/// Floating Point Memory Instructions
Akira Hatanaka02365942012-04-03 02:51:09 +0000241let Predicates = [IsN64] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000242 def LWC1_P8 : FPLoad<0x31, "lwc1", FGR32, mem64>;
243 def SWC1_P8 : FPStore<0x39, "swc1", FGR32, mem64>;
Akira Hatanaka02365942012-04-03 02:51:09 +0000244 def LDC164_P8 : FPLoad<0x35, "ldc1", FGR64, mem64>;
245 def SDC164_P8 : FPStore<0x3d, "sdc1", FGR64, mem64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000246}
247
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000248let Predicates = [NotN64] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000249 def LWC1 : FPLoad<0x31, "lwc1", FGR32, mem>;
250 def SWC1 : FPStore<0x39, "swc1", FGR32, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000251}
252
Akira Hatanaka02365942012-04-03 02:51:09 +0000253let Predicates = [NotN64, HasMips64] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000254 def LDC164 : FPLoad<0x35, "ldc1", FGR64, mem>;
255 def SDC164 : FPStore<0x3d, "sdc1", FGR64, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000256}
257
258let Predicates = [NotN64, NotMips64] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000259 def LDC1 : FPLoad<0x35, "ldc1", AFGR64, mem>;
260 def SDC1 : FPStore<0x3d, "sdc1", AFGR64, mem>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000261}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000262
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000263// Indexed loads and stores.
264let Predicates = [HasMips32r2Or64] in {
265 def LWXC1 : FPIdxLoad<0x0, "lwxc1", FGR32, CPURegs, load_a>;
266 def LUXC1 : FPIdxLoad<0x5, "luxc1", FGR32, CPURegs, load_u>;
267 def SWXC1 : FPIdxStore<0x8, "swxc1", FGR32, CPURegs, store_a>;
268 def SUXC1 : FPIdxStore<0xd, "suxc1", FGR32, CPURegs, store_u>;
269}
270
271let Predicates = [HasMips32r2, NotMips64] in {
Jia Liubb481f82012-02-28 07:46:26 +0000272 def LDXC1 : FPIdxLoad<0x1, "ldxc1", AFGR64, CPURegs, load_a>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000273 def SDXC1 : FPIdxStore<0x9, "sdxc1", AFGR64, CPURegs, store_a>;
274}
275
Akira Hatanaka02365942012-04-03 02:51:09 +0000276let Predicates = [HasMips64, NotN64] in {
Jia Liubb481f82012-02-28 07:46:26 +0000277 def LDXC164 : FPIdxLoad<0x1, "ldxc1", FGR64, CPURegs, load_a>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000278 def SDXC164 : FPIdxStore<0x9, "sdxc1", FGR64, CPURegs, store_a>;
279}
280
281// n64
Akira Hatanaka02365942012-04-03 02:51:09 +0000282let Predicates = [IsN64] in {
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000283 def LWXC1_P8 : FPIdxLoad<0x0, "lwxc1", FGR32, CPU64Regs, load_a>;
284 def LUXC1_P8 : FPIdxLoad<0x5, "luxc1", FGR32, CPU64Regs, load_u>;
Jia Liubb481f82012-02-28 07:46:26 +0000285 def LDXC164_P8 : FPIdxLoad<0x1, "ldxc1", FGR64, CPU64Regs, load_a>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000286 def SWXC1_P8 : FPIdxStore<0x8, "swxc1", FGR32, CPU64Regs, store_a>;
287 def SUXC1_P8 : FPIdxStore<0xd, "suxc1", FGR32, CPU64Regs, store_u>;
288 def SDXC164_P8 : FPIdxStore<0x9, "sdxc1", FGR64, CPU64Regs, store_a>;
289}
290
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000291/// Floating-point Aritmetic
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000292defm FADD : FFR2P_M<0x00, "add", fadd, 1>;
Akira Hatanakac9289f62011-10-08 03:38:41 +0000293defm FDIV : FFR2P_M<0x03, "div", fdiv>;
294defm FMUL : FFR2P_M<0x02, "mul", fmul, 1>;
295defm FSUB : FFR2P_M<0x01, "sub", fsub>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000296
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000297let Predicates = [HasMips32r2] in {
298 def MADD_S : FMADDSUB<0x4, 0, "madd", "s", fadd, FGR32>;
299 def MSUB_S : FMADDSUB<0x5, 0, "msub", "s", fsub, FGR32>;
300}
301
302let Predicates = [HasMips32r2, NoNaNsFPMath] in {
303 def NMADD_S : FNMADDSUB<0x6, 0, "nmadd", "s", fadd, FGR32>;
304 def NMSUB_S : FNMADDSUB<0x7, 0, "nmsub", "s", fsub, FGR32>;
305}
306
307let Predicates = [HasMips32r2, NotFP64bit] in {
308 def MADD_D32 : FMADDSUB<0x4, 1, "madd", "d", fadd, AFGR64>;
309 def MSUB_D32 : FMADDSUB<0x5, 1, "msub", "d", fsub, AFGR64>;
310}
311
312let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath] in {
313 def NMADD_D32 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, AFGR64>;
314 def NMSUB_D32 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, AFGR64>;
315}
316
Akira Hatanaka02365942012-04-03 02:51:09 +0000317let Predicates = [HasMips32r2, IsFP64bit] in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000318 def MADD_D64 : FMADDSUB<0x4, 1, "madd", "d", fadd, FGR64>;
319 def MSUB_D64 : FMADDSUB<0x5, 1, "msub", "d", fsub, FGR64>;
320}
321
Akira Hatanaka02365942012-04-03 02:51:09 +0000322let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath] in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000323 def NMADD_D64 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, FGR64>;
324 def NMSUB_D64 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, FGR64>;
325}
326
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000327//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000328// Floating Point Branch Codes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000329//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000330// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000331// They must be kept in synch.
332def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
333def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000334
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000335/// Floating Point Branch of False/True (Likely)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000336let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000337 class FBRANCH<bits<1> nd, bits<1> tf, PatLeaf op, string asmstr> :
338 FFI<0x11, (outs), (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"),
339 [(MipsFPBrcond op, bb:$dst)]> {
340 let Inst{20-18} = 0;
341 let Inst{17} = nd;
342 let Inst{16} = tf;
343}
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000344
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000345def BC1F : FBRANCH<0, 0, MIPS_BRANCH_F, "bc1f">;
346def BC1T : FBRANCH<0, 1, MIPS_BRANCH_T, "bc1t">;
Akira Hatanaka02365942012-04-03 02:51:09 +0000347
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000348//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000349// Floating Point Flag Conditions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000350//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000351// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000352// They must be kept in synch.
353def MIPS_FCOND_F : PatLeaf<(i32 0)>;
354def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000355def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000356def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
357def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
358def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
359def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
360def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
361def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
362def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
363def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
364def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
365def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
366def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
367def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
368def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
369
Akira Hatanakac3706192011-11-07 21:37:33 +0000370class FCMP<bits<5> fmt, RegisterClass RC, string typestr> :
371 FCC<fmt, (outs), (ins RC:$fs, RC:$ft, condcode:$cc),
372 !strconcat("c.$cc.", typestr, "\t$fs, $ft"),
373 [(MipsFPCmp RC:$fs, RC:$ft, imm:$cc)]>;
374
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000375/// Floating Point Compare
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000376let Defs=[FCR31] in {
Akira Hatanakac3706192011-11-07 21:37:33 +0000377 def FCMP_S32 : FCMP<0x10, FGR32, "s">;
378 def FCMP_D32 : FCMP<0x11, AFGR64, "d">, Requires<[NotFP64bit]>;
Akira Hatanaka02365942012-04-03 02:51:09 +0000379 def FCMP_D64 : FCMP<0x11, FGR64, "d">, Requires<[IsFP64bit]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000380}
381
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000382//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000383// Floating Point Pseudo-Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000384//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000385def MOVCCRToCCR : MipsPseudo<(outs CCR:$dst), (ins CCR:$src),
386 "# MOVCCRToCCR", []>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000387
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000388// This pseudo instr gets expanded into 2 mtc1 instrs after register
389// allocation.
390def BuildPairF64 :
391 MipsPseudo<(outs AFGR64:$dst),
392 (ins CPURegs:$lo, CPURegs:$hi), "",
393 [(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>;
394
395// This pseudo instr gets expanded into 2 mfc1 instrs after register
396// allocation.
397// if n is 0, lower part of src is extracted.
398// if n is 1, higher part of src is extracted.
399def ExtractElementF64 :
400 MipsPseudo<(outs CPURegs:$dst),
401 (ins AFGR64:$src, i32imm:$n), "",
402 [(set CPURegs:$dst,
403 (MipsExtractElementF64 AFGR64:$src, imm:$n))]>;
404
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000405//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000406// Floating Point Patterns
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000407//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000408def : Pat<(f32 fpimm0), (MTC1 ZERO)>;
Akira Hatanakabfca0792011-10-08 03:29:22 +0000409def : Pat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000410
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000411def : Pat<(f32 (sint_to_fp CPURegs:$src)), (CVT_S_W (MTC1 CPURegs:$src))>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000412def : Pat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S FGR32:$src))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000413
Akira Hatanakaaa757902011-09-28 18:11:19 +0000414let Predicates = [NotFP64bit] in {
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000415 def : Pat<(f64 (sint_to_fp CPURegs:$src)), (CVT_D32_W (MTC1 CPURegs:$src))>;
416 def : Pat<(i32 (fp_to_sint AFGR64:$src)), (MFC1 (TRUNC_W_D32 AFGR64:$src))>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000417 def : Pat<(f32 (fround AFGR64:$src)), (CVT_S_D32 AFGR64:$src)>;
418 def : Pat<(f64 (fextend FGR32:$src)), (CVT_D32_S FGR32:$src)>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000419}
420
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000421let Predicates = [IsFP64bit] in {
422 def : Pat<(f64 fpimm0), (DMTC1 ZERO_64)>;
423 def : Pat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
424
425 def : Pat<(f64 (sint_to_fp CPURegs:$src)), (CVT_D64_W (MTC1 CPURegs:$src))>;
426 def : Pat<(f32 (sint_to_fp CPU64Regs:$src)),
427 (CVT_S_L (DMTC1 CPU64Regs:$src))>;
428 def : Pat<(f64 (sint_to_fp CPU64Regs:$src)),
429 (CVT_D64_L (DMTC1 CPU64Regs:$src))>;
430
431 def : Pat<(i32 (fp_to_sint FGR64:$src)), (MFC1 (TRUNC_W_D64 FGR64:$src))>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000432 def : Pat<(i64 (fp_to_sint FGR32:$src)), (DMFC1 (TRUNC_L_S FGR32:$src))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000433 def : Pat<(i64 (fp_to_sint FGR64:$src)), (DMFC1 (TRUNC_L_D64 FGR64:$src))>;
434
435 def : Pat<(f32 (fround FGR64:$src)), (CVT_S_D64 FGR64:$src)>;
436 def : Pat<(f64 (fextend FGR32:$src)), (CVT_D64_S FGR32:$src)>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000437}
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000438
439// Patterns for unaligned floating point loads and stores.
440let Predicates = [HasMips32r2Or64, NotN64] in {
Akira Hatanaka02365942012-04-03 02:51:09 +0000441 def : Pat<(f32 (load_u CPURegs:$addr)), (LUXC1 CPURegs:$addr, ZERO)>;
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000442 def : Pat<(store_u FGR32:$src, CPURegs:$addr),
443 (SUXC1 FGR32:$src, CPURegs:$addr, ZERO)>;
444}
445
446let Predicates = [IsN64] in {
Akira Hatanaka02365942012-04-03 02:51:09 +0000447 def : Pat<(f32 (load_u CPU64Regs:$addr)), (LUXC1_P8 CPU64Regs:$addr, ZERO_64)>;
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000448 def : Pat<(store_u FGR32:$src, CPU64Regs:$addr),
449 (SUXC1_P8 FGR32:$src, CPU64Regs:$addr, ZERO_64)>;
450}