blob: ecfd085ccf843c76b9a117d05567ca17ebfc6d69 [file] [log] [blame]
David Goodwinb50ea5c2009-07-02 22:18:33 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information --------*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Evan Cheng6495f632009-07-28 05:48:47 +000016#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000017#include "ARMGenInstrInfo.inc"
18#include "ARMMachineFunctionInfo.h"
19#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/ADT/SmallVector.h"
David Goodwinb50ea5c2009-07-02 22:18:33 +000022#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000023
24using namespace llvm;
25
Chris Lattnerd90183d2009-08-02 05:20:37 +000026Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI) : RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000027}
28
Evan Cheng446c4282009-07-11 06:43:01 +000029unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000030 // FIXME
31 return 0;
32}
33
David Goodwin334c2642009-07-08 16:09:28 +000034bool
35Thumb2InstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
36 if (MBB.empty()) return false;
37
David Goodwin334c2642009-07-08 16:09:28 +000038 switch (MBB.back().getOpcode()) {
David Goodwinb1beca62009-07-10 15:33:46 +000039 case ARM::t2LDM_RET:
David Goodwin334c2642009-07-08 16:09:28 +000040 case ARM::t2B: // Uncond branch.
Evan Cheng66ac5312009-07-25 00:33:29 +000041 case ARM::t2BR_JT: // Jumptable branch.
Evan Cheng5657c012009-07-29 02:18:14 +000042 case ARM::t2TBB: // Table branch byte.
43 case ARM::t2TBH: // Table branch halfword.
Evan Cheng23606e32009-07-24 18:20:16 +000044 case ARM::tBR_JTr: // Jumptable branch (16-bit version).
David Goodwin334c2642009-07-08 16:09:28 +000045 case ARM::tBX_RET:
46 case ARM::tBX_RET_vararg:
47 case ARM::tPOP_RET:
48 case ARM::tB:
David Goodwin334c2642009-07-08 16:09:28 +000049 return true;
50 default:
51 break;
52 }
53
54 return false;
55}
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000056
57bool
58Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
59 MachineBasicBlock::iterator I,
60 unsigned DestReg, unsigned SrcReg,
61 const TargetRegisterClass *DestRC,
62 const TargetRegisterClass *SrcRC) const {
63 DebugLoc DL = DebugLoc::getUnknownLoc();
64 if (I != MBB.end()) DL = I->getDebugLoc();
65
Evan Cheng08b93c62009-07-27 00:33:08 +000066 if (DestRC == ARM::GPRRegisterClass &&
67 SrcRC == ARM::GPRRegisterClass) {
Evan Chenge118cb62009-08-07 19:34:35 +000068 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg);
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000069 return true;
Evan Cheng08b93c62009-07-27 00:33:08 +000070 } else if (DestRC == ARM::GPRRegisterClass &&
Evan Cheng86198642009-08-07 00:34:42 +000071 SrcRC == ARM::tGPRRegisterClass) {
Evan Cheng08b93c62009-07-27 00:33:08 +000072 BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg);
73 return true;
74 } else if (DestRC == ARM::tGPRRegisterClass &&
75 SrcRC == ARM::GPRRegisterClass) {
76 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg);
77 return true;
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000078 }
79
Evan Cheng08b93c62009-07-27 00:33:08 +000080 // Handle SPR, DPR, and QPR copies.
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000081 return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC, SrcRC);
82}
Evan Cheng5732ca02009-07-27 03:14:20 +000083
84void Thumb2InstrInfo::
85storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
86 unsigned SrcReg, bool isKill, int FI,
87 const TargetRegisterClass *RC) const {
88 DebugLoc DL = DebugLoc::getUnknownLoc();
89 if (I != MBB.end()) DL = I->getDebugLoc();
90
91 if (RC == ARM::GPRRegisterClass) {
92 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
93 .addReg(SrcReg, getKillRegState(isKill))
94 .addFrameIndex(FI).addImm(0));
95 return;
96 }
97
98 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC);
99}
100
101void Thumb2InstrInfo::
102loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
103 unsigned DestReg, int FI,
104 const TargetRegisterClass *RC) const {
105 DebugLoc DL = DebugLoc::getUnknownLoc();
106 if (I != MBB.end()) DL = I->getDebugLoc();
107
108 if (RC == ARM::GPRRegisterClass) {
109 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
110 .addFrameIndex(FI).addImm(0));
111 return;
112 }
113
114 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC);
115}
Evan Cheng6495f632009-07-28 05:48:47 +0000116
117
118void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
119 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
120 unsigned DestReg, unsigned BaseReg, int NumBytes,
121 ARMCC::CondCodes Pred, unsigned PredReg,
122 const ARMBaseInstrInfo &TII) {
123 bool isSub = NumBytes < 0;
124 if (isSub) NumBytes = -NumBytes;
125
126 // If profitable, use a movw or movt to materialize the offset.
127 // FIXME: Use the scavenger to grab a scratch register.
128 if (DestReg != ARM::SP && DestReg != BaseReg &&
129 NumBytes >= 4096 &&
130 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
131 bool Fits = false;
132 if (NumBytes < 65536) {
133 // Use a movw to materialize the 16-bit constant.
134 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
135 .addImm(NumBytes)
136 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
137 Fits = true;
138 } else if ((NumBytes & 0xffff) == 0) {
139 // Use a movt to materialize the 32-bit constant.
140 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
141 .addReg(DestReg)
142 .addImm(NumBytes >> 16)
143 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
144 Fits = true;
145 }
146
147 if (Fits) {
148 if (isSub) {
149 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
150 .addReg(BaseReg, RegState::Kill)
151 .addReg(DestReg, RegState::Kill)
152 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
153 } else {
154 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
155 .addReg(DestReg, RegState::Kill)
156 .addReg(BaseReg, RegState::Kill)
157 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
158 }
159 return;
160 }
161 }
162
163 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000164 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000165 unsigned Opc = 0;
166 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
167 // mov sp, rn. Note t2MOVr cannot be used.
168 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
169 BaseReg = ARM::SP;
170 continue;
171 }
172
173 if (BaseReg == ARM::SP) {
174 // sub sp, sp, #imm7
175 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
176 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
177 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
178 // FIXME: Fix Thumb1 immediate encoding.
179 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
180 .addReg(BaseReg).addImm(ThisVal/4);
181 NumBytes = 0;
182 continue;
183 }
184
185 // sub rd, sp, so_imm
186 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
187 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
188 NumBytes = 0;
189 } else {
190 // FIXME: Move this to ARMAddressingModes.h?
191 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
192 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
193 NumBytes &= ~ThisVal;
194 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
195 "Bit extraction didn't work?");
196 }
Evan Cheng6495f632009-07-28 05:48:47 +0000197 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000198 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
199 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
200 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
201 NumBytes = 0;
202 } else if (ThisVal < 4096) {
203 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
204 NumBytes = 0;
205 } else {
206 // FIXME: Move this to ARMAddressingModes.h?
207 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
208 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
209 NumBytes &= ~ThisVal;
210 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
211 "Bit extraction didn't work?");
212 }
Evan Cheng6495f632009-07-28 05:48:47 +0000213 }
214
215 // Build the new ADD / SUB.
Evan Cheng86198642009-08-07 00:34:42 +0000216 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
217 .addReg(BaseReg, RegState::Kill)
218 .addImm(ThisVal)));
219
Evan Cheng6495f632009-07-28 05:48:47 +0000220 BaseReg = DestReg;
221 }
222}
223
224static unsigned
225negativeOffsetOpcode(unsigned opcode)
226{
227 switch (opcode) {
228 case ARM::t2LDRi12: return ARM::t2LDRi8;
229 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
230 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
231 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
232 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
233 case ARM::t2STRi12: return ARM::t2STRi8;
234 case ARM::t2STRBi12: return ARM::t2STRBi8;
235 case ARM::t2STRHi12: return ARM::t2STRHi8;
236
237 case ARM::t2LDRi8:
238 case ARM::t2LDRHi8:
239 case ARM::t2LDRBi8:
240 case ARM::t2LDRSHi8:
241 case ARM::t2LDRSBi8:
242 case ARM::t2STRi8:
243 case ARM::t2STRBi8:
244 case ARM::t2STRHi8:
245 return opcode;
246
247 default:
248 break;
249 }
250
251 return 0;
252}
253
254static unsigned
255positiveOffsetOpcode(unsigned opcode)
256{
257 switch (opcode) {
258 case ARM::t2LDRi8: return ARM::t2LDRi12;
259 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
260 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
261 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
262 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
263 case ARM::t2STRi8: return ARM::t2STRi12;
264 case ARM::t2STRBi8: return ARM::t2STRBi12;
265 case ARM::t2STRHi8: return ARM::t2STRHi12;
266
267 case ARM::t2LDRi12:
268 case ARM::t2LDRHi12:
269 case ARM::t2LDRBi12:
270 case ARM::t2LDRSHi12:
271 case ARM::t2LDRSBi12:
272 case ARM::t2STRi12:
273 case ARM::t2STRBi12:
274 case ARM::t2STRHi12:
275 return opcode;
276
277 default:
278 break;
279 }
280
281 return 0;
282}
283
284static unsigned
285immediateOffsetOpcode(unsigned opcode)
286{
287 switch (opcode) {
288 case ARM::t2LDRs: return ARM::t2LDRi12;
289 case ARM::t2LDRHs: return ARM::t2LDRHi12;
290 case ARM::t2LDRBs: return ARM::t2LDRBi12;
291 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
292 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
293 case ARM::t2STRs: return ARM::t2STRi12;
294 case ARM::t2STRBs: return ARM::t2STRBi12;
295 case ARM::t2STRHs: return ARM::t2STRHi12;
296
297 case ARM::t2LDRi12:
298 case ARM::t2LDRHi12:
299 case ARM::t2LDRBi12:
300 case ARM::t2LDRSHi12:
301 case ARM::t2LDRSBi12:
302 case ARM::t2STRi12:
303 case ARM::t2STRBi12:
304 case ARM::t2STRHi12:
305 case ARM::t2LDRi8:
306 case ARM::t2LDRHi8:
307 case ARM::t2LDRBi8:
308 case ARM::t2LDRSHi8:
309 case ARM::t2LDRSBi8:
310 case ARM::t2STRi8:
311 case ARM::t2STRBi8:
312 case ARM::t2STRHi8:
313 return opcode;
314
315 default:
316 break;
317 }
318
319 return 0;
320}
321
322int llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
323 unsigned FrameReg, int Offset,
324 const ARMBaseInstrInfo &TII) {
325 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000326 const TargetInstrDesc &Desc = MI.getDesc();
327 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
328 bool isSub = false;
329
330 // Memory operands in inline assembly always use AddrModeT2_i12.
331 if (Opcode == ARM::INLINEASM)
332 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
333
334 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
335 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000336
337 bool isSP = FrameReg == ARM::SP;
Evan Cheng6495f632009-07-28 05:48:47 +0000338 if (Offset == 0) {
339 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000340 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000341 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
342 MI.RemoveOperand(FrameRegIdx+1);
343 return 0;
344 }
345
346 if (Offset < 0) {
347 Offset = -Offset;
348 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000349 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
350 } else {
351 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000352 }
353
354 // Common case: small offset, fits into instruction.
355 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000356 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
357 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
358 return 0;
359 }
360 // Another common case: imm12.
361 if (Offset < 4096) {
Evan Cheng86198642009-08-07 00:34:42 +0000362 unsigned NewOpc = isSP
363 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
364 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
365 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000366 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
367 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
368 return 0;
369 }
370
371 // Otherwise, extract 8 adjacent bits from the immediate into this
372 // t2ADDri/t2SUBri.
373 unsigned RotAmt = CountLeadingZeros_32(Offset);
374 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
375
376 // We will handle these bits from offset, clear them.
377 Offset &= ~ThisImmVal;
378
379 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
380 "Bit extraction didn't work?");
381 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
382 } else {
383 // AddrModeT2_so cannot handle any offset. If there is no offset
384 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000385 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000386 if (AddrMode == ARMII::AddrModeT2_so) {
387 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
388 if (OffsetReg != 0) {
389 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
390 return Offset;
391 }
392
393 MI.RemoveOperand(FrameRegIdx+1);
394 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
395 NewOpc = immediateOffsetOpcode(Opcode);
396 AddrMode = ARMII::AddrModeT2_i12;
397 }
398
399 unsigned NumBits = 0;
400 unsigned Scale = 1;
401 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
402 // i8 supports only negative, and i12 supports only positive, so
403 // based on Offset sign convert Opcode to the appropriate
404 // instruction
405 Offset += MI.getOperand(FrameRegIdx+1).getImm();
406 if (Offset < 0) {
407 NewOpc = negativeOffsetOpcode(Opcode);
408 NumBits = 8;
409 isSub = true;
410 Offset = -Offset;
411 } else {
412 NewOpc = positiveOffsetOpcode(Opcode);
413 NumBits = 12;
414 }
415 } else {
416 // VFP address modes.
417 assert(AddrMode == ARMII::AddrMode5);
418 int InstrOffs=ARM_AM::getAM5Offset(MI.getOperand(FrameRegIdx+1).getImm());
419 if (ARM_AM::getAM5Op(MI.getOperand(FrameRegIdx+1).getImm()) ==ARM_AM::sub)
420 InstrOffs *= -1;
421 NumBits = 8;
422 Scale = 4;
423 Offset += InstrOffs * 4;
424 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
425 if (Offset < 0) {
426 Offset = -Offset;
427 isSub = true;
428 }
429 }
430
431 if (NewOpc != Opcode)
432 MI.setDesc(TII.get(NewOpc));
433
434 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
435
436 // Attempt to fold address computation
437 // Common case: small offset, fits into instruction.
438 int ImmedOffset = Offset / Scale;
439 unsigned Mask = (1 << NumBits) - 1;
440 if ((unsigned)Offset <= Mask * Scale) {
441 // Replace the FrameIndex with fp/sp
442 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
443 if (isSub) {
444 if (AddrMode == ARMII::AddrMode5)
445 // FIXME: Not consistent.
446 ImmedOffset |= 1 << NumBits;
447 else
448 ImmedOffset = -ImmedOffset;
449 }
450 ImmOp.ChangeToImmediate(ImmedOffset);
451 return 0;
452 }
453
454 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000455 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000456 if (isSub) {
457 if (AddrMode == ARMII::AddrMode5)
458 // FIXME: Not consistent.
459 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000460 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000461 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000462 if (ImmedOffset == 0)
463 // Change the opcode back if the encoded offset is zero.
464 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
465 }
Evan Cheng6495f632009-07-28 05:48:47 +0000466 }
467 ImmOp.ChangeToImmediate(ImmedOffset);
468 Offset &= ~(Mask*Scale);
469 }
470
471 return (isSub) ? -Offset : Offset;
472}