blob: 426ed4e621d127b4b56e525109e80fa596fc9c9a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARMRegisterInfo.h"
Jim Grosbachcbc47b82008-10-07 21:01:51 +000019#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020
21namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000022 class ARMSubtarget;
23
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +000033 // This four-bit field describes the addressing mode used.
Evan Chenga8e29892007-01-19 07:51:42 +000034
35 AddrModeMask = 0xf,
Evan Cheng0ff94f72007-08-07 01:37:15 +000036 AddrModeNone = 0,
Evan Chenga8e29892007-01-19 07:51:42 +000037 AddrMode1 = 1,
38 AddrMode2 = 2,
39 AddrMode3 = 3,
40 AddrMode4 = 4,
41 AddrMode5 = 5,
Evan Chengedda31c2008-11-05 18:35:52 +000042 AddrModeT1 = 6,
43 AddrModeT2 = 7,
44 AddrModeT4 = 8,
45 AddrModeTs = 9, // i8 * 4 for pc and sp relative data
Evan Chenga8e29892007-01-19 07:51:42 +000046
47 // Size* - Flags to keep track of the size of an instruction.
48 SizeShift = 4,
49 SizeMask = 7 << SizeShift,
50 SizeSpecial = 1, // 0 byte pseudo or special case.
51 Size8Bytes = 2,
52 Size4Bytes = 3,
53 Size2Bytes = 4,
54
55 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
56 // and store ops
57 IndexModeShift = 7,
58 IndexModeMask = 3 << IndexModeShift,
59 IndexModePre = 1,
60 IndexModePost = 2,
61
62 // Opcode
63 OpcodeShift = 9,
Evan Cheng0ff94f72007-08-07 01:37:15 +000064 OpcodeMask = 0xf << OpcodeShift,
Evan Chengedda31c2008-11-05 18:35:52 +000065
66 //===------------------------------------------------------------------===//
67 // Misc flags.
68
69 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
70 // it doesn't have a Rn operand.
71 UnaryDP = 1 << 13,
72
73 //===------------------------------------------------------------------===//
74 // Instruction encoding formats.
75 //
76 FormShift = 14,
77 FormMask = 0x1f << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000078
Raul Herbster8c132632007-08-30 23:34:14 +000079 // Pseudo instructions
Evan Cheng0ff94f72007-08-07 01:37:15 +000080 Pseudo = 1 << FormShift,
81
Raul Herbster8c132632007-08-30 23:34:14 +000082 // Multiply instructions
Evan Chengfbc9d412008-11-06 01:21:28 +000083 MulFrm = 2 << FormShift,
84 MulSMLAW = 3 << FormShift,
85 MulSMULW = 4 << FormShift,
86 MulSMLA = 5 << FormShift,
87 MulSMUL = 6 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000088
Raul Herbster8c132632007-08-30 23:34:14 +000089 // Branch instructions
Evan Chengfbc9d412008-11-06 01:21:28 +000090 Branch = 7 << FormShift,
91 BranchMisc = 8 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000092
Raul Herbster8c132632007-08-30 23:34:14 +000093 // Data Processing instructions
Evan Chengfbc9d412008-11-06 01:21:28 +000094 DPFrm = 9 << FormShift,
95 DPSoRegFrm = 10 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000096
Raul Herbster8c132632007-08-30 23:34:14 +000097 // Load and Store
Evan Chengfbc9d412008-11-06 01:21:28 +000098 LdFrm = 11 << FormShift,
99 StFrm = 12 << FormShift,
100 LdMiscFrm = 13 << FormShift,
101 StMiscFrm = 14 << FormShift,
102 LdMulFrm = 15 << FormShift,
103 StMulFrm = 16 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000104
Raul Herbster8c132632007-08-30 23:34:14 +0000105 // Miscellaneous arithmetic instructions
Evan Chengfbc9d412008-11-06 01:21:28 +0000106 ArithMisc = 17 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000107
Raul Herbster8c132632007-08-30 23:34:14 +0000108 // Thumb format
Evan Chengfbc9d412008-11-06 01:21:28 +0000109 ThumbFrm = 18 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000110
Raul Herbster8c132632007-08-30 23:34:14 +0000111 // VFP format
Evan Chengfbc9d412008-11-06 01:21:28 +0000112 VPFFrm = 19 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000113
Evan Chengedda31c2008-11-05 18:35:52 +0000114 //===------------------------------------------------------------------===//
Raul Herbster8c132632007-08-30 23:34:14 +0000115 // Field shifts - such shifts are used to set field while generating
116 // machine instructions.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000117 RotImmShift = 8,
118 RegRsShift = 8,
119 RegRdLoShift = 12,
120 RegRdShift = 12,
121 RegRdHiShift = 16,
122 RegRnShift = 16,
123 L_BitShift = 20,
124 S_BitShift = 20,
125 U_BitShift = 23,
126 IndexShift = 24,
127 I_BitShift = 25
Evan Chenga8e29892007-01-19 07:51:42 +0000128 };
129}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000130
Chris Lattner64105522008-01-01 01:03:04 +0000131class ARMInstrInfo : public TargetInstrInfoImpl {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000132 const ARMRegisterInfo RI;
133public:
Dan Gohman950a4c42008-03-25 22:06:05 +0000134 explicit ARMInstrInfo(const ARMSubtarget &STI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000135
136 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
137 /// such, whenever a client has an instance of instruction info, it should
138 /// always be able to get register info as well (through this method).
139 ///
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000140 virtual const ARMRegisterInfo &getRegisterInfo() const { return RI; }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000141
Rafael Espindola46adf812006-08-08 20:35:03 +0000142 /// getPointerRegClass - Return the register class to use to hold pointers.
143 /// This is used for addressing modes.
144 virtual const TargetRegisterClass *getPointerRegClass() const;
145
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000146 /// Return true if the instruction is a register to register move and
147 /// leave the source and dest operands in the passed parameters.
148 ///
149 virtual bool isMoveInstr(const MachineInstr &MI,
150 unsigned &SrcReg, unsigned &DstReg) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000151 virtual unsigned isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const;
152 virtual unsigned isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const;
153
Evan Chengca1267c2008-03-31 20:40:39 +0000154 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
155 unsigned DestReg, const MachineInstr *Orig) const;
156
Evan Chenga8e29892007-01-19 07:51:42 +0000157 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
158 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000159 LiveVariables *LV) const;
Chris Lattner578e64a2006-10-24 16:47:57 +0000160
Evan Chenga8e29892007-01-19 07:51:42 +0000161 // Branch analysis.
162 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
163 MachineBasicBlock *&FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000164 SmallVectorImpl<MachineOperand> &Cond) const;
Evan Cheng6ae36262007-05-18 00:18:17 +0000165 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
166 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
167 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000168 const SmallVectorImpl<MachineOperand> &Cond) const;
Owen Anderson940f83e2008-08-26 18:03:31 +0000169 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000170 MachineBasicBlock::iterator I,
171 unsigned DestReg, unsigned SrcReg,
172 const TargetRegisterClass *DestRC,
173 const TargetRegisterClass *SrcRC) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000174 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
175 MachineBasicBlock::iterator MBBI,
176 unsigned SrcReg, bool isKill, int FrameIndex,
177 const TargetRegisterClass *RC) const;
178
179 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
180 SmallVectorImpl<MachineOperand> &Addr,
181 const TargetRegisterClass *RC,
182 SmallVectorImpl<MachineInstr*> &NewMIs) const;
183
184 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
185 MachineBasicBlock::iterator MBBI,
186 unsigned DestReg, int FrameIndex,
187 const TargetRegisterClass *RC) const;
188
189 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
190 SmallVectorImpl<MachineOperand> &Addr,
191 const TargetRegisterClass *RC,
192 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Andersond94b6a12008-01-04 23:57:37 +0000193 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
194 MachineBasicBlock::iterator MI,
195 const std::vector<CalleeSavedInfo> &CSI) const;
196 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
197 MachineBasicBlock::iterator MI,
198 const std::vector<CalleeSavedInfo> &CSI) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000199
Evan Cheng5fd79d02008-02-08 21:20:40 +0000200 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
201 MachineInstr* MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000202 const SmallVectorImpl<unsigned> &Ops,
Owen Anderson43dbe052008-01-07 01:35:02 +0000203 int FrameIndex) const;
204
Evan Cheng5fd79d02008-02-08 21:20:40 +0000205 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
206 MachineInstr* MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000207 const SmallVectorImpl<unsigned> &Ops,
Owen Anderson43dbe052008-01-07 01:35:02 +0000208 MachineInstr* LoadMI) const {
209 return 0;
210 }
211
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000212 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
213 const SmallVectorImpl<unsigned> &Ops) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000214
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000215 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
Owen Anderson44eb65c2008-08-14 22:49:33 +0000216 virtual
217 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Evan Cheng93072922007-05-16 02:01:49 +0000218
219 // Predication support.
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000220 virtual bool isPredicated(const MachineInstr *MI) const;
Evan Cheng69d55562007-05-23 07:22:05 +0000221
Jim Grosbach33412622008-10-07 19:05:35 +0000222 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
223 int PIdx = MI->findFirstPredOperandIdx();
224 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
225 : ARMCC::AL;
226 }
227
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000228 virtual
229 bool PredicateInstruction(MachineInstr *MI,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000230 const SmallVectorImpl<MachineOperand> &Pred) const;
Evan Cheng69d55562007-05-23 07:22:05 +0000231
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000232 virtual
Owen Anderson44eb65c2008-08-14 22:49:33 +0000233 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
234 const SmallVectorImpl<MachineOperand> &Pred2) const;
Evan Cheng13ab0202007-07-10 18:08:01 +0000235
236 virtual bool DefinesPredicate(MachineInstr *MI,
237 std::vector<MachineOperand> &Pred) const;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000238
239 /// GetInstSize - Returns the size of the specified MachineInstr.
240 ///
241 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000242};
243
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000244}
245
246#endif