blob: 0ef97c139df704afc437331f86c1dff7f3d88bc1 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "regalloc"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000015#include "VirtRegMap.h"
Lang Hames7cf0bfd2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hames8d4e3032009-05-18 19:03:16 +000017#include "Spiller.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "llvm/Function.h"
Evan Cheng14f8a502008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng26d17df2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/Passes.h"
26#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene1d80f1b2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Target/TargetMachine.h"
Owen Andersonbac9ae22008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc4c75f52007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/Support/Debug.h"
37#include "llvm/Support/Compiler.h"
38#include <algorithm>
39#include <set>
40#include <queue>
41#include <memory>
42#include <cmath>
Lang Hames86f6afb2009-06-02 16:53:25 +000043
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044using namespace llvm;
45
46STATISTIC(NumIters , "Number of iterations performed");
47STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc4c75f52007-11-03 07:20:12 +000048STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng29b4cf62009-04-20 08:01:12 +000049STATISTIC(NumDowngrade, "Number of registers downgraded");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050
Evan Chengc5952452008-06-20 21:45:16 +000051static cl::opt<bool>
52NewHeuristic("new-spilling-heuristic",
53 cl::desc("Use new spilling heuristic"),
54 cl::init(false), cl::Hidden);
55
Evan Cheng99dcc172008-10-23 20:43:13 +000056static cl::opt<bool>
57PreSplitIntervals("pre-alloc-split",
58 cl::desc("Pre-register allocation live interval splitting"),
59 cl::init(false), cl::Hidden);
60
Lang Hames8d4e3032009-05-18 19:03:16 +000061static cl::opt<bool>
62NewSpillFramework("new-spill-framework",
63 cl::desc("New spilling framework"),
64 cl::init(false), cl::Hidden);
65
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066static RegisterRegAlloc
Dan Gohman669b9bf2008-10-14 20:25:08 +000067linearscanRegAlloc("linearscan", "linear scan register allocator",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068 createLinearScanRegisterAllocator);
69
70namespace {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
72 static char ID;
Dan Gohman26f8c272008-09-04 17:05:41 +000073 RALinScan() : MachineFunctionPass(&ID) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074
75 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersonba926a32008-08-15 18:49:41 +000076 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077 private:
78 /// RelatedRegClasses - This structure is built the first time a function is
79 /// compiled, and keeps track of which register classes have registers that
80 /// belong to multiple classes or have aliases that are in other classes.
81 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson4a472712008-08-13 23:36:23 +000082 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083
Evan Cheng29b4cf62009-04-20 08:01:12 +000084 // NextReloadMap - For each register in the map, it maps to the another
85 // register which is defined by a reload from the same stack slot and
86 // both reloads are in the same basic block.
87 DenseMap<unsigned, unsigned> NextReloadMap;
88
89 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
90 // un-favored for allocation.
91 SmallSet<unsigned, 8> DowngradedRegs;
92
93 // DowngradeMap - A map from virtual registers to physical registers being
94 // downgraded for the virtual registers.
95 DenseMap<unsigned, unsigned> DowngradeMap;
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 MachineFunction* mf_;
Evan Chengc5952452008-06-20 21:45:16 +000098 MachineRegisterInfo* mri_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099 const TargetMachine* tm_;
Dan Gohman1e57df32008-02-10 18:45:23 +0000100 const TargetRegisterInfo* tri_;
Evan Chengc4c75f52007-11-03 07:20:12 +0000101 const TargetInstrInfo* tii_;
Evan Chengc4c75f52007-11-03 07:20:12 +0000102 BitVector allocatableRegs_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 LiveIntervals* li_;
Evan Cheng14f8a502008-06-04 09:18:41 +0000104 LiveStacks* ls_;
Evan Cheng26d17df2007-12-11 02:09:15 +0000105 const MachineLoopInfo *loopInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000106
107 /// handled_ - Intervals are added to the handled_ set in the order of their
108 /// start value. This is uses for backtracking.
109 std::vector<LiveInterval*> handled_;
110
111 /// fixed_ - Intervals that correspond to machine registers.
112 ///
113 IntervalPtrs fixed_;
114
115 /// active_ - Intervals that are currently being processed, and which have a
116 /// live range active for the current point.
117 IntervalPtrs active_;
118
119 /// inactive_ - Intervals that are currently being processed, but which have
120 /// a hold at the current point.
121 IntervalPtrs inactive_;
122
123 typedef std::priority_queue<LiveInterval*,
Owen Andersonba926a32008-08-15 18:49:41 +0000124 SmallVector<LiveInterval*, 64>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 greater_ptr<LiveInterval> > IntervalHeap;
126 IntervalHeap unhandled_;
Evan Cheng99aece72009-05-01 01:03:49 +0000127
128 /// regUse_ - Tracks register usage.
129 SmallVector<unsigned, 32> regUse_;
130 SmallVector<unsigned, 32> regUseBackUp_;
131
132 /// vrm_ - Tracks register assignments.
Owen Andersondd56ab72009-03-13 05:55:11 +0000133 VirtRegMap* vrm_;
Evan Cheng99aece72009-05-01 01:03:49 +0000134
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000135 std::auto_ptr<VirtRegRewriter> rewriter_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136
Lang Hames8d4e3032009-05-18 19:03:16 +0000137 std::auto_ptr<Spiller> spiller_;
138
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 public:
140 virtual const char* getPassName() const {
141 return "Linear Scan Register Allocator";
142 }
143
144 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
145 AU.addRequired<LiveIntervals>();
Owen Andersonbac9ae22008-10-07 20:22:28 +0000146 if (StrongPHIElim)
147 AU.addRequiredID(StrongPHIEliminationID);
David Greene1d80f1b2007-09-06 16:18:45 +0000148 // Make sure PassManager knows which analyses to make available
149 // to coalescing and which analyses coalescing invalidates.
150 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Cheng99dcc172008-10-23 20:43:13 +0000151 if (PreSplitIntervals)
152 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng14f8a502008-06-04 09:18:41 +0000153 AU.addRequired<LiveStacks>();
154 AU.addPreserved<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000155 AU.addRequired<MachineLoopInfo>();
Bill Wendling62264362008-01-04 20:54:55 +0000156 AU.addPreserved<MachineLoopInfo>();
Owen Andersondd56ab72009-03-13 05:55:11 +0000157 AU.addRequired<VirtRegMap>();
158 AU.addPreserved<VirtRegMap>();
Bill Wendling62264362008-01-04 20:54:55 +0000159 AU.addPreservedID(MachineDominatorsID);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160 MachineFunctionPass::getAnalysisUsage(AU);
161 }
162
163 /// runOnMachineFunction - register allocate the whole function
164 bool runOnMachineFunction(MachineFunction&);
165
166 private:
167 /// linearScan - the linear scan algorithm
168 void linearScan();
169
170 /// initIntervalSets - initialize the interval sets.
171 ///
172 void initIntervalSets();
173
174 /// processActiveIntervals - expire old intervals and move non-overlapping
175 /// ones to the inactive list.
176 void processActiveIntervals(unsigned CurPoint);
177
178 /// processInactiveIntervals - expire old intervals and move overlapping
179 /// ones to the active list.
180 void processInactiveIntervals(unsigned CurPoint);
181
Evan Cheng29b4cf62009-04-20 08:01:12 +0000182 /// hasNextReloadInterval - Return the next liveinterval that's being
183 /// defined by a reload from the same SS as the specified one.
184 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
185
186 /// DowngradeRegister - Downgrade a register for allocation.
187 void DowngradeRegister(LiveInterval *li, unsigned Reg);
188
189 /// UpgradeRegister - Upgrade a register for allocation.
190 void UpgradeRegister(unsigned Reg);
191
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 /// assignRegOrStackSlotAtInterval - assign a register if one
193 /// is available, or spill.
194 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
195
Evan Chengc8a4a882009-03-23 22:57:19 +0000196 void updateSpillWeights(std::vector<float> &Weights,
197 unsigned reg, float weight,
198 const TargetRegisterClass *RC);
199
Evan Chengc5952452008-06-20 21:45:16 +0000200 /// findIntervalsToSpill - Determine the intervals to spill for the
201 /// specified interval. It's passed the physical registers whose spill
202 /// weight is the lowest among all the registers whose live intervals
203 /// conflict with the interval.
204 void findIntervalsToSpill(LiveInterval *cur,
205 std::vector<std::pair<unsigned,float> > &Candidates,
206 unsigned NumCands,
207 SmallVector<LiveInterval*, 8> &SpillIntervals);
208
Evan Chengc4c75f52007-11-03 07:20:12 +0000209 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
210 /// try allocate the definition the same register as the source register
211 /// if the register is not defined during live time of the interval. This
212 /// eliminate a copy. This is used to coalesce copies which were not
213 /// coalesced away before allocation either due to dest and src being in
214 /// different register classes or because the coalescer was overly
215 /// conservative.
216 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
217
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 ///
Evan Cheng99aece72009-05-01 01:03:49 +0000219 /// Register usage / availability tracking helpers.
220 ///
221
222 void initRegUses() {
223 regUse_.resize(tri_->getNumRegs(), 0);
224 regUseBackUp_.resize(tri_->getNumRegs(), 0);
225 }
226
227 void finalizeRegUses() {
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000228#ifndef NDEBUG
229 // Verify all the registers are "freed".
230 bool Error = false;
231 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
232 if (regUse_[i] != 0) {
233 cerr << tri_->getName(i) << " is still in use!\n";
234 Error = true;
235 }
236 }
237 if (Error)
238 abort();
239#endif
Evan Cheng99aece72009-05-01 01:03:49 +0000240 regUse_.clear();
241 regUseBackUp_.clear();
242 }
243
244 void addRegUse(unsigned physReg) {
245 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
246 "should be physical register!");
247 ++regUse_[physReg];
248 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
249 ++regUse_[*as];
250 }
251
252 void delRegUse(unsigned physReg) {
253 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
254 "should be physical register!");
255 assert(regUse_[physReg] != 0);
256 --regUse_[physReg];
257 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
258 assert(regUse_[*as] != 0);
259 --regUse_[*as];
260 }
261 }
262
263 bool isRegAvail(unsigned physReg) const {
264 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
265 "should be physical register!");
266 return regUse_[physReg] == 0;
267 }
268
269 void backUpRegUses() {
270 regUseBackUp_ = regUse_;
271 }
272
273 void restoreRegUses() {
274 regUse_ = regUseBackUp_;
275 }
276
277 ///
278 /// Register handling helpers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 ///
280
281 /// getFreePhysReg - return a free physical register for this virtual
282 /// register interval if we have one, otherwise return 0.
283 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +0000284 unsigned getFreePhysReg(const TargetRegisterClass *RC,
285 unsigned MaxInactiveCount,
286 SmallVector<unsigned, 256> &inactiveCounts,
287 bool SkipDGRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288
289 /// assignVirt2StackSlot - assigns this virtual register to a
290 /// stack slot. returns the stack slot
291 int assignVirt2StackSlot(unsigned virtReg);
292
293 void ComputeRelatedRegClasses();
294
295 template <typename ItTy>
296 void printIntervals(const char* const str, ItTy i, ItTy e) const {
297 if (str) DOUT << str << " intervals:\n";
298 for (; i != e; ++i) {
299 DOUT << "\t" << *i->first << " -> ";
300 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000301 if (TargetRegisterInfo::isVirtualRegister(reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 reg = vrm_->getPhys(reg);
303 }
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000304 DOUT << tri_->getName(reg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 }
306 }
307 };
308 char RALinScan::ID = 0;
309}
310
Evan Cheng14f8a502008-06-04 09:18:41 +0000311static RegisterPass<RALinScan>
312X("linearscan-regalloc", "Linear Scan Register Allocator");
313
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314void RALinScan::ComputeRelatedRegClasses() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 // First pass, add all reg classes to the union, and determine at least one
316 // reg class that each register is in.
317 bool HasAliases = false;
Evan Cheng29b4cf62009-04-20 08:01:12 +0000318 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
319 E = tri_->regclass_end(); RCI != E; ++RCI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 RelatedRegClasses.insert(*RCI);
321 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
322 I != E; ++I) {
Evan Cheng29b4cf62009-04-20 08:01:12 +0000323 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324
325 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
326 if (PRC) {
327 // Already processed this register. Just make sure we know that
328 // multiple register classes share a register.
329 RelatedRegClasses.unionSets(PRC, *RCI);
330 } else {
331 PRC = *RCI;
332 }
333 }
334 }
335
336 // Second pass, now that we know conservatively what register classes each reg
337 // belongs to, add info about aliases. We don't need to do this for targets
338 // without register aliases.
339 if (HasAliases)
Owen Anderson4a472712008-08-13 23:36:23 +0000340 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
342 I != E; ++I)
Evan Cheng29b4cf62009-04-20 08:01:12 +0000343 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
345}
346
Evan Chengc4c75f52007-11-03 07:20:12 +0000347/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
348/// try allocate the definition the same register as the source register
349/// if the register is not defined during live time of the interval. This
350/// eliminate a copy. This is used to coalesce copies which were not
351/// coalesced away before allocation either due to dest and src being in
352/// different register classes or because the coalescer was overly
353/// conservative.
354unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Chengb6aa6712007-11-04 08:32:21 +0000355 if ((cur.preference && cur.preference == Reg) || !cur.containsOneValue())
Evan Chengc4c75f52007-11-03 07:20:12 +0000356 return Reg;
357
Evan Chengdb4b2602009-01-20 00:16:18 +0000358 VNInfo *vni = cur.begin()->valno;
Evan Chengc4c75f52007-11-03 07:20:12 +0000359 if (!vni->def || vni->def == ~1U || vni->def == ~0U)
360 return Reg;
361 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng5f356942009-05-12 23:07:00 +0000362 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg, PhysReg;
Evan Chengf97496a2009-01-20 19:12:24 +0000363 if (!CopyMI ||
364 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000365 return Reg;
Evan Cheng5f356942009-05-12 23:07:00 +0000366 PhysReg = SrcReg;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000367 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000368 if (!vrm_->isAssignedReg(SrcReg))
369 return Reg;
Evan Cheng5f356942009-05-12 23:07:00 +0000370 PhysReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000371 }
Evan Cheng5f356942009-05-12 23:07:00 +0000372 if (Reg == PhysReg)
Evan Chengc4c75f52007-11-03 07:20:12 +0000373 return Reg;
374
Evan Cheng06b74c52008-09-18 22:38:47 +0000375 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Cheng5f356942009-05-12 23:07:00 +0000376 if (!RC->contains(PhysReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000377 return Reg;
378
379 // Try to coalesce.
Evan Cheng5f356942009-05-12 23:07:00 +0000380 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, PhysReg)) {
381 DOUT << "Coalescing: " << cur << " -> " << tri_->getName(PhysReg)
Bill Wendling8eeb9792008-02-26 21:11:01 +0000382 << '\n';
Evan Chengc4c75f52007-11-03 07:20:12 +0000383 vrm_->clearVirt(cur.reg);
Evan Cheng5f356942009-05-12 23:07:00 +0000384 vrm_->assignVirt2Phys(cur.reg, PhysReg);
385
386 // Remove unnecessary kills since a copy does not clobber the register.
387 if (li_->hasInterval(SrcReg)) {
388 LiveInterval &SrcLI = li_->getInterval(SrcReg);
389 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(cur.reg),
390 E = mri_->reg_end(); I != E; ++I) {
391 MachineOperand &O = I.getOperand();
392 if (!O.isUse() || !O.isKill())
393 continue;
394 MachineInstr *MI = &*I;
395 if (SrcLI.liveAt(li_->getDefIndex(li_->getInstructionIndex(MI))))
396 O.setIsKill(false);
397 }
398 }
399
Evan Chengc4c75f52007-11-03 07:20:12 +0000400 ++NumCoalesce;
401 return SrcReg;
402 }
403
404 return Reg;
405}
406
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
408 mf_ = &fn;
Evan Chengc5952452008-06-20 21:45:16 +0000409 mri_ = &fn.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 tm_ = &fn.getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +0000411 tri_ = tm_->getRegisterInfo();
Evan Chengc4c75f52007-11-03 07:20:12 +0000412 tii_ = tm_->getInstrInfo();
Dan Gohman1e57df32008-02-10 18:45:23 +0000413 allocatableRegs_ = tri_->getAllocatableSet(fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng14f8a502008-06-04 09:18:41 +0000415 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000416 loopInfo = &getAnalysis<MachineLoopInfo>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417
David Greene1d80f1b2007-09-06 16:18:45 +0000418 // We don't run the coalescer here because we have no reason to
419 // interact with it. If the coalescer requires interaction, it
420 // won't do anything. If it doesn't require interaction, we assume
421 // it was run as a separate pass.
422
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423 // If this is the first function compiled, compute the related reg classes.
424 if (RelatedRegClasses.empty())
425 ComputeRelatedRegClasses();
Evan Cheng99aece72009-05-01 01:03:49 +0000426
427 // Also resize register usage trackers.
428 initRegUses();
429
Owen Andersondd56ab72009-03-13 05:55:11 +0000430 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000431 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hames8d4e3032009-05-18 19:03:16 +0000432
433 if (NewSpillFramework) {
Lang Hames86f6afb2009-06-02 16:53:25 +0000434 spiller_.reset(createSpiller(mf_, li_, ls_, vrm_));
Lang Hames8d4e3032009-05-18 19:03:16 +0000435 }
Lang Hames86f6afb2009-06-02 16:53:25 +0000436
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 initIntervalSets();
438
439 linearScan();
440
441 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000442 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000443
Dan Gohman79a9f152008-06-23 23:51:16 +0000444 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng99aece72009-05-01 01:03:49 +0000445
446 finalizeRegUses();
447
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 fixed_.clear();
449 active_.clear();
450 inactive_.clear();
451 handled_.clear();
Evan Cheng29b4cf62009-04-20 08:01:12 +0000452 NextReloadMap.clear();
453 DowngradedRegs.clear();
454 DowngradeMap.clear();
Lang Hames86f6afb2009-06-02 16:53:25 +0000455 spiller_.reset(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456
457 return true;
458}
459
460/// initIntervalSets - initialize the interval sets.
461///
462void RALinScan::initIntervalSets()
463{
464 assert(unhandled_.empty() && fixed_.empty() &&
465 active_.empty() && inactive_.empty() &&
466 "interval sets should be empty on initialization");
467
Owen Andersonba926a32008-08-15 18:49:41 +0000468 handled_.reserve(li_->getNumIntervals());
469
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000471 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Evan Cheng06b74c52008-09-18 22:38:47 +0000472 mri_->setPhysRegUsed(i->second->reg);
Owen Anderson348d1d82008-08-13 21:49:13 +0000473 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474 } else
Owen Anderson348d1d82008-08-13 21:49:13 +0000475 unhandled_.push(i->second);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 }
477}
478
479void RALinScan::linearScan()
480{
481 // linear scan algorithm
482 DOUT << "********** LINEAR SCAN **********\n";
483 DOUT << "********** Function: " << mf_->getFunction()->getName() << '\n';
484
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486
487 while (!unhandled_.empty()) {
488 // pick the interval with the earliest start point
489 LiveInterval* cur = unhandled_.top();
490 unhandled_.pop();
Evan Chengd48f2bc2007-10-16 21:09:14 +0000491 ++NumIters;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 DOUT << "\n*** CURRENT ***: " << *cur << '\n';
493
Evan Chenga3186992008-04-03 16:40:27 +0000494 if (!cur->empty()) {
495 processActiveIntervals(cur->beginNumber());
496 processInactiveIntervals(cur->beginNumber());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497
Evan Chenga3186992008-04-03 16:40:27 +0000498 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
499 "Can only allocate virtual registers!");
500 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501
502 // Allocating a virtual register. try to find a free
503 // physical register or spill an interval (possibly this one) in order to
504 // assign it one.
505 assignRegOrStackSlotAtInterval(cur);
506
507 DEBUG(printIntervals("active", active_.begin(), active_.end()));
508 DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
509 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510
Evan Cheng99aece72009-05-01 01:03:49 +0000511 // Expire any remaining active intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000512 while (!active_.empty()) {
513 IntervalPtr &IP = active_.back();
514 unsigned reg = IP.first->reg;
515 DOUT << "\tinterval " << *IP.first << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000516 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517 "Can only allocate virtual registers!");
518 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000519 delRegUse(reg);
Evan Chengd48f2bc2007-10-16 21:09:14 +0000520 active_.pop_back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 }
522
Evan Cheng99aece72009-05-01 01:03:49 +0000523 // Expire any remaining inactive intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000524 DEBUG(for (IntervalPtrs::reverse_iterator
Bill Wendling1817ab82007-11-15 00:40:48 +0000525 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
Evan Chengd48f2bc2007-10-16 21:09:14 +0000526 DOUT << "\tinterval " << *i->first << " expired\n");
527 inactive_.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528
Evan Chengcecc8222007-11-17 00:40:40 +0000529 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Chengf5cdf122007-10-17 02:12:22 +0000530 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000531 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Chengf5cdf122007-10-17 02:12:22 +0000532 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000533 LiveInterval &cur = *i->second;
Evan Chengf5cdf122007-10-17 02:12:22 +0000534 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000535 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Chengcecc8222007-11-17 00:40:40 +0000536 if (isPhys)
Owen Anderson348d1d82008-08-13 21:49:13 +0000537 Reg = cur.reg;
Evan Chengf5cdf122007-10-17 02:12:22 +0000538 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000539 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Chengf5cdf122007-10-17 02:12:22 +0000540 if (!Reg)
541 continue;
Evan Chengcecc8222007-11-17 00:40:40 +0000542 // Ignore splited live intervals.
543 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
544 continue;
Evan Chengf5cdf122007-10-17 02:12:22 +0000545 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
546 I != E; ++I) {
547 const LiveRange &LR = *I;
Evan Cheng84f9fc22008-10-29 05:06:14 +0000548 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Chengf5cdf122007-10-17 02:12:22 +0000549 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
550 if (LiveInMBBs[i] != EntryMBB)
551 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000552 LiveInMBBs.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 }
554 }
555 }
556
557 DOUT << *vrm_;
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000558
559 // Look for physical registers that end up not being allocated even though
560 // register allocator had to spill other registers in its register class.
561 if (ls_->getNumIntervals() == 0)
562 return;
563 if (!vrm_->FindUnusedRegisters(tri_, li_))
564 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565}
566
567/// processActiveIntervals - expire old intervals and move non-overlapping ones
568/// to the inactive list.
569void RALinScan::processActiveIntervals(unsigned CurPoint)
570{
571 DOUT << "\tprocessing active intervals:\n";
572
573 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
574 LiveInterval *Interval = active_[i].first;
575 LiveInterval::iterator IntervalPos = active_[i].second;
576 unsigned reg = Interval->reg;
577
578 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
579
580 if (IntervalPos == Interval->end()) { // Remove expired intervals.
581 DOUT << "\t\tinterval " << *Interval << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000582 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 "Can only allocate virtual registers!");
584 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000585 delRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586
587 // Pop off the end of the list.
588 active_[i] = active_.back();
589 active_.pop_back();
590 --i; --e;
591
592 } else if (IntervalPos->start > CurPoint) {
593 // Move inactive intervals to inactive list.
594 DOUT << "\t\tinterval " << *Interval << " inactive\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000595 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596 "Can only allocate virtual registers!");
597 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000598 delRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599 // add to inactive.
600 inactive_.push_back(std::make_pair(Interval, IntervalPos));
601
602 // Pop off the end of the list.
603 active_[i] = active_.back();
604 active_.pop_back();
605 --i; --e;
606 } else {
607 // Otherwise, just update the iterator position.
608 active_[i].second = IntervalPos;
609 }
610 }
611}
612
613/// processInactiveIntervals - expire old intervals and move overlapping
614/// ones to the active list.
615void RALinScan::processInactiveIntervals(unsigned CurPoint)
616{
617 DOUT << "\tprocessing inactive intervals:\n";
618
619 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
620 LiveInterval *Interval = inactive_[i].first;
621 LiveInterval::iterator IntervalPos = inactive_[i].second;
622 unsigned reg = Interval->reg;
623
624 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
625
626 if (IntervalPos == Interval->end()) { // remove expired intervals.
627 DOUT << "\t\tinterval " << *Interval << " expired\n";
628
629 // Pop off the end of the list.
630 inactive_[i] = inactive_.back();
631 inactive_.pop_back();
632 --i; --e;
633 } else if (IntervalPos->start <= CurPoint) {
634 // move re-activated intervals in active list
635 DOUT << "\t\tinterval " << *Interval << " active\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000636 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 "Can only allocate virtual registers!");
638 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000639 addRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 // add to active
641 active_.push_back(std::make_pair(Interval, IntervalPos));
642
643 // Pop off the end of the list.
644 inactive_[i] = inactive_.back();
645 inactive_.pop_back();
646 --i; --e;
647 } else {
648 // Otherwise, just update the iterator position.
649 inactive_[i].second = IntervalPos;
650 }
651 }
652}
653
654/// updateSpillWeights - updates the spill weights of the specifed physical
655/// register and its weight.
Evan Chengc8a4a882009-03-23 22:57:19 +0000656void RALinScan::updateSpillWeights(std::vector<float> &Weights,
657 unsigned reg, float weight,
658 const TargetRegisterClass *RC) {
659 SmallSet<unsigned, 4> Processed;
660 SmallSet<unsigned, 4> SuperAdded;
661 SmallVector<unsigned, 4> Supers;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662 Weights[reg] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000663 Processed.insert(reg);
664 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665 Weights[*as] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000666 Processed.insert(*as);
667 if (tri_->isSubRegister(*as, reg) &&
668 SuperAdded.insert(*as) &&
669 RC->contains(*as)) {
670 Supers.push_back(*as);
671 }
672 }
673
674 // If the alias is a super-register, and the super-register is in the
675 // register class we are trying to allocate. Then add the weight to all
676 // sub-registers of the super-register even if they are not aliases.
677 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
678 // bl should get the same spill weight otherwise it will be choosen
679 // as a spill candidate since spilling bh doesn't make ebx available.
680 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000681 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
682 if (!Processed.count(*sr))
683 Weights[*sr] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000684 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685}
686
687static
688RALinScan::IntervalPtrs::iterator
689FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
690 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
691 I != E; ++I)
692 if (I->first == LI) return I;
693 return IP.end();
694}
695
696static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
697 for (unsigned i = 0, e = V.size(); i != e; ++i) {
698 RALinScan::IntervalPtr &IP = V[i];
699 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
700 IP.second, Point);
701 if (I != IP.first->begin()) --I;
702 IP.second = I;
703 }
704}
705
Evan Cheng14f8a502008-06-04 09:18:41 +0000706/// addStackInterval - Create a LiveInterval for stack if the specified live
707/// interval has been spilled.
708static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000709 LiveIntervals *li_,
710 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng14f8a502008-06-04 09:18:41 +0000711 int SS = vrm_.getStackSlot(cur->reg);
712 if (SS == VirtRegMap::NO_STACK_SLOT)
713 return;
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000714
715 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
716 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Chengba221ca2008-06-06 07:54:39 +0000717
Evan Cheng14f8a502008-06-04 09:18:41 +0000718 VNInfo *VNI;
Evan Cheng29f36f52008-10-29 08:39:34 +0000719 if (SI.hasAtLeastOneValue())
Evan Cheng14f8a502008-06-04 09:18:41 +0000720 VNI = SI.getValNumInfo(0);
721 else
722 VNI = SI.getNextValue(~0U, 0, ls_->getVNInfoAllocator());
723
724 LiveInterval &RI = li_->getInterval(cur->reg);
725 // FIXME: This may be overly conservative.
726 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng14f8a502008-06-04 09:18:41 +0000727}
728
Evan Chengc5952452008-06-20 21:45:16 +0000729/// getConflictWeight - Return the number of conflicts between cur
730/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000731static
732float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
733 MachineRegisterInfo *mri_,
734 const MachineLoopInfo *loopInfo) {
Evan Chengc5952452008-06-20 21:45:16 +0000735 float Conflicts = 0;
736 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
737 E = mri_->reg_end(); I != E; ++I) {
738 MachineInstr *MI = &*I;
739 if (cur->liveAt(li_->getInstructionIndex(MI))) {
740 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
741 Conflicts += powf(10.0f, (float)loopDepth);
742 }
743 }
744 return Conflicts;
745}
746
747/// findIntervalsToSpill - Determine the intervals to spill for the
748/// specified interval. It's passed the physical registers whose spill
749/// weight is the lowest among all the registers whose live intervals
750/// conflict with the interval.
751void RALinScan::findIntervalsToSpill(LiveInterval *cur,
752 std::vector<std::pair<unsigned,float> > &Candidates,
753 unsigned NumCands,
754 SmallVector<LiveInterval*, 8> &SpillIntervals) {
755 // We have figured out the *best* register to spill. But there are other
756 // registers that are pretty good as well (spill weight within 3%). Spill
757 // the one that has fewest defs and uses that conflict with cur.
758 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
759 SmallVector<LiveInterval*, 8> SLIs[3];
760
761 DOUT << "\tConsidering " << NumCands << " candidates: ";
762 DEBUG(for (unsigned i = 0; i != NumCands; ++i)
763 DOUT << tri_->getName(Candidates[i].first) << " ";
764 DOUT << "\n";);
765
766 // Calculate the number of conflicts of each candidate.
767 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
768 unsigned Reg = i->first->reg;
769 unsigned PhysReg = vrm_->getPhys(Reg);
770 if (!cur->overlapsFrom(*i->first, i->second))
771 continue;
772 for (unsigned j = 0; j < NumCands; ++j) {
773 unsigned Candidate = Candidates[j].first;
774 if (tri_->regsOverlap(PhysReg, Candidate)) {
775 if (NumCands > 1)
776 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
777 SLIs[j].push_back(i->first);
778 }
779 }
780 }
781
782 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
783 unsigned Reg = i->first->reg;
784 unsigned PhysReg = vrm_->getPhys(Reg);
785 if (!cur->overlapsFrom(*i->first, i->second-1))
786 continue;
787 for (unsigned j = 0; j < NumCands; ++j) {
788 unsigned Candidate = Candidates[j].first;
789 if (tri_->regsOverlap(PhysReg, Candidate)) {
790 if (NumCands > 1)
791 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
792 SLIs[j].push_back(i->first);
793 }
794 }
795 }
796
797 // Which is the best candidate?
798 unsigned BestCandidate = 0;
799 float MinConflicts = Conflicts[0];
800 for (unsigned i = 1; i != NumCands; ++i) {
801 if (Conflicts[i] < MinConflicts) {
802 BestCandidate = i;
803 MinConflicts = Conflicts[i];
804 }
805 }
806
807 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
808 std::back_inserter(SpillIntervals));
809}
810
811namespace {
812 struct WeightCompare {
813 typedef std::pair<unsigned, float> RegWeightPair;
814 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
815 return LHS.second < RHS.second;
816 }
817 };
818}
819
820static bool weightsAreClose(float w1, float w2) {
821 if (!NewHeuristic)
822 return false;
823
824 float diff = w1 - w2;
825 if (diff <= 0.02f) // Within 0.02f
826 return true;
827 return (diff / w2) <= 0.05f; // Within 5%.
828}
829
Evan Cheng29b4cf62009-04-20 08:01:12 +0000830LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
831 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
832 if (I == NextReloadMap.end())
833 return 0;
834 return &li_->getInterval(I->second);
835}
836
837void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
838 bool isNew = DowngradedRegs.insert(Reg);
839 isNew = isNew; // Silence compiler warning.
840 assert(isNew && "Multiple reloads holding the same register?");
841 DowngradeMap.insert(std::make_pair(li->reg, Reg));
842 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
843 isNew = DowngradedRegs.insert(*AS);
844 isNew = isNew; // Silence compiler warning.
845 assert(isNew && "Multiple reloads holding the same register?");
846 DowngradeMap.insert(std::make_pair(li->reg, *AS));
847 }
848 ++NumDowngrade;
849}
850
851void RALinScan::UpgradeRegister(unsigned Reg) {
852 if (Reg) {
853 DowngradedRegs.erase(Reg);
854 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
855 DowngradedRegs.erase(*AS);
856 }
857}
858
859namespace {
860 struct LISorter {
861 bool operator()(LiveInterval* A, LiveInterval* B) {
862 return A->beginNumber() < B->beginNumber();
863 }
864 };
865}
866
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
868/// spill.
869void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur)
870{
871 DOUT << "\tallocating current interval: ";
872
Evan Chenga3186992008-04-03 16:40:27 +0000873 // This is an implicitly defined live interval, just assign any register.
Evan Cheng06b74c52008-09-18 22:38:47 +0000874 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chenga3186992008-04-03 16:40:27 +0000875 if (cur->empty()) {
876 unsigned physReg = cur->preference;
877 if (!physReg)
878 physReg = *RC->allocation_order_begin(*mf_);
879 DOUT << tri_->getName(physReg) << '\n';
880 // Note the register is not really in use.
881 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chenga3186992008-04-03 16:40:27 +0000882 return;
883 }
884
Evan Cheng99aece72009-05-01 01:03:49 +0000885 backUpRegUses();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886
887 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
888 unsigned StartPosition = cur->beginNumber();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc4c75f52007-11-03 07:20:12 +0000890
Evan Chengdb4b2602009-01-20 00:16:18 +0000891 // If start of this live interval is defined by a move instruction and its
892 // source is assigned a physical register that is compatible with the target
893 // register class, then we should try to assign it the same register.
Evan Chengc4c75f52007-11-03 07:20:12 +0000894 // This can happen when the move is from a larger register class to a smaller
895 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Chengdb4b2602009-01-20 00:16:18 +0000896 if (!cur->preference && cur->hasAtLeastOneValue()) {
897 VNInfo *vni = cur->begin()->valno;
Evan Chengc4c75f52007-11-03 07:20:12 +0000898 if (vni->def && vni->def != ~1U && vni->def != ~0U) {
899 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengf97496a2009-01-20 19:12:24 +0000900 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
901 if (CopyMI &&
902 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000903 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000904 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000905 Reg = SrcReg;
906 else if (vrm_->isAssignedReg(SrcReg))
907 Reg = vrm_->getPhys(SrcReg);
Evan Chengb10cd052009-04-29 00:42:27 +0000908 if (Reg) {
909 if (SrcSubReg)
910 Reg = tri_->getSubReg(Reg, SrcSubReg);
911 if (DstSubReg)
912 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
913 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
914 cur->preference = Reg;
915 }
Evan Chengc4c75f52007-11-03 07:20:12 +0000916 }
917 }
918 }
919
Evan Cheng99aece72009-05-01 01:03:49 +0000920 // For every interval in inactive we overlap with, mark the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 // register as not free and update spill weights.
922 for (IntervalPtrs::const_iterator i = inactive_.begin(),
923 e = inactive_.end(); i != e; ++i) {
924 unsigned Reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000925 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 "Can only allocate virtual registers!");
Evan Cheng06b74c52008-09-18 22:38:47 +0000927 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 // If this is not in a related reg class to the register we're allocating,
929 // don't check it.
930 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
931 cur->overlapsFrom(*i->first, i->second-1)) {
932 Reg = vrm_->getPhys(Reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000933 addRegUse(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
935 }
936 }
937
938 // Speculatively check to see if we can get a register right now. If not,
939 // we know we won't be able to by adding more constraints. If so, we can
940 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
941 // is very bad (it contains all callee clobbered registers for any functions
942 // with a call), so we want to avoid doing that if possible.
943 unsigned physReg = getFreePhysReg(cur);
Evan Cheng14cc83f2008-03-11 07:19:34 +0000944 unsigned BestPhysReg = physReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945 if (physReg) {
946 // We got a register. However, if it's in the fixed_ list, we might
947 // conflict with it. Check to see if we conflict with it or any of its
948 // aliases.
Evan Chengc4c75f52007-11-03 07:20:12 +0000949 SmallSet<unsigned, 8> RegAliases;
Dan Gohman1e57df32008-02-10 18:45:23 +0000950 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 RegAliases.insert(*AS);
952
953 bool ConflictsWithFixed = false;
954 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
955 IntervalPtr &IP = fixed_[i];
956 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
957 // Okay, this reg is on the fixed list. Check to see if we actually
958 // conflict.
959 LiveInterval *I = IP.first;
960 if (I->endNumber() > StartPosition) {
961 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
962 IP.second = II;
963 if (II != I->begin() && II->start > StartPosition)
964 --II;
965 if (cur->overlapsFrom(*I, II)) {
966 ConflictsWithFixed = true;
967 break;
968 }
969 }
970 }
971 }
972
973 // Okay, the register picked by our speculative getFreePhysReg call turned
974 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng99aece72009-05-01 01:03:49 +0000975 // regUse_ so we can do an accurate query.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 if (ConflictsWithFixed) {
977 // For every interval in fixed we overlap with, mark the register as not
978 // free and update spill weights.
979 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
980 IntervalPtr &IP = fixed_[i];
981 LiveInterval *I = IP.first;
982
983 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
984 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
985 I->endNumber() > StartPosition) {
986 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
987 IP.second = II;
988 if (II != I->begin() && II->start > StartPosition)
989 --II;
990 if (cur->overlapsFrom(*I, II)) {
991 unsigned reg = I->reg;
Evan Cheng99aece72009-05-01 01:03:49 +0000992 addRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
994 }
995 }
996 }
997
Evan Cheng99aece72009-05-01 01:03:49 +0000998 // Using the newly updated regUse_ object, which includes conflicts in the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999 // future, see if there are any registers available.
1000 physReg = getFreePhysReg(cur);
1001 }
1002 }
1003
1004 // Restore the physical register tracker, removing information about the
1005 // future.
Evan Cheng99aece72009-05-01 01:03:49 +00001006 restoreRegUses();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007
Evan Cheng99aece72009-05-01 01:03:49 +00001008 // If we find a free register, we are done: assign this virtual to
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 // the free physical register and add this interval to the active
1010 // list.
1011 if (physReg) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +00001012 DOUT << tri_->getName(physReg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng99aece72009-05-01 01:03:49 +00001014 addRegUse(physReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 active_.push_back(std::make_pair(cur, cur->begin()));
1016 handled_.push_back(cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001017
1018 // "Upgrade" the physical register since it has been allocated.
1019 UpgradeRegister(physReg);
1020 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1021 // "Downgrade" physReg to try to keep physReg from being allocated until
1022 // the next reload from the same SS is allocated.
1023 NextReloadLI->preference = physReg;
1024 DowngradeRegister(cur, physReg);
1025 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 return;
1027 }
1028 DOUT << "no free registers\n";
1029
1030 // Compile the spill weights into an array that is better for scanning.
Evan Chengc5952452008-06-20 21:45:16 +00001031 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 for (std::vector<std::pair<unsigned, float> >::iterator
1033 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Chengc8a4a882009-03-23 22:57:19 +00001034 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035
1036 // for each interval in active, update spill weights.
1037 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1038 i != e; ++i) {
1039 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001040 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 "Can only allocate virtual registers!");
1042 reg = vrm_->getPhys(reg);
Evan Chengc8a4a882009-03-23 22:57:19 +00001043 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 }
1045
1046 DOUT << "\tassigning stack slot at interval "<< *cur << ":\n";
1047
1048 // Find a register to spill.
1049 float minWeight = HUGE_VALF;
Evan Chengc8a4a882009-03-23 22:57:19 +00001050 unsigned minReg = 0; /*cur->preference*/; // Try the pref register first.
Evan Chengc5952452008-06-20 21:45:16 +00001051
1052 bool Found = false;
1053 std::vector<std::pair<unsigned,float> > RegsWeights;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1055 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1056 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1057 unsigned reg = *i;
Evan Chengc5952452008-06-20 21:45:16 +00001058 float regWeight = SpillWeights[reg];
1059 if (minWeight > regWeight)
1060 Found = true;
1061 RegsWeights.push_back(std::make_pair(reg, regWeight));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 }
1063
1064 // If we didn't find a register that is spillable, try aliases?
Evan Chengc5952452008-06-20 21:45:16 +00001065 if (!Found) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1067 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1068 unsigned reg = *i;
1069 // No need to worry about if the alias register size < regsize of RC.
1070 // We are going to spill all registers that alias it anyway.
Evan Chengc5952452008-06-20 21:45:16 +00001071 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1072 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng14cc83f2008-03-11 07:19:34 +00001073 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 }
Evan Chengc5952452008-06-20 21:45:16 +00001075
1076 // Sort all potential spill candidates by weight.
1077 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare());
1078 minReg = RegsWeights[0].first;
1079 minWeight = RegsWeights[0].second;
1080 if (minWeight == HUGE_VALF) {
1081 // All registers must have inf weight. Just grab one!
1082 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona0e65132008-07-22 22:46:49 +00001083 if (cur->weight == HUGE_VALF ||
Evan Chengaf3c4e32008-09-20 01:28:05 +00001084 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Chengc5952452008-06-20 21:45:16 +00001085 // Spill a physical register around defs and uses.
Evan Cheng29b4cf62009-04-20 08:01:12 +00001086 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng70c67fd2009-04-29 07:16:34 +00001087 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1088 // in fixed_. Reset them.
1089 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1090 IntervalPtr &IP = fixed_[i];
1091 LiveInterval *I = IP.first;
1092 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1093 IP.second = I->advanceTo(I->begin(), StartPosition);
1094 }
1095
Evan Cheng29b4cf62009-04-20 08:01:12 +00001096 DowngradedRegs.clear();
Evan Cheng973473b2009-03-23 18:24:37 +00001097 assignRegOrStackSlotAtInterval(cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001098 } else {
Evan Cheng973473b2009-03-23 18:24:37 +00001099 cerr << "Ran out of registers during register allocation!\n";
1100 exit(1);
1101 }
Evan Chengaf3c4e32008-09-20 01:28:05 +00001102 return;
1103 }
Evan Chengc5952452008-06-20 21:45:16 +00001104 }
1105
1106 // Find up to 3 registers to consider as spill candidates.
1107 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1108 while (LastCandidate > 1) {
1109 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1110 break;
1111 --LastCandidate;
1112 }
1113
1114 DOUT << "\t\tregister(s) with min weight(s): ";
1115 DEBUG(for (unsigned i = 0; i != LastCandidate; ++i)
1116 DOUT << tri_->getName(RegsWeights[i].first)
1117 << " (" << RegsWeights[i].second << ")\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118
Evan Cheng29b4cf62009-04-20 08:01:12 +00001119 // If the current has the minimum weight, we need to spill it and
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120 // add any added intervals back to unhandled, and restart
1121 // linearscan.
1122 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
1123 DOUT << "\t\t\tspilling(c): " << *cur << '\n';
Evan Chengc84ea132008-09-30 15:44:16 +00001124 SmallVector<LiveInterval*, 8> spillIs;
Lang Hames8d4e3032009-05-18 19:03:16 +00001125 std::vector<LiveInterval*> added;
1126
1127 if (!NewSpillFramework) {
1128 added = li_->addIntervalsForSpills(*cur, spillIs, loopInfo, *vrm_);
Lang Hames86f6afb2009-06-02 16:53:25 +00001129 } else {
Lang Hames8d4e3032009-05-18 19:03:16 +00001130 added = spiller_->spill(cur);
1131 }
1132
Evan Cheng29b4cf62009-04-20 08:01:12 +00001133 std::sort(added.begin(), added.end(), LISorter());
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001134 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135 if (added.empty())
1136 return; // Early exit if all spills were folded.
1137
Evan Cheng29b4cf62009-04-20 08:01:12 +00001138 // Merge added with unhandled. Note that we have already sorted
1139 // intervals returned by addIntervalsForSpills by their starting
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 // point.
Evan Cheng355ac072009-04-20 17:23:48 +00001141 // This also update the NextReloadMap. That is, it adds mapping from a
1142 // register defined by a reload from SS to the next reload from SS in the
1143 // same basic block.
1144 MachineBasicBlock *LastReloadMBB = 0;
1145 LiveInterval *LastReload = 0;
1146 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1147 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1148 LiveInterval *ReloadLi = added[i];
1149 if (ReloadLi->weight == HUGE_VALF &&
1150 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1151 unsigned ReloadIdx = ReloadLi->beginNumber();
1152 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1153 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1154 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1155 // Last reload of same SS is in the same MBB. We want to try to
1156 // allocate both reloads the same register and make sure the reg
1157 // isn't clobbered in between if at all possible.
1158 assert(LastReload->beginNumber() < ReloadIdx);
1159 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1160 }
1161 LastReloadMBB = ReloadMBB;
1162 LastReload = ReloadLi;
1163 LastReloadSS = ReloadSS;
1164 }
1165 unhandled_.push(ReloadLi);
1166 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167 return;
1168 }
1169
1170 ++NumBacktracks;
1171
Evan Cheng29b4cf62009-04-20 08:01:12 +00001172 // Push the current interval back to unhandled since we are going
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 // to re-run at least this iteration. Since we didn't modify it it
1174 // should go back right in the front of the list
1175 unhandled_.push(cur);
1176
Dan Gohman1e57df32008-02-10 18:45:23 +00001177 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 "did not choose a register to spill?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001179
Evan Chengc5952452008-06-20 21:45:16 +00001180 // We spill all intervals aliasing the register with
1181 // minimum weight, rollback to the interval with the earliest
1182 // start point and let the linear scan algorithm run again
1183 SmallVector<LiveInterval*, 8> spillIs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184
Evan Chengc5952452008-06-20 21:45:16 +00001185 // Determine which intervals have to be spilled.
1186 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1187
1188 // Set of spilled vregs (used later to rollback properly)
1189 SmallSet<unsigned, 8> spilled;
1190
1191 // The earliest start of a Spilled interval indicates up to where
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001192 // in handled we need to roll back
Lang Hames86f6afb2009-06-02 16:53:25 +00001193
Lang Hames86f6afb2009-06-02 16:53:25 +00001194 LiveInterval *earliestStartInterval = cur;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195
Evan Chengc5952452008-06-20 21:45:16 +00001196 // Spill live intervals of virtual regs mapped to the physical register we
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197 // want to clear (and its aliases). We only spill those that overlap with the
1198 // current interval as the rest do not affect its allocation. we also keep
1199 // track of the earliest start of all spilled live intervals since this will
1200 // mark our rollback point.
Evan Chengc5952452008-06-20 21:45:16 +00001201 std::vector<LiveInterval*> added;
1202 while (!spillIs.empty()) {
Lang Hames86f6afb2009-06-02 16:53:25 +00001203 bool epicFail = false;
Evan Chengc5952452008-06-20 21:45:16 +00001204 LiveInterval *sli = spillIs.back();
1205 spillIs.pop_back();
1206 DOUT << "\t\t\tspilling(a): " << *sli << '\n';
Lang Hames86f6afb2009-06-02 16:53:25 +00001207 earliestStartInterval =
1208 (earliestStartInterval->beginNumber() < sli->beginNumber()) ?
1209 earliestStartInterval : sli;
Lang Hames95a39c02009-06-04 01:04:22 +00001210
Lang Hames86f6afb2009-06-02 16:53:25 +00001211 std::vector<LiveInterval*> newIs;
1212 if (!NewSpillFramework) {
1213 newIs = li_->addIntervalsForSpills(*sli, spillIs, loopInfo, *vrm_);
1214 } else {
1215 newIs = spiller_->spill(sli);
1216 }
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001217 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Chengc5952452008-06-20 21:45:16 +00001218 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1219 spilled.insert(sli->reg);
Lang Hames86f6afb2009-06-02 16:53:25 +00001220
Lang Hames86f6afb2009-06-02 16:53:25 +00001221 if (epicFail) {
1222 //abort();
1223 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224 }
1225
Lang Hames95a39c02009-06-04 01:04:22 +00001226 unsigned earliestStart = earliestStartInterval->beginNumber();
Lang Hames86f6afb2009-06-02 16:53:25 +00001227
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228 DOUT << "\t\trolling back to: " << earliestStart << '\n';
1229
1230 // Scan handled in reverse order up to the earliest start of a
1231 // spilled live interval and undo each one, restoring the state of
1232 // unhandled.
1233 while (!handled_.empty()) {
1234 LiveInterval* i = handled_.back();
1235 // If this interval starts before t we are done.
1236 if (i->beginNumber() < earliestStart)
1237 break;
1238 DOUT << "\t\t\tundo changes for: " << *i << '\n';
1239 handled_.pop_back();
1240
1241 // When undoing a live interval allocation we must know if it is active or
Evan Cheng99aece72009-05-01 01:03:49 +00001242 // inactive to properly update regUse_ and the VirtRegMap.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 IntervalPtrs::iterator it;
1244 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
1245 active_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +00001246 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 if (!spilled.count(i->reg))
1248 unhandled_.push(i);
Evan Cheng99aece72009-05-01 01:03:49 +00001249 delRegUse(vrm_->getPhys(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 vrm_->clearVirt(i->reg);
1251 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
1252 inactive_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +00001253 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254 if (!spilled.count(i->reg))
1255 unhandled_.push(i);
1256 vrm_->clearVirt(i->reg);
1257 } else {
Dan Gohman1e57df32008-02-10 18:45:23 +00001258 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 "Can only allocate virtual registers!");
1260 vrm_->clearVirt(i->reg);
1261 unhandled_.push(i);
1262 }
Evan Chengb6aa6712007-11-04 08:32:21 +00001263
Evan Cheng29b4cf62009-04-20 08:01:12 +00001264 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1265 if (ii == DowngradeMap.end())
1266 // It interval has a preference, it must be defined by a copy. Clear the
1267 // preference now since the source interval allocation may have been
1268 // undone as well.
1269 i->preference = 0;
1270 else {
1271 UpgradeRegister(ii->second);
1272 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273 }
1274
1275 // Rewind the iterators in the active, inactive, and fixed lists back to the
1276 // point we reverted to.
1277 RevertVectorIteratorsTo(active_, earliestStart);
1278 RevertVectorIteratorsTo(inactive_, earliestStart);
1279 RevertVectorIteratorsTo(fixed_, earliestStart);
1280
Evan Cheng29b4cf62009-04-20 08:01:12 +00001281 // Scan the rest and undo each interval that expired after t and
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001282 // insert it in active (the next iteration of the algorithm will
1283 // put it in inactive if required)
1284 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1285 LiveInterval *HI = handled_[i];
1286 if (!HI->expiredAt(earliestStart) &&
1287 HI->expiredAt(cur->beginNumber())) {
1288 DOUT << "\t\t\tundo changes for: " << *HI << '\n';
1289 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman1e57df32008-02-10 18:45:23 +00001290 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng99aece72009-05-01 01:03:49 +00001291 addRegUse(vrm_->getPhys(HI->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 }
1293 }
1294
Evan Cheng29b4cf62009-04-20 08:01:12 +00001295 // Merge added with unhandled.
1296 // This also update the NextReloadMap. That is, it adds mapping from a
1297 // register defined by a reload from SS to the next reload from SS in the
1298 // same basic block.
1299 MachineBasicBlock *LastReloadMBB = 0;
1300 LiveInterval *LastReload = 0;
1301 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1302 std::sort(added.begin(), added.end(), LISorter());
1303 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1304 LiveInterval *ReloadLi = added[i];
1305 if (ReloadLi->weight == HUGE_VALF &&
1306 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1307 unsigned ReloadIdx = ReloadLi->beginNumber();
1308 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1309 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1310 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1311 // Last reload of same SS is in the same MBB. We want to try to
1312 // allocate both reloads the same register and make sure the reg
1313 // isn't clobbered in between if at all possible.
1314 assert(LastReload->beginNumber() < ReloadIdx);
1315 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1316 }
1317 LastReloadMBB = ReloadMBB;
1318 LastReload = ReloadLi;
1319 LastReloadSS = ReloadSS;
1320 }
1321 unhandled_.push(ReloadLi);
1322 }
1323}
1324
1325unsigned RALinScan::getFreePhysReg(const TargetRegisterClass *RC,
1326 unsigned MaxInactiveCount,
1327 SmallVector<unsigned, 256> &inactiveCounts,
1328 bool SkipDGRegs) {
1329 unsigned FreeReg = 0;
1330 unsigned FreeRegInactiveCount = 0;
1331
1332 TargetRegisterClass::iterator I = RC->allocation_order_begin(*mf_);
1333 TargetRegisterClass::iterator E = RC->allocation_order_end(*mf_);
1334 assert(I != E && "No allocatable register in this register class!");
1335
1336 // Scan for the first available register.
1337 for (; I != E; ++I) {
1338 unsigned Reg = *I;
1339 // Ignore "downgraded" registers.
1340 if (SkipDGRegs && DowngradedRegs.count(Reg))
1341 continue;
Evan Cheng99aece72009-05-01 01:03:49 +00001342 if (isRegAvail(Reg)) {
Evan Cheng29b4cf62009-04-20 08:01:12 +00001343 FreeReg = Reg;
1344 if (FreeReg < inactiveCounts.size())
1345 FreeRegInactiveCount = inactiveCounts[FreeReg];
1346 else
1347 FreeRegInactiveCount = 0;
1348 break;
1349 }
1350 }
1351
1352 // If there are no free regs, or if this reg has the max inactive count,
1353 // return this register.
1354 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount)
1355 return FreeReg;
1356
1357 // Continue scanning the registers, looking for the one with the highest
1358 // inactive count. Alkis found that this reduced register pressure very
1359 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1360 // reevaluated now.
1361 for (; I != E; ++I) {
1362 unsigned Reg = *I;
1363 // Ignore "downgraded" registers.
1364 if (SkipDGRegs && DowngradedRegs.count(Reg))
1365 continue;
Evan Cheng99aece72009-05-01 01:03:49 +00001366 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Evan Cheng29b4cf62009-04-20 08:01:12 +00001367 FreeRegInactiveCount < inactiveCounts[Reg]) {
1368 FreeReg = Reg;
1369 FreeRegInactiveCount = inactiveCounts[Reg];
1370 if (FreeRegInactiveCount == MaxInactiveCount)
1371 break; // We found the one with the max inactive count.
1372 }
1373 }
1374
1375 return FreeReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001376}
1377
1378/// getFreePhysReg - return a free physical register for this virtual register
1379/// interval if we have one, otherwise return 0.
1380unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001381 SmallVector<unsigned, 256> inactiveCounts;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382 unsigned MaxInactiveCount = 0;
1383
Evan Cheng06b74c52008-09-18 22:38:47 +00001384 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1386
1387 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1388 i != e; ++i) {
1389 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001390 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391 "Can only allocate virtual registers!");
1392
1393 // If this is not in a related reg class to the register we're allocating,
1394 // don't check it.
Evan Cheng06b74c52008-09-18 22:38:47 +00001395 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001396 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1397 reg = vrm_->getPhys(reg);
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001398 if (inactiveCounts.size() <= reg)
1399 inactiveCounts.resize(reg+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400 ++inactiveCounts[reg];
1401 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1402 }
1403 }
1404
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001405 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen94464072008-09-24 01:07:17 +00001406 // available first.
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001407 if (cur->preference) {
Evan Chengb10cd052009-04-29 00:42:27 +00001408 DOUT << "(preferred: " << tri_->getName(cur->preference) << ") ";
Evan Cheng99aece72009-05-01 01:03:49 +00001409 if (isRegAvail(cur->preference) &&
Evan Chengb10cd052009-04-29 00:42:27 +00001410 RC->contains(cur->preference))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411 return cur->preference;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001412 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413
Evan Cheng29b4cf62009-04-20 08:01:12 +00001414 if (!DowngradedRegs.empty()) {
1415 unsigned FreeReg = getFreePhysReg(RC, MaxInactiveCount, inactiveCounts,
1416 true);
1417 if (FreeReg)
1418 return FreeReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001419 }
Evan Cheng29b4cf62009-04-20 08:01:12 +00001420 return getFreePhysReg(RC, MaxInactiveCount, inactiveCounts, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001421}
1422
1423FunctionPass* llvm::createLinearScanRegisterAllocator() {
1424 return new RALinScan();
1425}