blob: 5e6f5c96a556a7deca0df7e3e30cddda1c6ccc19 [file] [log] [blame]
Ben Murdochb8a8cc12014-11-26 15:28:44 +00001// Copyright 2014 the V8 project authors. All rights reserved.
2// Use of this source code is governed by a BSD-style license that can be
3// found in the LICENSE file.
4
5#ifndef V8_COMPILER_ARM_INSTRUCTION_CODES_ARM_H_
6#define V8_COMPILER_ARM_INSTRUCTION_CODES_ARM_H_
7
8namespace v8 {
9namespace internal {
10namespace compiler {
11
12// ARM-specific opcodes that specify which assembly sequence to emit.
13// Most opcodes specify a single instruction.
14#define TARGET_ARCH_OPCODE_LIST(V) \
15 V(ArmAdd) \
16 V(ArmAnd) \
17 V(ArmBic) \
Ben Murdoch4a90d5f2016-03-22 12:00:34 +000018 V(ArmClz) \
Ben Murdochb8a8cc12014-11-26 15:28:44 +000019 V(ArmCmp) \
20 V(ArmCmn) \
21 V(ArmTst) \
22 V(ArmTeq) \
23 V(ArmOrr) \
24 V(ArmEor) \
25 V(ArmSub) \
26 V(ArmRsb) \
27 V(ArmMul) \
28 V(ArmMla) \
29 V(ArmMls) \
Emily Bernierd0a1eb72015-03-24 16:35:39 -040030 V(ArmSmmul) \
31 V(ArmSmmla) \
32 V(ArmUmull) \
Ben Murdochb8a8cc12014-11-26 15:28:44 +000033 V(ArmSdiv) \
34 V(ArmUdiv) \
35 V(ArmMov) \
36 V(ArmMvn) \
37 V(ArmBfc) \
38 V(ArmUbfx) \
Ben Murdoch097c5b22016-05-18 11:27:45 +010039 V(ArmSbfx) \
Emily Bernierd0a1eb72015-03-24 16:35:39 -040040 V(ArmSxtb) \
41 V(ArmSxth) \
42 V(ArmSxtab) \
43 V(ArmSxtah) \
44 V(ArmUxtb) \
45 V(ArmUxth) \
46 V(ArmUxtab) \
Ben Murdoch097c5b22016-05-18 11:27:45 +010047 V(ArmRbit) \
Emily Bernierd0a1eb72015-03-24 16:35:39 -040048 V(ArmUxtah) \
Ben Murdochda12d292016-06-02 14:46:10 +010049 V(ArmAddPair) \
50 V(ArmSubPair) \
51 V(ArmMulPair) \
52 V(ArmLslPair) \
53 V(ArmLsrPair) \
54 V(ArmAsrPair) \
Ben Murdoch4a90d5f2016-03-22 12:00:34 +000055 V(ArmVcmpF32) \
56 V(ArmVaddF32) \
57 V(ArmVsubF32) \
58 V(ArmVmulF32) \
59 V(ArmVmlaF32) \
60 V(ArmVmlsF32) \
61 V(ArmVdivF32) \
62 V(ArmVabsF32) \
63 V(ArmVnegF32) \
64 V(ArmVsqrtF32) \
Ben Murdochb8a8cc12014-11-26 15:28:44 +000065 V(ArmVcmpF64) \
66 V(ArmVaddF64) \
67 V(ArmVsubF64) \
68 V(ArmVmulF64) \
69 V(ArmVmlaF64) \
70 V(ArmVmlsF64) \
71 V(ArmVdivF64) \
72 V(ArmVmodF64) \
Ben Murdoch4a90d5f2016-03-22 12:00:34 +000073 V(ArmVabsF64) \
Ben Murdochb8a8cc12014-11-26 15:28:44 +000074 V(ArmVnegF64) \
75 V(ArmVsqrtF64) \
Ben Murdoch4a90d5f2016-03-22 12:00:34 +000076 V(ArmVrintmF32) \
77 V(ArmVrintmF64) \
78 V(ArmVrintpF32) \
79 V(ArmVrintpF64) \
80 V(ArmVrintzF32) \
81 V(ArmVrintzF64) \
82 V(ArmVrintaF64) \
83 V(ArmVrintnF32) \
84 V(ArmVrintnF64) \
Emily Bernierd0a1eb72015-03-24 16:35:39 -040085 V(ArmVcvtF32F64) \
86 V(ArmVcvtF64F32) \
Ben Murdoch097c5b22016-05-18 11:27:45 +010087 V(ArmVcvtF32S32) \
88 V(ArmVcvtF32U32) \
Ben Murdochb8a8cc12014-11-26 15:28:44 +000089 V(ArmVcvtF64S32) \
90 V(ArmVcvtF64U32) \
Ben Murdoch097c5b22016-05-18 11:27:45 +010091 V(ArmVcvtS32F32) \
92 V(ArmVcvtU32F32) \
Ben Murdochb8a8cc12014-11-26 15:28:44 +000093 V(ArmVcvtS32F64) \
94 V(ArmVcvtU32F64) \
Ben Murdoch4a90d5f2016-03-22 12:00:34 +000095 V(ArmVmovLowU32F64) \
96 V(ArmVmovLowF64U32) \
97 V(ArmVmovHighU32F64) \
98 V(ArmVmovHighF64U32) \
99 V(ArmVmovF64U32U32) \
Emily Bernierd0a1eb72015-03-24 16:35:39 -0400100 V(ArmVldrF32) \
101 V(ArmVstrF32) \
102 V(ArmVldrF64) \
103 V(ArmVstrF64) \
Ben Murdochb8a8cc12014-11-26 15:28:44 +0000104 V(ArmLdrb) \
105 V(ArmLdrsb) \
106 V(ArmStrb) \
107 V(ArmLdrh) \
108 V(ArmLdrsh) \
109 V(ArmStrh) \
110 V(ArmLdr) \
111 V(ArmStr) \
112 V(ArmPush) \
Ben Murdoch4a90d5f2016-03-22 12:00:34 +0000113 V(ArmPoke)
Ben Murdochb8a8cc12014-11-26 15:28:44 +0000114
Ben Murdochb8a8cc12014-11-26 15:28:44 +0000115// Addressing modes represent the "shape" of inputs to an instruction.
116// Many instructions support multiple addressing modes. Addressing modes
117// are encoded into the InstructionCode of the instruction and tell the
118// code generator after register allocation which assembler method to call.
119#define TARGET_ADDRESSING_MODE_LIST(V) \
120 V(Offset_RI) /* [%r0 + K] */ \
121 V(Offset_RR) /* [%r0 + %r1] */ \
122 V(Operand2_I) /* K */ \
123 V(Operand2_R) /* %r0 */ \
124 V(Operand2_R_ASR_I) /* %r0 ASR K */ \
125 V(Operand2_R_LSL_I) /* %r0 LSL K */ \
126 V(Operand2_R_LSR_I) /* %r0 LSR K */ \
127 V(Operand2_R_ROR_I) /* %r0 ROR K */ \
128 V(Operand2_R_ASR_R) /* %r0 ASR %r1 */ \
129 V(Operand2_R_LSL_R) /* %r0 LSL %r1 */ \
130 V(Operand2_R_LSR_R) /* %r0 LSR %r1 */ \
131 V(Operand2_R_ROR_R) /* %r0 ROR %r1 */
132
133} // namespace compiler
134} // namespace internal
135} // namespace v8
136
137#endif // V8_COMPILER_ARM_INSTRUCTION_CODES_ARM_H_