blob: 313edc4a396816a57550d3ee2440462449f11d97 [file] [log] [blame]
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001/* Copyright (c) 2010-2013, The Linux Foundation. All rights reserved.
Chandan Uddaraju78ae6752010-10-19 12:57:10 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -080012 * * Neither the name of The Linux Foundation nor the names of its
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070013 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 */
29
30#include <reg.h>
Shashank Mittalcbd271d2011-01-14 15:18:33 -080031#include <endian.h>
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070032#include <mipi_dsi.h>
33#include <dev/fbcon.h>
Greg Griscod6250552011-06-29 14:40:23 -070034#include <stdlib.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070035#include <string.h>
Kinson Chike5c93432011-06-17 09:10:29 -070036#include <debug.h>
Kinson Chikfe931032011-07-21 10:01:34 -070037#include <target/display.h>
38#include <platform/iomap.h>
39#include <platform/clock.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070040#include <platform/timer.h>
Shashank Mittal4bfb2e32012-04-16 10:56:27 -070041#include <err.h>
42#include <msm_panel.h>
Kinson Chikfe931032011-07-21 10:01:34 -070043
44extern void mdp_disable(void);
Ajay Dudanib01e5062011-12-03 23:23:42 -080045extern int mipi_dsi_cmd_config(struct fbcon_config mipi_fb_cfg,
46 unsigned short num_of_lanes);
Kinson Chikfe931032011-07-21 10:01:34 -070047extern void mdp_shutdown(void);
48extern void mdp_start_dma(void);
Deepa Dinamania080a402011-11-05 18:59:26 -070049extern void dsb(void);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070050
Chandan Uddarajufe93e822010-11-21 20:44:47 -080051#if DISPLAY_MIPI_PANEL_TOSHIBA
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070052static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080053 .height = TSH_MIPI_FB_HEIGHT,
54 .width = TSH_MIPI_FB_WIDTH,
55 .stride = TSH_MIPI_FB_WIDTH,
56 .format = FB_FORMAT_RGB888,
57 .bpp = 24,
58 .update_start = NULL,
59 .update_done = NULL,
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070060};
Ajay Dudanib01e5062011-12-03 23:23:42 -080061
Kinson Chike5c93432011-06-17 09:10:29 -070062struct mipi_dsi_panel_config toshiba_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080063 .mode = MIPI_VIDEO_MODE,
64 .num_of_lanes = 1,
65 .dsi_phy_config = &mipi_dsi_toshiba_panel_phy_ctrl,
66 .panel_cmds = toshiba_panel_video_mode_cmds,
67 .num_of_panel_cmds = ARRAY_SIZE(toshiba_panel_video_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070068};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080069#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
70static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080071 .height = NOV_MIPI_FB_HEIGHT,
72 .width = NOV_MIPI_FB_WIDTH,
73 .stride = NOV_MIPI_FB_WIDTH,
74 .format = FB_FORMAT_RGB888,
75 .bpp = 24,
76 .update_start = NULL,
77 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -080078};
Ajay Dudanib01e5062011-12-03 23:23:42 -080079
Kinson Chike5c93432011-06-17 09:10:29 -070080struct mipi_dsi_panel_config novatek_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080081 .mode = MIPI_CMD_MODE,
82 .num_of_lanes = 2,
83 .dsi_phy_config = &mipi_dsi_novatek_panel_phy_ctrl,
84 .panel_cmds = novatek_panel_cmd_mode_cmds,
85 .num_of_panel_cmds = ARRAY_SIZE(novatek_panel_cmd_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070086};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080087#else
88static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080089 .height = 0,
90 .width = 0,
91 .stride = 0,
92 .format = 0,
93 .bpp = 0,
94 .update_start = NULL,
95 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -080096};
97#endif
98
99static int cmd_mode_status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700100void secure_writel(uint32_t, uint32_t);
101uint32_t secure_readl(uint32_t);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700102
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800103struct mipi_dsi_panel_config *get_panel_info(void)
104{
105#if DISPLAY_MIPI_PANEL_TOSHIBA
Ajay Dudanib01e5062011-12-03 23:23:42 -0800106 return &toshiba_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800107#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800108 return &novatek_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800109#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800110 return NULL;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800111}
112
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700113int dsi_cmd_dma_trigger_for_panel()
114{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800115 unsigned long ReadValue;
116 unsigned long count = 0;
117 int status = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700118
Ajay Dudanib01e5062011-12-03 23:23:42 -0800119 writel(0x03030303, DSI_INT_CTRL);
120 writel(0x1, DSI_CMD_MODE_DMA_SW_TRIGGER);
121 dsb();
122 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
123 while (ReadValue != 0x00000001) {
124 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
125 count++;
126 if (count > 0xffff) {
127 status = FAIL;
128 dprintf(CRITICAL,
129 "Panel CMD: command mode dma test failed\n");
130 return status;
131 }
132 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700133
Ajay Dudanib01e5062011-12-03 23:23:42 -0800134 writel((readl(DSI_INT_CTRL) | 0x01000001), DSI_INT_CTRL);
135 dprintf(SPEW, "Panel CMD: command mode dma tested successfully\n");
136 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700137}
138
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800139int mipi_dsi_cmds_tx(struct mipi_dsi_cmd *cmds, int count)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700140{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800141 int ret = 0;
142 struct mipi_dsi_cmd *cm;
143 int i = 0;
144 char pload[256];
145 uint32_t off;
Deepa Dinamania080a402011-11-05 18:59:26 -0700146
Ajay Dudanib01e5062011-12-03 23:23:42 -0800147 /* Align pload at 8 byte boundry */
148 off = pload;
149 off &= 0x07;
150 if (off)
151 off = 8 - off;
152 off += pload;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700153
Ajay Dudanib01e5062011-12-03 23:23:42 -0800154 cm = cmds;
155 for (i = 0; i < count; i++) {
156 memcpy((void *)off, (cm->payload), cm->size);
157 writel(off, DSI_DMA_CMD_OFFSET);
158 writel(cm->size, DSI_DMA_CMD_LENGTH); // reg 0x48 for this build
159 dsb();
160 ret += dsi_cmd_dma_trigger_for_panel();
161 udelay(80);
162 cm++;
163 }
164 return ret;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800165}
166
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800167/*
168 * mipi_dsi_cmd_rx: can receive at most 16 bytes
169 * per transaction since it only have 4 32bits reigsters
170 * to hold data.
171 * therefore Maximum Return Packet Size need to be set to 16.
172 * any return data more than MRPS need to be break down
173 * to multiple transactions.
174 */
175int mipi_dsi_cmds_rx(char **rp, int len)
176{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800177 uint32_t *lp, data;
178 char *dp;
179 int i, off, cnt;
180 int rlen, res;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800181
Ajay Dudanib01e5062011-12-03 23:23:42 -0800182 if (len <= 2)
183 rlen = 4; /* short read */
184 else
185 rlen = MIPI_DSI_MRPS + 6; /* 4 bytes header + 2 bytes crc */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800186
Ajay Dudanib01e5062011-12-03 23:23:42 -0800187 if (rlen > MIPI_DSI_REG_LEN) {
188 return 0;
189 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800190
Ajay Dudanib01e5062011-12-03 23:23:42 -0800191 res = rlen & 0x03;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800192
Ajay Dudanib01e5062011-12-03 23:23:42 -0800193 rlen += res; /* 4 byte align */
194 lp = (uint32_t *) (*rp);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800195
Ajay Dudanib01e5062011-12-03 23:23:42 -0800196 cnt = rlen;
197 cnt += 3;
198 cnt >>= 2;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800199
Ajay Dudanib01e5062011-12-03 23:23:42 -0800200 if (cnt > 4)
201 cnt = 4; /* 4 x 32 bits registers only */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800202
Ajay Dudanib01e5062011-12-03 23:23:42 -0800203 off = 0x068; /* DSI_RDBK_DATA0 */
204 off += ((cnt - 1) * 4);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800205
Ajay Dudanib01e5062011-12-03 23:23:42 -0800206 for (i = 0; i < cnt; i++) {
207 data = (uint32_t) readl(MIPI_DSI_BASE + off);
208 *lp++ = ntohl(data); /* to network byte order */
209 off -= 4;
210 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800211
Ajay Dudanib01e5062011-12-03 23:23:42 -0800212 if (len > 2) {
213 /*First 4 bytes + paded bytes will be header next len bytes would be payload */
214 for (i = 0; i < len; i++) {
215 dp = *rp;
216 dp[i] = dp[4 + res + i];
217 }
218 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800219
Ajay Dudanib01e5062011-12-03 23:23:42 -0800220 return len;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800221}
222
223static int mipi_dsi_cmd_bta_sw_trigger(void)
224{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800225 uint32_t data;
226 int cnt = 0;
227 int err = 0;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800228
Ajay Dudanib01e5062011-12-03 23:23:42 -0800229 writel(0x01, MIPI_DSI_BASE + 0x094); /* trigger */
230 while (cnt < 10000) {
231 data = readl(MIPI_DSI_BASE + 0x0004); /*DSI_STATUS */
232 if ((data & 0x0010) == 0)
233 break;
234 cnt++;
235 }
236 if (cnt == 10000)
237 err = 1;
238 return err;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800239}
240
241static uint32_t mipi_novatek_manufacture_id(void)
242{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800243 char rec_buf[24];
244 char *rp = rec_buf;
245 uint32_t *lp, data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800246
Ajay Dudanib01e5062011-12-03 23:23:42 -0800247 mipi_dsi_cmds_tx(&novatek_panel_manufacture_id_cmd, 1);
248 mipi_dsi_cmds_rx(&rp, 3);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800249
Ajay Dudanib01e5062011-12-03 23:23:42 -0800250 lp = (uint32_t *) rp;
251 data = (uint32_t) * lp;
252 data = ntohl(data);
253 data = data >> 8;
254 return data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800255}
256
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800257int mipi_dsi_panel_initialize(struct mipi_dsi_panel_config *pinfo)
258{
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800259 uint8_t DMA_STREAM1 = 0; // for mdp display processor path
260 uint8_t EMBED_MODE1 = 1; // from frame buffer
261 uint8_t POWER_MODE2 = 1; // from frame buffer
262 uint8_t PACK_TYPE1; // long packet
263 uint8_t VC1 = 0;
264 uint8_t DT1 = 0; // non embedded mode
265 uint8_t WC1 = 0; // for non embedded mode only
Ajay Dudanib01e5062011-12-03 23:23:42 -0800266 int status = 0;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800267 uint8_t DLNx_EN;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700268
Ajay Dudanib01e5062011-12-03 23:23:42 -0800269 switch (pinfo->num_of_lanes) {
270 default:
271 case 1:
272 DLNx_EN = 1; // 1 lane
273 break;
274 case 2:
275 DLNx_EN = 3; // 2 lane
276 break;
277 case 3:
278 DLNx_EN = 7; // 3 lane
279 break;
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300280 case 4:
281 DLNx_EN = 0x0F; /* 4 lanes */
282 break;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800283 }
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800284
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800285 PACK_TYPE1 = pinfo->pack;
286
Ajay Dudanib01e5062011-12-03 23:23:42 -0800287 writel(0x0001, DSI_SOFT_RESET);
288 writel(0x0000, DSI_SOFT_RESET);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800289
Ajay Dudanib01e5062011-12-03 23:23:42 -0800290 writel((0 << 16) | 0x3f, DSI_CLK_CTRL); /* Turn on all DSI Clks */
291 writel(DMA_STREAM1 << 8 | 0x04, DSI_TRIG_CTRL); // reg 0x80 dma trigger: sw
292 // trigger 0x4; dma stream1
Kinson Chike5c93432011-06-17 09:10:29 -0700293
Ajay Dudanib01e5062011-12-03 23:23:42 -0800294 writel(0 << 30 | DLNx_EN << 4 | 0x105, DSI_CTRL); // reg 0x00 for this
295 // build
296 writel(EMBED_MODE1 << 28 | POWER_MODE2 << 26
297 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
298 DSI_COMMAND_MODE_DMA_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700299
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300300 if (pinfo->panel_cmds)
301 status = mipi_dsi_cmds_tx(pinfo->panel_cmds,
302 pinfo->num_of_panel_cmds);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700303
Ajay Dudanib01e5062011-12-03 23:23:42 -0800304 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700305}
306
Kinson Chike5c93432011-06-17 09:10:29 -0700307//TODO: Clean up arguments being passed in not being used
Ajay Dudanib01e5062011-12-03 23:23:42 -0800308int
309config_dsi_video_mode(unsigned short disp_width, unsigned short disp_height,
310 unsigned short img_width, unsigned short img_height,
311 unsigned short hsync_porch0_fp,
312 unsigned short hsync_porch0_bp,
313 unsigned short vsync_porch0_fp,
314 unsigned short vsync_porch0_bp,
315 unsigned short hsync_width,
316 unsigned short vsync_width, unsigned short dst_format,
317 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700318{
319
Ajay Dudanib01e5062011-12-03 23:23:42 -0800320 unsigned char DST_FORMAT;
321 unsigned char TRAFIC_MODE;
322 unsigned char DLNx_EN;
323 // video mode data ctrl
324 int status = 0;
325 unsigned long low_pwr_stop_mode = 0;
326 unsigned char eof_bllp_pwr = 0x9;
327 unsigned char interleav = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700328
Ajay Dudanib01e5062011-12-03 23:23:42 -0800329 // disable mdp first
330 mdp_disable();
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700331
Ajay Dudanib01e5062011-12-03 23:23:42 -0800332 writel(0x00000000, DSI_CLK_CTRL);
333 writel(0x00000000, DSI_CLK_CTRL);
334 writel(0x00000000, DSI_CLK_CTRL);
335 writel(0x00000000, DSI_CLK_CTRL);
336 writel(0x00000002, DSI_CLK_CTRL);
337 writel(0x00000006, DSI_CLK_CTRL);
338 writel(0x0000000e, DSI_CLK_CTRL);
339 writel(0x0000001e, DSI_CLK_CTRL);
340 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700341
Ajay Dudanib01e5062011-12-03 23:23:42 -0800342 writel(0, DSI_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700343
Ajay Dudanib01e5062011-12-03 23:23:42 -0800344 writel(0, DSI_ERR_INT_MASK0);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700345
Ajay Dudanib01e5062011-12-03 23:23:42 -0800346 DST_FORMAT = 0; // RGB565
347 dprintf(SPEW, "DSI_Video_Mode - Dst Format: RGB565\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700348
Ajay Dudanib01e5062011-12-03 23:23:42 -0800349 DLNx_EN = 1; // 1 lane with clk programming
350 dprintf(SPEW, "Data Lane: 1 lane\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700351
Ajay Dudanib01e5062011-12-03 23:23:42 -0800352 TRAFIC_MODE = 0; // non burst mode with sync pulses
353 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700354
Ajay Dudanib01e5062011-12-03 23:23:42 -0800355 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700356
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800357 writel(((hsync_width + img_width + hsync_porch0_bp) << 16)
358 | (hsync_width + hsync_porch0_bp),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800359 DSI_VIDEO_MODE_ACTIVE_H);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700360
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800361 writel(((vsync_width + img_height + vsync_porch0_bp) << 16)
362 | (vsync_width + vsync_porch0_bp),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800363 DSI_VIDEO_MODE_ACTIVE_V);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700364
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800365 writel(((vsync_width + img_height + vsync_porch0_fp + vsync_porch0_bp - 1) << 16)
366 | (hsync_width + img_width + hsync_porch0_fp + hsync_porch0_bp - 1),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800367 DSI_VIDEO_MODE_TOTAL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700368
Ajay Dudanib01e5062011-12-03 23:23:42 -0800369 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700370
Ajay Dudanib01e5062011-12-03 23:23:42 -0800371 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700372
Ajay Dudanib01e5062011-12-03 23:23:42 -0800373 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700374
Ajay Dudanib01e5062011-12-03 23:23:42 -0800375 writel(1, DSI_EOT_PACKET_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700376
Ajay Dudanib01e5062011-12-03 23:23:42 -0800377 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700378
Ajay Dudanib01e5062011-12-03 23:23:42 -0800379 writel(low_pwr_stop_mode << 16 | eof_bllp_pwr << 12 | TRAFIC_MODE << 8
380 | DST_FORMAT << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700381
Ajay Dudanib01e5062011-12-03 23:23:42 -0800382 writel(0x67, DSI_CAL_STRENGTH_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700383
Ajay Dudanib01e5062011-12-03 23:23:42 -0800384 writel(0x80006711, DSI_CAL_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700385
Ajay Dudanib01e5062011-12-03 23:23:42 -0800386 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700387
Ajay Dudanib01e5062011-12-03 23:23:42 -0800388 writel(0x00010100, DSI_INT_CTRL);
389 writel(0x02010202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700390
Ajay Dudanib01e5062011-12-03 23:23:42 -0800391 writel(0x02030303, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700392
Ajay Dudanib01e5062011-12-03 23:23:42 -0800393 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4
394 | 0x103, DSI_CTRL);
395 mdelay(10);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700396
Ajay Dudanib01e5062011-12-03 23:23:42 -0800397 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700398}
399
Ajay Dudanib01e5062011-12-03 23:23:42 -0800400int
401config_dsi_cmd_mode(unsigned short disp_width, unsigned short disp_height,
402 unsigned short img_width, unsigned short img_height,
403 unsigned short dst_format,
404 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800405{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800406 unsigned char DST_FORMAT;
407 unsigned char TRAFIC_MODE;
408 unsigned char DLNx_EN;
409 // video mode data ctrl
410 int status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700411 unsigned char interleav = 0;
412 unsigned char ystride = 0x03;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800413 // disable mdp first
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800414
Ajay Dudanib01e5062011-12-03 23:23:42 -0800415 writel(0x00000000, DSI_CLK_CTRL);
416 writel(0x00000000, DSI_CLK_CTRL);
417 writel(0x00000000, DSI_CLK_CTRL);
418 writel(0x00000000, DSI_CLK_CTRL);
419 writel(0x00000002, DSI_CLK_CTRL);
420 writel(0x00000006, DSI_CLK_CTRL);
421 writel(0x0000000e, DSI_CLK_CTRL);
422 writel(0x0000001e, DSI_CLK_CTRL);
423 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800424
Ajay Dudanib01e5062011-12-03 23:23:42 -0800425 writel(0x10000000, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800426
Ajay Dudanib01e5062011-12-03 23:23:42 -0800427 // writel(0, DSI_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800428
Ajay Dudanib01e5062011-12-03 23:23:42 -0800429 // writel(0, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800430
Ajay Dudanib01e5062011-12-03 23:23:42 -0800431 DST_FORMAT = 8; // RGB888
432 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800433
Ajay Dudanib01e5062011-12-03 23:23:42 -0800434 DLNx_EN = 3; // 2 lane with clk programming
435 dprintf(SPEW, "Data Lane: 2 lane\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800436
Ajay Dudanib01e5062011-12-03 23:23:42 -0800437 TRAFIC_MODE = 0; // non burst mode with sync pulses
438 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800439
Ajay Dudanib01e5062011-12-03 23:23:42 -0800440 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800441
Ajay Dudanib01e5062011-12-03 23:23:42 -0800442 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
443 writel((img_width * ystride + 1) << 16 | 0x0039,
444 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
445 writel((img_width * ystride + 1) << 16 | 0x0039,
446 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
447 writel(img_height << 16 | img_width,
448 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
449 writel(img_height << 16 | img_width,
450 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
451 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
452 writel(0x80000000, DSI_CAL_CTRL);
453 writel(0x40, DSI_TRIG_CTRL);
454 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
455 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
456 DSI_CTRL);
457 mdelay(10);
458 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
459 writel(0x10000000, DSI_MISR_CMD_CTRL);
460 writel(0x00000040, DSI_ERR_INT_MASK0);
461 writel(0x1, DSI_EOT_PACKET_CTRL);
462 // writel(0x0, MDP_OVERLAYPROC0_START);
463 mdp_start_dma();
464 mdelay(10);
465 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800466
Ajay Dudanib01e5062011-12-03 23:23:42 -0800467 status = 1;
468 return status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800469}
470
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800471int mipi_dsi_video_config(unsigned short num_of_lanes)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700472{
473
Ajay Dudanib01e5062011-12-03 23:23:42 -0800474 int status = 0;
475 unsigned long ReadValue;
476 unsigned long count = 0;
477 unsigned long low_pwr_stop_mode = 0; // low power mode 0x1111 start from
478 // bit16, high spd mode 0x0
479 unsigned char eof_bllp_pwr = 0x9; // bit 12, 15, 1:low power stop mode or
480 // let cmd mode eng send packets in hs
481 // or lp mode
482 unsigned short image_wd = mipi_fb_cfg.width;
483 unsigned short image_ht = mipi_fb_cfg.height;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800484 unsigned short display_wd = mipi_fb_cfg.width;
485 unsigned short display_ht = mipi_fb_cfg.height;
486 unsigned short hsync_porch_fp = MIPI_HSYNC_FRONT_PORCH_DCLK;
487 unsigned short hsync_porch_bp = MIPI_HSYNC_BACK_PORCH_DCLK;
488 unsigned short vsync_porch_fp = MIPI_VSYNC_FRONT_PORCH_LINES;
489 unsigned short vsync_porch_bp = MIPI_VSYNC_BACK_PORCH_LINES;
490 unsigned short hsync_width = MIPI_HSYNC_PULSE_WIDTH;
491 unsigned short vsync_width = MIPI_VSYNC_PULSE_WIDTH;
492 unsigned short dst_format = 0;
493 unsigned short traffic_mode = 0;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800494 unsigned short pack_pattern = 0x12; //BGR
495 unsigned char ystride = 3;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700496
Ajay Dudanib01e5062011-12-03 23:23:42 -0800497 low_pwr_stop_mode = 0x1111; // low pwr mode bit16:HSA, bit20:HBA,
498 // bit24:HFP, bit28:PULSE MODE, need enough
499 // time for swithc from LP to HS
500 eof_bllp_pwr = 0x9; // low power stop mode or let cmd mode eng send
501 // packets in hs or lp mode
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700502
Ajay Dudanib01e5062011-12-03 23:23:42 -0800503 status +=
504 config_dsi_video_mode(display_wd, display_ht, image_wd, image_ht,
505 hsync_porch_fp, hsync_porch_bp,
506 vsync_porch_fp, vsync_porch_bp, hsync_width,
507 vsync_width, dst_format, traffic_mode,
508 num_of_lanes);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700509
Ajay Dudanib01e5062011-12-03 23:23:42 -0800510 status +=
511 mdp_setup_dma_p_video_mode(display_wd, display_ht, image_wd,
512 image_ht, hsync_porch_fp, hsync_porch_bp,
513 vsync_porch_fp, vsync_porch_bp,
514 hsync_width, vsync_width, MIPI_FB_ADDR,
515 image_wd, pack_pattern, ystride);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700516
Ajay Dudanib01e5062011-12-03 23:23:42 -0800517 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
518 while (ReadValue != 0x00010000) {
519 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
520 count++;
521 if (count > 0xffff) {
522 status = FAIL;
523 dprintf(CRITICAL, "Video lane test failed\n");
524 return status;
525 }
526 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700527
Ajay Dudanib01e5062011-12-03 23:23:42 -0800528 dprintf(SPEW, "Video lane tested successfully\n");
529 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700530}
531
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800532int is_cmd_mode_enabled(void)
533{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800534 return cmd_mode_status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800535}
536
Kinson Chike5c93432011-06-17 09:10:29 -0700537#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800538void mipi_dsi_cmd_mode_trigger(void)
539{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800540 int status = 0;
541 unsigned short display_wd = mipi_fb_cfg.width;
542 unsigned short display_ht = mipi_fb_cfg.height;
543 unsigned short image_wd = mipi_fb_cfg.width;
544 unsigned short image_ht = mipi_fb_cfg.height;
545 unsigned short dst_format = 0;
546 unsigned short traffic_mode = 0;
547 struct mipi_dsi_panel_config *panel_info = &novatek_panel_info;
548 status += mipi_dsi_cmd_config(mipi_fb_cfg, panel_info->num_of_lanes);
549 mdelay(50);
550 config_dsi_cmd_mode(display_wd, display_ht, image_wd, image_ht,
551 dst_format, traffic_mode,
552 panel_info->num_of_lanes /* num_of_lanes */ );
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800553}
Kinson Chike5c93432011-06-17 09:10:29 -0700554#endif
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800555
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700556void mipi_dsi_shutdown(void)
557{
Amol Jadi6834f1a2012-06-29 14:42:59 -0700558 if(!target_cont_splash_screen())
559 {
560 mdp_shutdown();
561 writel(0x01010101, DSI_INT_CTRL);
562 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700563
564#if (DISPLAY_MIPI_PANEL_NOVATEK_BLUE \
Amol Jadi6834f1a2012-06-29 14:42:59 -0700565 || DISPLAY_MIPI_PANEL_TOSHIBA)
566 secure_writel(0x0, DSI_CC_REG);
567 secure_writel(0x0, DSI_PIXEL_CC_REG);
Kinson Chike5c93432011-06-17 09:10:29 -0700568#endif
Amol Jadi6834f1a2012-06-29 14:42:59 -0700569
570 writel(0, DSI_CLK_CTRL);
571 writel(0, DSI_CTRL);
572 writel(0, DSIPHY_PLL_CTRL(0));
573 }
574 else
575 {
Chandan Uddaraju4877d372011-07-21 12:51:51 -0700576 /* To keep the splash screen displayed till kernel driver takes
577 control, do not turn off the video mode engine and clocks.
578 Only disabling the MIPI DSI IRQs */
579 writel(0x01010101, DSI_INT_CTRL);
580 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Amol Jadi6834f1a2012-06-29 14:42:59 -0700581 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700582}
583
584struct fbcon_config *mipi_init(void)
585{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800586 int status = 0;
587 struct mipi_dsi_panel_config *panel_info = get_panel_info();
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530588
589 if (panel_info == NULL) {
590 dprintf(CRITICAL, "Panel info is null\n");
591 return NULL;
592 }
593
Ajay Dudanib01e5062011-12-03 23:23:42 -0800594 /* Enable MMSS_AHB_ARB_MATER_PORT_E for arbiter master0 and master 1 request */
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800595#if (!DISPLAY_MIPI_PANEL_RENESAS && !DISPLAY_TYPE_DSI6G)
Ajay Dudanib01e5062011-12-03 23:23:42 -0800596 writel(0x00001800, MMSS_SFPB_GPREG);
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530597#endif
Kinson Chike5c93432011-06-17 09:10:29 -0700598
599#if DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
Ajay Dudanib01e5062011-12-03 23:23:42 -0800600 mipi_dsi_phy_init(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700601#else
Ajay Dudanib01e5062011-12-03 23:23:42 -0800602 mipi_dsi_phy_ctrl_config(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700603#endif
604
Ajay Dudanib01e5062011-12-03 23:23:42 -0800605 status += mipi_dsi_panel_initialize(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700606
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800607#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800608 mipi_dsi_cmd_bta_sw_trigger();
609 mipi_novatek_manufacture_id();
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800610#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800611 mipi_fb_cfg.base = MIPI_FB_ADDR;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700612
Ajay Dudanib01e5062011-12-03 23:23:42 -0800613 if (panel_info->mode == MIPI_VIDEO_MODE)
614 status += mipi_dsi_video_config(panel_info->num_of_lanes);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800615
Ajay Dudanib01e5062011-12-03 23:23:42 -0800616 if (panel_info->mode == MIPI_CMD_MODE)
617 cmd_mode_status = 1;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800618
Ajay Dudanib01e5062011-12-03 23:23:42 -0800619 return &mipi_fb_cfg;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700620}
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700621
622int mipi_config(struct msm_fb_panel_data *panel)
623{
624 int ret = NO_ERROR;
625 struct msm_panel_info *pinfo;
626 struct mipi_dsi_panel_config mipi_pinfo;
627
628 if (!panel)
629 return ERR_INVALID_ARGS;
630
631 pinfo = &(panel->panel_info);
632 mipi_pinfo.mode = pinfo->mipi.mode;
633 mipi_pinfo.num_of_lanes = pinfo->mipi.num_of_lanes;
634 mipi_pinfo.dsi_phy_config = pinfo->mipi.dsi_phy_db;
635 mipi_pinfo.panel_cmds = pinfo->mipi.panel_cmds;
636 mipi_pinfo.num_of_panel_cmds = pinfo->mipi.num_of_panel_cmds;
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530637 mipi_pinfo.lane_swap = pinfo->mipi.lane_swap;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800638 mipi_pinfo.pack = 1;
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700639
640 /* Enable MMSS_AHB_ARB_MATER_PORT_E for
641 arbiter master0 and master 1 request */
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800642#if (!DISPLAY_MIPI_PANEL_RENESAS && !DISPLAY_TYPE_DSI6G)
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700643 writel(0x00001800, MMSS_SFPB_GPREG);
644#endif
645
646 mipi_dsi_phy_init(&mipi_pinfo);
647
648 ret += mipi_dsi_panel_initialize(&mipi_pinfo);
649
Channagoud Kadabi01c91822012-06-06 15:53:30 +0530650 if (pinfo->rotate && panel->rotate)
651 pinfo->rotate();
652
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700653 return ret;
654}
655
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800656int mdss_dsi_config(struct msm_fb_panel_data *panel)
657{
658 int ret = NO_ERROR;
659 struct msm_panel_info *pinfo;
660 struct mipi_dsi_panel_config mipi_pinfo;
661
662 if (!panel)
663 return ERR_INVALID_ARGS;
664
665 pinfo = &(panel->panel_info);
666 mipi_pinfo.mode = pinfo->mipi.mode;
667 mipi_pinfo.num_of_lanes = pinfo->mipi.num_of_lanes;
668 mipi_pinfo.mdss_dsi_phy_config = pinfo->mipi.mdss_dsi_phy_db;
669 mipi_pinfo.panel_cmds = pinfo->mipi.panel_cmds;
670 mipi_pinfo.num_of_panel_cmds = pinfo->mipi.num_of_panel_cmds;
671 mipi_pinfo.lane_swap = pinfo->mipi.lane_swap;
672 mipi_pinfo.pack = 0;
673
674 mdss_dsi_phy_init(&mipi_pinfo);
675
676 ret += mipi_dsi_panel_initialize(&mipi_pinfo);
677
678 if (pinfo->rotate && panel->rotate)
679 pinfo->rotate();
680
681 return ret;
682}
683
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700684int mipi_dsi_video_mode_config(unsigned short disp_width,
685 unsigned short disp_height,
686 unsigned short img_width,
687 unsigned short img_height,
688 unsigned short hsync_porch0_fp,
689 unsigned short hsync_porch0_bp,
690 unsigned short vsync_porch0_fp,
691 unsigned short vsync_porch0_bp,
692 unsigned short hsync_width,
693 unsigned short vsync_width,
694 unsigned short dst_format,
695 unsigned short traffic_mode,
696 unsigned char lane_en,
697 unsigned low_pwr_stop_mode,
698 unsigned char eof_bllp_pwr,
699 unsigned char interleav)
700{
701
702 int status = 0;
703
704 /* disable mdp first */
705 mdp_disable();
706
707 writel(0x00000000, DSI_CLK_CTRL);
708 writel(0x00000000, DSI_CLK_CTRL);
709 writel(0x00000000, DSI_CLK_CTRL);
710 writel(0x00000000, DSI_CLK_CTRL);
711 writel(0x00000002, DSI_CLK_CTRL);
712 writel(0x00000006, DSI_CLK_CTRL);
713 writel(0x0000000e, DSI_CLK_CTRL);
714 writel(0x0000001e, DSI_CLK_CTRL);
Chandan Uddarajueb1decb2013-04-23 14:27:49 -0700715 writel(0x0000023f, DSI_CLK_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700716
717 writel(0, DSI_CTRL);
718
719 writel(0, DSI_ERR_INT_MASK0);
720
721 writel(0x02020202, DSI_INT_CTRL);
722
723 writel(((disp_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
724 DSI_VIDEO_MODE_ACTIVE_H);
725
726 writel(((disp_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
727 DSI_VIDEO_MODE_ACTIVE_V);
728
729 if (mdp_get_revision() >= MDP_REV_41) {
730 writel(((disp_height + vsync_porch0_fp
731 + vsync_porch0_bp - 1) << 16)
732 | (disp_width + hsync_porch0_fp
733 + hsync_porch0_bp - 1),
734 DSI_VIDEO_MODE_TOTAL);
735 } else {
736 writel(((disp_height + vsync_porch0_fp
737 + vsync_porch0_bp) << 16)
738 | (disp_width + hsync_porch0_fp
739 + hsync_porch0_bp),
740 DSI_VIDEO_MODE_TOTAL);
741 }
742
743 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
744
745 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
746
747 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
748
Chandan Uddarajueb1decb2013-04-23 14:27:49 -0700749 writel(0x0, DSI_EOT_PACKET_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700750
751 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
752
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530753 if (mdp_get_revision() >= MDP_REV_41) {
754 writel(low_pwr_stop_mode << 16 |
755 eof_bllp_pwr << 12 | traffic_mode << 8
756 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
757 } else {
758 writel(1 << 28 | 1 << 24 | 1 << 20 | low_pwr_stop_mode << 16 |
759 eof_bllp_pwr << 12 | traffic_mode << 8
760 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
761 }
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700762
Chandan Uddarajueb1decb2013-04-23 14:27:49 -0700763 writel(0x3fd08, DSI_HS_TIMER_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700764 writel(0x67, DSI_CAL_STRENGTH_CTRL);
765 writel(0x80006711, DSI_CAL_CTRL);
766 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
767
768 writel(0x00010100, DSI_INT_CTRL);
769 writel(0x02010202, DSI_INT_CTRL);
770 writel(0x02030303, DSI_INT_CTRL);
771
772 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4
773 | 0x103, DSI_CTRL);
774
775 return status;
776}
777
Siddhartha Agrawal7317e482013-04-21 16:16:57 -0700778int mdss_dsi_cmd_mode_config(uint16_t disp_width,
779 uint16_t disp_height,
780 uint16_t img_width,
781 uint16_t img_height,
782 uint16_t dst_format,
783 uint16_t traffic_mode)
784{
785 uint8_t DST_FORMAT;
786 uint8_t TRAFIC_MODE;
787 uint8_t DLNx_EN;
788 // video mode data ctrl
789 int status = 0;
790 uint8_t interleav = 0;
791 uint8_t ystride = 0x03;
792 // disable mdp first
793
794 writel(0x00000000, DSI_CLK_CTRL);
795 writel(0x00000000, DSI_CLK_CTRL);
796 writel(0x00000000, DSI_CLK_CTRL);
797 writel(0x00000000, DSI_CLK_CTRL);
798 writel(0x00000002, DSI_CLK_CTRL);
799 writel(0x00000006, DSI_CLK_CTRL);
800 writel(0x0000000e, DSI_CLK_CTRL);
801 writel(0x0000001e, DSI_CLK_CTRL);
802 writel(0x0000023f, DSI_CLK_CTRL);
803
804 writel(0, DSI_CTRL);
805
806 writel(0, DSI_ERR_INT_MASK0);
807
808 writel(0x02020202, DSI_INT_CTRL);
809
810 DST_FORMAT = 8; // RGB888
811 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
812
813 DLNx_EN = 0xf; // 4 lane with clk programming
814 dprintf(SPEW, "Data Lane: 4 lane\n");
815
816 TRAFIC_MODE = 0; // non burst mode with sync pulses
817 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
818
819 writel(DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
820 writel((img_width * ystride + 1) << 16 | 0x0039,
821 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
822 writel((img_width * ystride + 1) << 16 | 0x0039,
823 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
824 writel(img_height << 16 | img_width,
825 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
826 writel(img_height << 16 | img_width,
827 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
828 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
829 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
830 DSI_CTRL);
831 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
832 writel(0x10000000, DSI_MISR_CMD_CTRL);
833
834 return NO_ERROR;
835}
836
Channagoud Kadabi10189fd2012-05-25 13:33:39 +0530837int mipi_dsi_cmd_mode_config(unsigned short disp_width,
838 unsigned short disp_height,
839 unsigned short img_width,
840 unsigned short img_height,
841 unsigned short dst_format,
842 unsigned short traffic_mode)
843{
844 unsigned char DST_FORMAT;
845 unsigned char TRAFIC_MODE;
846 unsigned char DLNx_EN;
847 // video mode data ctrl
848 int status = 0;
849 unsigned char interleav = 0;
850 unsigned char ystride = 0x03;
851 // disable mdp first
852
853 writel(0x00000000, DSI_CLK_CTRL);
854 writel(0x00000000, DSI_CLK_CTRL);
855 writel(0x00000000, DSI_CLK_CTRL);
856 writel(0x00000000, DSI_CLK_CTRL);
857 writel(0x00000002, DSI_CLK_CTRL);
858 writel(0x00000006, DSI_CLK_CTRL);
859 writel(0x0000000e, DSI_CLK_CTRL);
860 writel(0x0000001e, DSI_CLK_CTRL);
861 writel(0x0000003e, DSI_CLK_CTRL);
862
863 writel(0x10000000, DSI_ERR_INT_MASK0);
864
865
866 DST_FORMAT = 8; // RGB888
867 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
868
869 DLNx_EN = 3; // 2 lane with clk programming
870 dprintf(SPEW, "Data Lane: 2 lane\n");
871
872 TRAFIC_MODE = 0; // non burst mode with sync pulses
873 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
874
875 writel(0x02020202, DSI_INT_CTRL);
876
877 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
878 writel((img_width * ystride + 1) << 16 | 0x0039,
879 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
880 writel((img_width * ystride + 1) << 16 | 0x0039,
881 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
882 writel(img_height << 16 | img_width,
883 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
884 writel(img_height << 16 | img_width,
885 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
886 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
887 writel(0x80000000, DSI_CAL_CTRL);
888 writel(0x40, DSI_TRIG_CTRL);
889 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
890 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
891 DSI_CTRL);
892 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
893 writel(0x10000000, DSI_MISR_CMD_CTRL);
894 writel(0x00000040, DSI_ERR_INT_MASK0);
895 writel(0x1, DSI_EOT_PACKET_CTRL);
896
897 return NO_ERROR;
898}
899
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700900int mipi_dsi_on()
901{
902 int ret = NO_ERROR;
903 unsigned long ReadValue;
904 unsigned long count = 0;
905
906 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
907
908 mdelay(10);
909
910 while (ReadValue != 0x00010000) {
911 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
912 count++;
913 if (count > 0xffff) {
914 dprintf(CRITICAL, "Video lane test failed\n");
915 return ERROR;
916 }
917 }
918
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300919 dprintf(INFO, "Video lane tested successfully\n");
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700920 return ret;
921}
922
923int mipi_dsi_off()
924{
Amol Jadi6834f1a2012-06-29 14:42:59 -0700925 if(!target_cont_splash_screen())
926 {
927 writel(0, DSI_CLK_CTRL);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800928 writel(0x1F1, DSI_CTRL);
929 writel(0x00000001, DSIPHY_SW_RESET);
930 writel(0x00000000, DSIPHY_SW_RESET);
931 mdelay(10);
932 writel(0x0001, DSI_SOFT_RESET);
933 writel(0x0000, DSI_SOFT_RESET);
Siddhartha Agrawale0033a12013-02-23 15:37:42 -0800934 writel(0x1115501, DSI_INT_CTRL);
Amol Jadi6834f1a2012-06-29 14:42:59 -0700935 writel(0, DSI_CTRL);
Siddhartha Agrawale0033a12013-02-23 15:37:42 -0800936 }
937
938 writel(0x1115501, DSI_INT_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700939
940 return NO_ERROR;
941}
Channagoud Kadabi10189fd2012-05-25 13:33:39 +0530942
943int mipi_cmd_trigger()
944{
945 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
946
947 return NO_ERROR;
948}