blob: ba1da2904f59723f21d71436cb4285ae3d894de0 [file] [log] [blame]
Shashank Mittal30262902012-02-21 15:37:24 -08001/* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
Chandan Uddaraju78ae6752010-10-19 12:57:10 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of Code Aurora Forum, Inc. nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 */
29
30#include <reg.h>
Shashank Mittalcbd271d2011-01-14 15:18:33 -080031#include <endian.h>
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070032#include <mipi_dsi.h>
33#include <dev/fbcon.h>
Greg Griscod6250552011-06-29 14:40:23 -070034#include <stdlib.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070035#include <string.h>
Kinson Chike5c93432011-06-17 09:10:29 -070036#include <debug.h>
Kinson Chikfe931032011-07-21 10:01:34 -070037#include <target/display.h>
38#include <platform/iomap.h>
39#include <platform/clock.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070040#include <platform/timer.h>
Shashank Mittal4bfb2e32012-04-16 10:56:27 -070041#include <err.h>
42#include <msm_panel.h>
Kinson Chikfe931032011-07-21 10:01:34 -070043
44extern void mdp_disable(void);
Ajay Dudanib01e5062011-12-03 23:23:42 -080045extern int mipi_dsi_cmd_config(struct fbcon_config mipi_fb_cfg,
46 unsigned short num_of_lanes);
Kinson Chikfe931032011-07-21 10:01:34 -070047extern void mdp_shutdown(void);
48extern void mdp_start_dma(void);
Deepa Dinamania080a402011-11-05 18:59:26 -070049extern void dsb(void);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070050
Chandan Uddarajufe93e822010-11-21 20:44:47 -080051#if DISPLAY_MIPI_PANEL_TOSHIBA
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070052static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080053 .height = TSH_MIPI_FB_HEIGHT,
54 .width = TSH_MIPI_FB_WIDTH,
55 .stride = TSH_MIPI_FB_WIDTH,
56 .format = FB_FORMAT_RGB888,
57 .bpp = 24,
58 .update_start = NULL,
59 .update_done = NULL,
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070060};
Ajay Dudanib01e5062011-12-03 23:23:42 -080061
Kinson Chike5c93432011-06-17 09:10:29 -070062struct mipi_dsi_panel_config toshiba_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080063 .mode = MIPI_VIDEO_MODE,
64 .num_of_lanes = 1,
65 .dsi_phy_config = &mipi_dsi_toshiba_panel_phy_ctrl,
66 .panel_cmds = toshiba_panel_video_mode_cmds,
67 .num_of_panel_cmds = ARRAY_SIZE(toshiba_panel_video_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070068};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080069#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
70static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080071 .height = NOV_MIPI_FB_HEIGHT,
72 .width = NOV_MIPI_FB_WIDTH,
73 .stride = NOV_MIPI_FB_WIDTH,
74 .format = FB_FORMAT_RGB888,
75 .bpp = 24,
76 .update_start = NULL,
77 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -080078};
Ajay Dudanib01e5062011-12-03 23:23:42 -080079
Kinson Chike5c93432011-06-17 09:10:29 -070080struct mipi_dsi_panel_config novatek_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080081 .mode = MIPI_CMD_MODE,
82 .num_of_lanes = 2,
83 .dsi_phy_config = &mipi_dsi_novatek_panel_phy_ctrl,
84 .panel_cmds = novatek_panel_cmd_mode_cmds,
85 .num_of_panel_cmds = ARRAY_SIZE(novatek_panel_cmd_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070086};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080087#else
88static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080089 .height = 0,
90 .width = 0,
91 .stride = 0,
92 .format = 0,
93 .bpp = 0,
94 .update_start = NULL,
95 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -080096};
97#endif
98
99static int cmd_mode_status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700100void secure_writel(uint32_t, uint32_t);
101uint32_t secure_readl(uint32_t);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700102
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800103struct mipi_dsi_panel_config *get_panel_info(void)
104{
105#if DISPLAY_MIPI_PANEL_TOSHIBA
Ajay Dudanib01e5062011-12-03 23:23:42 -0800106 return &toshiba_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800107#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800108 return &novatek_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800109#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800110 return NULL;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800111}
112
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700113int dsi_cmd_dma_trigger_for_panel()
114{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800115 unsigned long ReadValue;
116 unsigned long count = 0;
117 int status = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700118
Ajay Dudanib01e5062011-12-03 23:23:42 -0800119 writel(0x03030303, DSI_INT_CTRL);
120 writel(0x1, DSI_CMD_MODE_DMA_SW_TRIGGER);
121 dsb();
122 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
123 while (ReadValue != 0x00000001) {
124 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
125 count++;
126 if (count > 0xffff) {
127 status = FAIL;
128 dprintf(CRITICAL,
129 "Panel CMD: command mode dma test failed\n");
130 return status;
131 }
132 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700133
Ajay Dudanib01e5062011-12-03 23:23:42 -0800134 writel((readl(DSI_INT_CTRL) | 0x01000001), DSI_INT_CTRL);
135 dprintf(SPEW, "Panel CMD: command mode dma tested successfully\n");
136 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700137}
138
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800139int mipi_dsi_cmds_tx(struct mipi_dsi_cmd *cmds, int count)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700140{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800141 int ret = 0;
142 struct mipi_dsi_cmd *cm;
143 int i = 0;
144 char pload[256];
145 uint32_t off;
Deepa Dinamania080a402011-11-05 18:59:26 -0700146
Ajay Dudanib01e5062011-12-03 23:23:42 -0800147 /* Align pload at 8 byte boundry */
148 off = pload;
149 off &= 0x07;
150 if (off)
151 off = 8 - off;
152 off += pload;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700153
Ajay Dudanib01e5062011-12-03 23:23:42 -0800154 cm = cmds;
155 for (i = 0; i < count; i++) {
156 memcpy((void *)off, (cm->payload), cm->size);
157 writel(off, DSI_DMA_CMD_OFFSET);
158 writel(cm->size, DSI_DMA_CMD_LENGTH); // reg 0x48 for this build
159 dsb();
160 ret += dsi_cmd_dma_trigger_for_panel();
161 udelay(80);
162 cm++;
163 }
164 return ret;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800165}
166
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800167/*
168 * mipi_dsi_cmd_rx: can receive at most 16 bytes
169 * per transaction since it only have 4 32bits reigsters
170 * to hold data.
171 * therefore Maximum Return Packet Size need to be set to 16.
172 * any return data more than MRPS need to be break down
173 * to multiple transactions.
174 */
175int mipi_dsi_cmds_rx(char **rp, int len)
176{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800177 uint32_t *lp, data;
178 char *dp;
179 int i, off, cnt;
180 int rlen, res;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800181
Ajay Dudanib01e5062011-12-03 23:23:42 -0800182 if (len <= 2)
183 rlen = 4; /* short read */
184 else
185 rlen = MIPI_DSI_MRPS + 6; /* 4 bytes header + 2 bytes crc */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800186
Ajay Dudanib01e5062011-12-03 23:23:42 -0800187 if (rlen > MIPI_DSI_REG_LEN) {
188 return 0;
189 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800190
Ajay Dudanib01e5062011-12-03 23:23:42 -0800191 res = rlen & 0x03;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800192
Ajay Dudanib01e5062011-12-03 23:23:42 -0800193 rlen += res; /* 4 byte align */
194 lp = (uint32_t *) (*rp);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800195
Ajay Dudanib01e5062011-12-03 23:23:42 -0800196 cnt = rlen;
197 cnt += 3;
198 cnt >>= 2;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800199
Ajay Dudanib01e5062011-12-03 23:23:42 -0800200 if (cnt > 4)
201 cnt = 4; /* 4 x 32 bits registers only */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800202
Ajay Dudanib01e5062011-12-03 23:23:42 -0800203 off = 0x068; /* DSI_RDBK_DATA0 */
204 off += ((cnt - 1) * 4);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800205
Ajay Dudanib01e5062011-12-03 23:23:42 -0800206 for (i = 0; i < cnt; i++) {
207 data = (uint32_t) readl(MIPI_DSI_BASE + off);
208 *lp++ = ntohl(data); /* to network byte order */
209 off -= 4;
210 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800211
Ajay Dudanib01e5062011-12-03 23:23:42 -0800212 if (len > 2) {
213 /*First 4 bytes + paded bytes will be header next len bytes would be payload */
214 for (i = 0; i < len; i++) {
215 dp = *rp;
216 dp[i] = dp[4 + res + i];
217 }
218 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800219
Ajay Dudanib01e5062011-12-03 23:23:42 -0800220 return len;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800221}
222
223static int mipi_dsi_cmd_bta_sw_trigger(void)
224{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800225 uint32_t data;
226 int cnt = 0;
227 int err = 0;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800228
Ajay Dudanib01e5062011-12-03 23:23:42 -0800229 writel(0x01, MIPI_DSI_BASE + 0x094); /* trigger */
230 while (cnt < 10000) {
231 data = readl(MIPI_DSI_BASE + 0x0004); /*DSI_STATUS */
232 if ((data & 0x0010) == 0)
233 break;
234 cnt++;
235 }
236 if (cnt == 10000)
237 err = 1;
238 return err;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800239}
240
241static uint32_t mipi_novatek_manufacture_id(void)
242{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800243 char rec_buf[24];
244 char *rp = rec_buf;
245 uint32_t *lp, data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800246
Ajay Dudanib01e5062011-12-03 23:23:42 -0800247 mipi_dsi_cmds_tx(&novatek_panel_manufacture_id_cmd, 1);
248 mipi_dsi_cmds_rx(&rp, 3);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800249
Ajay Dudanib01e5062011-12-03 23:23:42 -0800250 lp = (uint32_t *) rp;
251 data = (uint32_t) * lp;
252 data = ntohl(data);
253 data = data >> 8;
254 return data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800255}
256
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800257int mipi_dsi_panel_initialize(struct mipi_dsi_panel_config *pinfo)
258{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800259 unsigned char DMA_STREAM1 = 0; // for mdp display processor path
260 unsigned char EMBED_MODE1 = 1; // from frame buffer
261 unsigned char POWER_MODE2 = 1; // from frame buffer
262 unsigned char PACK_TYPE1 = 1; // long packet
263 unsigned char VC1 = 0;
264 unsigned char DT1 = 0; // non embedded mode
265 unsigned short WC1 = 0; // for non embedded mode only
266 int status = 0;
267 unsigned char DLNx_EN;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700268
Ajay Dudanib01e5062011-12-03 23:23:42 -0800269 switch (pinfo->num_of_lanes) {
270 default:
271 case 1:
272 DLNx_EN = 1; // 1 lane
273 break;
274 case 2:
275 DLNx_EN = 3; // 2 lane
276 break;
277 case 3:
278 DLNx_EN = 7; // 3 lane
279 break;
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300280 case 4:
281 DLNx_EN = 0x0F; /* 4 lanes */
282 break;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800283 }
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800284
Ajay Dudanib01e5062011-12-03 23:23:42 -0800285 writel(0x0001, DSI_SOFT_RESET);
286 writel(0x0000, DSI_SOFT_RESET);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800287
Ajay Dudanib01e5062011-12-03 23:23:42 -0800288 writel((0 << 16) | 0x3f, DSI_CLK_CTRL); /* Turn on all DSI Clks */
289 writel(DMA_STREAM1 << 8 | 0x04, DSI_TRIG_CTRL); // reg 0x80 dma trigger: sw
290 // trigger 0x4; dma stream1
Kinson Chike5c93432011-06-17 09:10:29 -0700291
Ajay Dudanib01e5062011-12-03 23:23:42 -0800292 writel(0 << 30 | DLNx_EN << 4 | 0x105, DSI_CTRL); // reg 0x00 for this
293 // build
294 writel(EMBED_MODE1 << 28 | POWER_MODE2 << 26
295 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
296 DSI_COMMAND_MODE_DMA_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700297
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300298 if (pinfo->panel_cmds)
299 status = mipi_dsi_cmds_tx(pinfo->panel_cmds,
300 pinfo->num_of_panel_cmds);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700301
Ajay Dudanib01e5062011-12-03 23:23:42 -0800302 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700303}
304
Kinson Chike5c93432011-06-17 09:10:29 -0700305//TODO: Clean up arguments being passed in not being used
Ajay Dudanib01e5062011-12-03 23:23:42 -0800306int
307config_dsi_video_mode(unsigned short disp_width, unsigned short disp_height,
308 unsigned short img_width, unsigned short img_height,
309 unsigned short hsync_porch0_fp,
310 unsigned short hsync_porch0_bp,
311 unsigned short vsync_porch0_fp,
312 unsigned short vsync_porch0_bp,
313 unsigned short hsync_width,
314 unsigned short vsync_width, unsigned short dst_format,
315 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700316{
317
Ajay Dudanib01e5062011-12-03 23:23:42 -0800318 unsigned char DST_FORMAT;
319 unsigned char TRAFIC_MODE;
320 unsigned char DLNx_EN;
321 // video mode data ctrl
322 int status = 0;
323 unsigned long low_pwr_stop_mode = 0;
324 unsigned char eof_bllp_pwr = 0x9;
325 unsigned char interleav = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700326
Ajay Dudanib01e5062011-12-03 23:23:42 -0800327 // disable mdp first
328 mdp_disable();
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700329
Ajay Dudanib01e5062011-12-03 23:23:42 -0800330 writel(0x00000000, DSI_CLK_CTRL);
331 writel(0x00000000, DSI_CLK_CTRL);
332 writel(0x00000000, DSI_CLK_CTRL);
333 writel(0x00000000, DSI_CLK_CTRL);
334 writel(0x00000002, DSI_CLK_CTRL);
335 writel(0x00000006, DSI_CLK_CTRL);
336 writel(0x0000000e, DSI_CLK_CTRL);
337 writel(0x0000001e, DSI_CLK_CTRL);
338 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700339
Ajay Dudanib01e5062011-12-03 23:23:42 -0800340 writel(0, DSI_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700341
Ajay Dudanib01e5062011-12-03 23:23:42 -0800342 writel(0, DSI_ERR_INT_MASK0);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700343
Ajay Dudanib01e5062011-12-03 23:23:42 -0800344 DST_FORMAT = 0; // RGB565
345 dprintf(SPEW, "DSI_Video_Mode - Dst Format: RGB565\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700346
Ajay Dudanib01e5062011-12-03 23:23:42 -0800347 DLNx_EN = 1; // 1 lane with clk programming
348 dprintf(SPEW, "Data Lane: 1 lane\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700349
Ajay Dudanib01e5062011-12-03 23:23:42 -0800350 TRAFIC_MODE = 0; // non burst mode with sync pulses
351 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700352
Ajay Dudanib01e5062011-12-03 23:23:42 -0800353 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700354
Ajay Dudanib01e5062011-12-03 23:23:42 -0800355 writel(((img_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
356 DSI_VIDEO_MODE_ACTIVE_H);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700357
Ajay Dudanib01e5062011-12-03 23:23:42 -0800358 writel(((img_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
359 DSI_VIDEO_MODE_ACTIVE_V);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700360
Ajay Dudanib01e5062011-12-03 23:23:42 -0800361 writel(((img_height + vsync_porch0_fp + vsync_porch0_bp) << 16)
362 | img_width + hsync_porch0_fp + hsync_porch0_bp,
363 DSI_VIDEO_MODE_TOTAL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700364
Ajay Dudanib01e5062011-12-03 23:23:42 -0800365 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700366
Ajay Dudanib01e5062011-12-03 23:23:42 -0800367 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700368
Ajay Dudanib01e5062011-12-03 23:23:42 -0800369 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700370
Ajay Dudanib01e5062011-12-03 23:23:42 -0800371 writel(1, DSI_EOT_PACKET_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700372
Ajay Dudanib01e5062011-12-03 23:23:42 -0800373 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700374
Ajay Dudanib01e5062011-12-03 23:23:42 -0800375 writel(low_pwr_stop_mode << 16 | eof_bllp_pwr << 12 | TRAFIC_MODE << 8
376 | DST_FORMAT << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700377
Ajay Dudanib01e5062011-12-03 23:23:42 -0800378 writel(0x67, DSI_CAL_STRENGTH_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700379
Ajay Dudanib01e5062011-12-03 23:23:42 -0800380 writel(0x80006711, DSI_CAL_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700381
Ajay Dudanib01e5062011-12-03 23:23:42 -0800382 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700383
Ajay Dudanib01e5062011-12-03 23:23:42 -0800384 writel(0x00010100, DSI_INT_CTRL);
385 writel(0x02010202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700386
Ajay Dudanib01e5062011-12-03 23:23:42 -0800387 writel(0x02030303, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700388
Ajay Dudanib01e5062011-12-03 23:23:42 -0800389 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4
390 | 0x103, DSI_CTRL);
391 mdelay(10);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700392
Ajay Dudanib01e5062011-12-03 23:23:42 -0800393 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700394}
395
Ajay Dudanib01e5062011-12-03 23:23:42 -0800396int
397config_dsi_cmd_mode(unsigned short disp_width, unsigned short disp_height,
398 unsigned short img_width, unsigned short img_height,
399 unsigned short dst_format,
400 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800401{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800402 unsigned char DST_FORMAT;
403 unsigned char TRAFIC_MODE;
404 unsigned char DLNx_EN;
405 // video mode data ctrl
406 int status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700407 unsigned char interleav = 0;
408 unsigned char ystride = 0x03;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800409 // disable mdp first
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800410
Ajay Dudanib01e5062011-12-03 23:23:42 -0800411 writel(0x00000000, DSI_CLK_CTRL);
412 writel(0x00000000, DSI_CLK_CTRL);
413 writel(0x00000000, DSI_CLK_CTRL);
414 writel(0x00000000, DSI_CLK_CTRL);
415 writel(0x00000002, DSI_CLK_CTRL);
416 writel(0x00000006, DSI_CLK_CTRL);
417 writel(0x0000000e, DSI_CLK_CTRL);
418 writel(0x0000001e, DSI_CLK_CTRL);
419 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800420
Ajay Dudanib01e5062011-12-03 23:23:42 -0800421 writel(0x10000000, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800422
Ajay Dudanib01e5062011-12-03 23:23:42 -0800423 // writel(0, DSI_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800424
Ajay Dudanib01e5062011-12-03 23:23:42 -0800425 // writel(0, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800426
Ajay Dudanib01e5062011-12-03 23:23:42 -0800427 DST_FORMAT = 8; // RGB888
428 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800429
Ajay Dudanib01e5062011-12-03 23:23:42 -0800430 DLNx_EN = 3; // 2 lane with clk programming
431 dprintf(SPEW, "Data Lane: 2 lane\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800432
Ajay Dudanib01e5062011-12-03 23:23:42 -0800433 TRAFIC_MODE = 0; // non burst mode with sync pulses
434 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800435
Ajay Dudanib01e5062011-12-03 23:23:42 -0800436 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800437
Ajay Dudanib01e5062011-12-03 23:23:42 -0800438 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
439 writel((img_width * ystride + 1) << 16 | 0x0039,
440 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
441 writel((img_width * ystride + 1) << 16 | 0x0039,
442 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
443 writel(img_height << 16 | img_width,
444 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
445 writel(img_height << 16 | img_width,
446 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
447 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
448 writel(0x80000000, DSI_CAL_CTRL);
449 writel(0x40, DSI_TRIG_CTRL);
450 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
451 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
452 DSI_CTRL);
453 mdelay(10);
454 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
455 writel(0x10000000, DSI_MISR_CMD_CTRL);
456 writel(0x00000040, DSI_ERR_INT_MASK0);
457 writel(0x1, DSI_EOT_PACKET_CTRL);
458 // writel(0x0, MDP_OVERLAYPROC0_START);
459 mdp_start_dma();
460 mdelay(10);
461 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800462
Ajay Dudanib01e5062011-12-03 23:23:42 -0800463 status = 1;
464 return status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800465}
466
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800467int mipi_dsi_video_config(unsigned short num_of_lanes)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700468{
469
Ajay Dudanib01e5062011-12-03 23:23:42 -0800470 int status = 0;
471 unsigned long ReadValue;
472 unsigned long count = 0;
473 unsigned long low_pwr_stop_mode = 0; // low power mode 0x1111 start from
474 // bit16, high spd mode 0x0
475 unsigned char eof_bllp_pwr = 0x9; // bit 12, 15, 1:low power stop mode or
476 // let cmd mode eng send packets in hs
477 // or lp mode
478 unsigned short image_wd = mipi_fb_cfg.width;
479 unsigned short image_ht = mipi_fb_cfg.height;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800480 unsigned short display_wd = mipi_fb_cfg.width;
481 unsigned short display_ht = mipi_fb_cfg.height;
482 unsigned short hsync_porch_fp = MIPI_HSYNC_FRONT_PORCH_DCLK;
483 unsigned short hsync_porch_bp = MIPI_HSYNC_BACK_PORCH_DCLK;
484 unsigned short vsync_porch_fp = MIPI_VSYNC_FRONT_PORCH_LINES;
485 unsigned short vsync_porch_bp = MIPI_VSYNC_BACK_PORCH_LINES;
486 unsigned short hsync_width = MIPI_HSYNC_PULSE_WIDTH;
487 unsigned short vsync_width = MIPI_VSYNC_PULSE_WIDTH;
488 unsigned short dst_format = 0;
489 unsigned short traffic_mode = 0;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800490 unsigned short pack_pattern = 0x12; //BGR
491 unsigned char ystride = 3;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700492
Ajay Dudanib01e5062011-12-03 23:23:42 -0800493 low_pwr_stop_mode = 0x1111; // low pwr mode bit16:HSA, bit20:HBA,
494 // bit24:HFP, bit28:PULSE MODE, need enough
495 // time for swithc from LP to HS
496 eof_bllp_pwr = 0x9; // low power stop mode or let cmd mode eng send
497 // packets in hs or lp mode
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700498
Ajay Dudanib01e5062011-12-03 23:23:42 -0800499 status +=
500 config_dsi_video_mode(display_wd, display_ht, image_wd, image_ht,
501 hsync_porch_fp, hsync_porch_bp,
502 vsync_porch_fp, vsync_porch_bp, hsync_width,
503 vsync_width, dst_format, traffic_mode,
504 num_of_lanes);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700505
Ajay Dudanib01e5062011-12-03 23:23:42 -0800506 status +=
507 mdp_setup_dma_p_video_mode(display_wd, display_ht, image_wd,
508 image_ht, hsync_porch_fp, hsync_porch_bp,
509 vsync_porch_fp, vsync_porch_bp,
510 hsync_width, vsync_width, MIPI_FB_ADDR,
511 image_wd, pack_pattern, ystride);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700512
Ajay Dudanib01e5062011-12-03 23:23:42 -0800513 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
514 while (ReadValue != 0x00010000) {
515 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
516 count++;
517 if (count > 0xffff) {
518 status = FAIL;
519 dprintf(CRITICAL, "Video lane test failed\n");
520 return status;
521 }
522 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700523
Ajay Dudanib01e5062011-12-03 23:23:42 -0800524 dprintf(SPEW, "Video lane tested successfully\n");
525 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700526}
527
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800528int is_cmd_mode_enabled(void)
529{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800530 return cmd_mode_status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800531}
532
Kinson Chike5c93432011-06-17 09:10:29 -0700533#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800534void mipi_dsi_cmd_mode_trigger(void)
535{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800536 int status = 0;
537 unsigned short display_wd = mipi_fb_cfg.width;
538 unsigned short display_ht = mipi_fb_cfg.height;
539 unsigned short image_wd = mipi_fb_cfg.width;
540 unsigned short image_ht = mipi_fb_cfg.height;
541 unsigned short dst_format = 0;
542 unsigned short traffic_mode = 0;
543 struct mipi_dsi_panel_config *panel_info = &novatek_panel_info;
544 status += mipi_dsi_cmd_config(mipi_fb_cfg, panel_info->num_of_lanes);
545 mdelay(50);
546 config_dsi_cmd_mode(display_wd, display_ht, image_wd, image_ht,
547 dst_format, traffic_mode,
548 panel_info->num_of_lanes /* num_of_lanes */ );
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800549}
Kinson Chike5c93432011-06-17 09:10:29 -0700550#endif
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800551
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700552void mipi_dsi_shutdown(void)
553{
Amol Jadi6834f1a2012-06-29 14:42:59 -0700554 if(!target_cont_splash_screen())
555 {
556 mdp_shutdown();
557 writel(0x01010101, DSI_INT_CTRL);
558 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700559
560#if (DISPLAY_MIPI_PANEL_NOVATEK_BLUE \
Amol Jadi6834f1a2012-06-29 14:42:59 -0700561 || DISPLAY_MIPI_PANEL_TOSHIBA)
562 secure_writel(0x0, DSI_CC_REG);
563 secure_writel(0x0, DSI_PIXEL_CC_REG);
Kinson Chike5c93432011-06-17 09:10:29 -0700564#endif
Amol Jadi6834f1a2012-06-29 14:42:59 -0700565
566 writel(0, DSI_CLK_CTRL);
567 writel(0, DSI_CTRL);
568 writel(0, DSIPHY_PLL_CTRL(0));
569 }
570 else
571 {
Chandan Uddaraju4877d372011-07-21 12:51:51 -0700572 /* To keep the splash screen displayed till kernel driver takes
573 control, do not turn off the video mode engine and clocks.
574 Only disabling the MIPI DSI IRQs */
575 writel(0x01010101, DSI_INT_CTRL);
576 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Amol Jadi6834f1a2012-06-29 14:42:59 -0700577 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700578}
579
580struct fbcon_config *mipi_init(void)
581{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800582 int status = 0;
583 struct mipi_dsi_panel_config *panel_info = get_panel_info();
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530584
585 if (panel_info == NULL) {
586 dprintf(CRITICAL, "Panel info is null\n");
587 return NULL;
588 }
589
Ajay Dudanib01e5062011-12-03 23:23:42 -0800590 /* Enable MMSS_AHB_ARB_MATER_PORT_E for arbiter master0 and master 1 request */
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530591#if (!DISPLAY_MIPI_PANEL_RENESAS)
Ajay Dudanib01e5062011-12-03 23:23:42 -0800592 writel(0x00001800, MMSS_SFPB_GPREG);
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530593#endif
Kinson Chike5c93432011-06-17 09:10:29 -0700594
595#if DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
Ajay Dudanib01e5062011-12-03 23:23:42 -0800596 mipi_dsi_phy_init(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700597#else
Ajay Dudanib01e5062011-12-03 23:23:42 -0800598 mipi_dsi_phy_ctrl_config(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700599#endif
600
Ajay Dudanib01e5062011-12-03 23:23:42 -0800601 status += mipi_dsi_panel_initialize(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700602
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800603#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800604 mipi_dsi_cmd_bta_sw_trigger();
605 mipi_novatek_manufacture_id();
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800606#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800607 mipi_fb_cfg.base = MIPI_FB_ADDR;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700608
Ajay Dudanib01e5062011-12-03 23:23:42 -0800609 if (panel_info->mode == MIPI_VIDEO_MODE)
610 status += mipi_dsi_video_config(panel_info->num_of_lanes);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800611
Ajay Dudanib01e5062011-12-03 23:23:42 -0800612 if (panel_info->mode == MIPI_CMD_MODE)
613 cmd_mode_status = 1;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800614
Ajay Dudanib01e5062011-12-03 23:23:42 -0800615 return &mipi_fb_cfg;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700616}
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700617
618int mipi_config(struct msm_fb_panel_data *panel)
619{
620 int ret = NO_ERROR;
621 struct msm_panel_info *pinfo;
622 struct mipi_dsi_panel_config mipi_pinfo;
623
624 if (!panel)
625 return ERR_INVALID_ARGS;
626
627 pinfo = &(panel->panel_info);
628 mipi_pinfo.mode = pinfo->mipi.mode;
629 mipi_pinfo.num_of_lanes = pinfo->mipi.num_of_lanes;
630 mipi_pinfo.dsi_phy_config = pinfo->mipi.dsi_phy_db;
631 mipi_pinfo.panel_cmds = pinfo->mipi.panel_cmds;
632 mipi_pinfo.num_of_panel_cmds = pinfo->mipi.num_of_panel_cmds;
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530633 mipi_pinfo.lane_swap = pinfo->mipi.lane_swap;
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700634
635 /* Enable MMSS_AHB_ARB_MATER_PORT_E for
636 arbiter master0 and master 1 request */
637#if (!DISPLAY_MIPI_PANEL_RENESAS)
638 writel(0x00001800, MMSS_SFPB_GPREG);
639#endif
640
641 mipi_dsi_phy_init(&mipi_pinfo);
642
643 ret += mipi_dsi_panel_initialize(&mipi_pinfo);
644
Channagoud Kadabi01c91822012-06-06 15:53:30 +0530645 if (pinfo->rotate && panel->rotate)
646 pinfo->rotate();
647
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700648 return ret;
649}
650
651int mipi_dsi_video_mode_config(unsigned short disp_width,
652 unsigned short disp_height,
653 unsigned short img_width,
654 unsigned short img_height,
655 unsigned short hsync_porch0_fp,
656 unsigned short hsync_porch0_bp,
657 unsigned short vsync_porch0_fp,
658 unsigned short vsync_porch0_bp,
659 unsigned short hsync_width,
660 unsigned short vsync_width,
661 unsigned short dst_format,
662 unsigned short traffic_mode,
663 unsigned char lane_en,
664 unsigned low_pwr_stop_mode,
665 unsigned char eof_bllp_pwr,
666 unsigned char interleav)
667{
668
669 int status = 0;
670
671 /* disable mdp first */
672 mdp_disable();
673
674 writel(0x00000000, DSI_CLK_CTRL);
675 writel(0x00000000, DSI_CLK_CTRL);
676 writel(0x00000000, DSI_CLK_CTRL);
677 writel(0x00000000, DSI_CLK_CTRL);
678 writel(0x00000002, DSI_CLK_CTRL);
679 writel(0x00000006, DSI_CLK_CTRL);
680 writel(0x0000000e, DSI_CLK_CTRL);
681 writel(0x0000001e, DSI_CLK_CTRL);
682 writel(0x0000003e, DSI_CLK_CTRL);
683
684 writel(0, DSI_CTRL);
685
686 writel(0, DSI_ERR_INT_MASK0);
687
688 writel(0x02020202, DSI_INT_CTRL);
689
690 writel(((disp_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
691 DSI_VIDEO_MODE_ACTIVE_H);
692
693 writel(((disp_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
694 DSI_VIDEO_MODE_ACTIVE_V);
695
696 if (mdp_get_revision() >= MDP_REV_41) {
697 writel(((disp_height + vsync_porch0_fp
698 + vsync_porch0_bp - 1) << 16)
699 | (disp_width + hsync_porch0_fp
700 + hsync_porch0_bp - 1),
701 DSI_VIDEO_MODE_TOTAL);
702 } else {
703 writel(((disp_height + vsync_porch0_fp
704 + vsync_porch0_bp) << 16)
705 | (disp_width + hsync_porch0_fp
706 + hsync_porch0_bp),
707 DSI_VIDEO_MODE_TOTAL);
708 }
709
710 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
711
712 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
713
714 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
715
716 writel(1, DSI_EOT_PACKET_CTRL);
717
718 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
719
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530720 if (mdp_get_revision() >= MDP_REV_41) {
721 writel(low_pwr_stop_mode << 16 |
722 eof_bllp_pwr << 12 | traffic_mode << 8
723 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
724 } else {
725 writel(1 << 28 | 1 << 24 | 1 << 20 | low_pwr_stop_mode << 16 |
726 eof_bllp_pwr << 12 | traffic_mode << 8
727 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
728 }
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700729
730 writel(0x67, DSI_CAL_STRENGTH_CTRL);
731 writel(0x80006711, DSI_CAL_CTRL);
732 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
733
734 writel(0x00010100, DSI_INT_CTRL);
735 writel(0x02010202, DSI_INT_CTRL);
736 writel(0x02030303, DSI_INT_CTRL);
737
738 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4
739 | 0x103, DSI_CTRL);
740
741 return status;
742}
743
Channagoud Kadabi10189fd2012-05-25 13:33:39 +0530744int mipi_dsi_cmd_mode_config(unsigned short disp_width,
745 unsigned short disp_height,
746 unsigned short img_width,
747 unsigned short img_height,
748 unsigned short dst_format,
749 unsigned short traffic_mode)
750{
751 unsigned char DST_FORMAT;
752 unsigned char TRAFIC_MODE;
753 unsigned char DLNx_EN;
754 // video mode data ctrl
755 int status = 0;
756 unsigned char interleav = 0;
757 unsigned char ystride = 0x03;
758 // disable mdp first
759
760 writel(0x00000000, DSI_CLK_CTRL);
761 writel(0x00000000, DSI_CLK_CTRL);
762 writel(0x00000000, DSI_CLK_CTRL);
763 writel(0x00000000, DSI_CLK_CTRL);
764 writel(0x00000002, DSI_CLK_CTRL);
765 writel(0x00000006, DSI_CLK_CTRL);
766 writel(0x0000000e, DSI_CLK_CTRL);
767 writel(0x0000001e, DSI_CLK_CTRL);
768 writel(0x0000003e, DSI_CLK_CTRL);
769
770 writel(0x10000000, DSI_ERR_INT_MASK0);
771
772
773 DST_FORMAT = 8; // RGB888
774 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
775
776 DLNx_EN = 3; // 2 lane with clk programming
777 dprintf(SPEW, "Data Lane: 2 lane\n");
778
779 TRAFIC_MODE = 0; // non burst mode with sync pulses
780 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
781
782 writel(0x02020202, DSI_INT_CTRL);
783
784 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
785 writel((img_width * ystride + 1) << 16 | 0x0039,
786 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
787 writel((img_width * ystride + 1) << 16 | 0x0039,
788 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
789 writel(img_height << 16 | img_width,
790 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
791 writel(img_height << 16 | img_width,
792 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
793 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
794 writel(0x80000000, DSI_CAL_CTRL);
795 writel(0x40, DSI_TRIG_CTRL);
796 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
797 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
798 DSI_CTRL);
799 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
800 writel(0x10000000, DSI_MISR_CMD_CTRL);
801 writel(0x00000040, DSI_ERR_INT_MASK0);
802 writel(0x1, DSI_EOT_PACKET_CTRL);
803
804 return NO_ERROR;
805}
806
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700807int mipi_dsi_on()
808{
809 int ret = NO_ERROR;
810 unsigned long ReadValue;
811 unsigned long count = 0;
812
813 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
814
815 mdelay(10);
816
817 while (ReadValue != 0x00010000) {
818 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
819 count++;
820 if (count > 0xffff) {
821 dprintf(CRITICAL, "Video lane test failed\n");
822 return ERROR;
823 }
824 }
825
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300826 dprintf(INFO, "Video lane tested successfully\n");
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700827 return ret;
828}
829
830int mipi_dsi_off()
831{
832 writel(0x01010101, DSI_INT_CTRL);
833 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
834
Amol Jadi6834f1a2012-06-29 14:42:59 -0700835 if(!target_cont_splash_screen())
836 {
837 writel(0, DSI_CLK_CTRL);
838 writel(0, DSI_CTRL);
839 writel(0, DSIPHY_PLL_CTRL(0));
840 }
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700841
842 return NO_ERROR;
843}
Channagoud Kadabi10189fd2012-05-25 13:33:39 +0530844
845int mipi_cmd_trigger()
846{
847 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
848
849 return NO_ERROR;
850}