blob: 63c3b2dced7821bbf803614995bfb5267aa955e8 [file] [log] [blame]
Channagoud Kadabif8ad8e72015-01-06 15:10:13 -08001/* Copyright (c) 2014-2015 The Linux Foundation. All rights reserved.
Channagoud Kadabied60a8b2014-06-27 15:35:09 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
Sridhar Parasuram568e7a62015-08-06 13:16:02 -070021 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, nit
22 * PROCUREMENT OF
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070023 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
24 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
25 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
26 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
27 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29
30#include <debug.h>
31#include <platform/iomap.h>
32#include <platform/irqs.h>
33#include <platform/gpio.h>
34#include <reg.h>
35#include <target.h>
36#include <platform.h>
37#include <dload_util.h>
38#include <uart_dm.h>
39#include <mmc.h>
40#include <spmi.h>
41#include <board.h>
42#include <smem.h>
43#include <baseband.h>
Sridhar Parasuramd75ade52015-03-09 15:45:16 -070044#include <regulator.h>
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070045#include <dev/keys.h>
46#include <pm8x41.h>
47#include <crypto5_wrapper.h>
48#include <clock.h>
49#include <partition_parser.h>
50#include <scm.h>
51#include <platform/clock.h>
52#include <platform/gpio.h>
53#include <platform/timer.h>
54#include <stdlib.h>
55#include <ufs.h>
56#include <boot_device.h>
57#include <qmp_phy.h>
Channagoud Kadabi7d308202014-12-22 12:07:04 -080058#include <sdhci_msm.h>
59#include <qusb2_phy.h>
Sridhar Parasuram568e7a62015-08-06 13:16:02 -070060#include <secapp_loader.h>
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -080061#include <rpmb.h>
Sridhar Parasuram9f28f672015-03-17 15:40:47 -070062#include <rpm-glink.h>
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -070063#if ENABLE_WBC
64#include <pm_app_smbchg.h>
65#endif
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070066
Channagoud Kadabi4a870cf2015-01-21 10:39:01 -080067#define CE_INSTANCE 1
68#define CE_EE 1
69#define CE_FIFO_SIZE 64
70#define CE_READ_PIPE 3
71#define CE_WRITE_PIPE 2
72#define CE_READ_PIPE_LOCK_GRP 0
73#define CE_WRITE_PIPE_LOCK_GRP 0
74#define CE_ARRAY_SIZE 20
75
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070076#define PMIC_ARB_CHANNEL_NUM 0
77#define PMIC_ARB_OWNER_ID 0
78
79static void set_sdc_power_ctrl(void);
80static uint32_t mmc_pwrctl_base[] =
81 { MSM_SDC1_BASE, MSM_SDC2_BASE };
82
83static uint32_t mmc_sdhci_base[] =
84 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
85
86static uint32_t mmc_sdc_pwrctl_irq[] =
87 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
88
89struct mmc_device *dev;
90struct ufs_dev ufs_device;
91
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070092void target_early_init(void)
93{
94#if WITH_DEBUG_UART
Channagoud Kadabi35503c42014-11-14 16:22:43 -080095 uart_dm_init(8, 0, BLSP2_UART1_BASE);
Channagoud Kadabied60a8b2014-06-27 15:35:09 -070096#endif
97}
98
99/* Return 1 if vol_up pressed */
Amit Blay6a3e88b2015-06-23 22:25:06 +0300100int target_volume_up()
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700101{
102 uint8_t status = 0;
103 struct pm8x41_gpio gpio;
104
105 /* Configure the GPIO */
106 gpio.direction = PM_GPIO_DIR_IN;
107 gpio.function = 0;
108 gpio.pull = PM_GPIO_PULL_UP_30;
109 gpio.vin_sel = 2;
110
111 pm8x41_gpio_config(2, &gpio);
112
113 /* Wait for the pmic gpio config to take effect */
114 thread_sleep(1);
115
116 /* Get status of P_GPIO_5 */
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800117 pm8x41_gpio_get(2, &status);
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700118
119 return !status; /* active low */
120}
121
122/* Return 1 if vol_down pressed */
123uint32_t target_volume_down()
124{
125 return pm8x41_resin_status();
126}
127
128static void target_keystatus()
129{
130 keys_init();
131
132 if(target_volume_down())
133 keys_post_event(KEY_VOLUMEDOWN, 1);
134
135 if(target_volume_up())
136 keys_post_event(KEY_VOLUMEUP, 1);
137}
138
139void target_uninit(void)
140{
141 if (platform_boot_dev_isemmc())
142 {
143 mmc_put_card_to_sleep(dev);
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700144 }
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800145
146 if (is_sec_app_loaded())
147 {
Sridhar Parasuram568e7a62015-08-06 13:16:02 -0700148 if (send_milestone_call_to_tz() < 0)
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800149 {
150 dprintf(CRITICAL, "Failed to unload App for rpmb\n");
151 ASSERT(0);
152 }
153 }
154
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -0700155#if ENABLE_WBC
Channagoud Kadabi22165612015-07-22 14:04:37 -0700156 if (board_hardware_id() == HW_PLATFORM_MTP)
157 pm_appsbl_set_dcin_suspend(1);
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -0700158#endif
159
Sridhar Parasuram9f28f672015-03-17 15:40:47 -0700160 /* Tear down glink channels */
161 rpm_glink_uninit();
162
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800163 if (rpmb_uninit() < 0)
164 {
165 dprintf(CRITICAL, "RPMB uninit failed\n");
166 ASSERT(0);
167 }
168
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700169}
170
171static void set_sdc_power_ctrl()
172{
173 /* Drive strength configs for sdc pins */
174 struct tlmm_cfgs sdc1_hdrv_cfg[] =
175 {
176 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, SDC1_HDRV_PULL_CTL },
177 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, SDC1_HDRV_PULL_CTL },
178 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, SDC1_HDRV_PULL_CTL },
179 };
180
181 /* Pull configs for sdc pins */
182 struct tlmm_cfgs sdc1_pull_cfg[] =
183 {
184 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, SDC1_HDRV_PULL_CTL },
185 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, SDC1_HDRV_PULL_CTL },
186 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, SDC1_HDRV_PULL_CTL },
187 };
188
189 struct tlmm_cfgs sdc1_rclk_cfg[] =
190 {
191 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, SDC1_HDRV_PULL_CTL },
192 };
193
194 /* Set the drive strength & pull control values */
195 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
196 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
197 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
198}
199
200void target_sdc_init()
201{
202 struct mmc_config_data config = {0};
203
204 /* Set drive strength & pull ctrl values */
205 set_sdc_power_ctrl();
206
207 config.bus_width = DATA_BUS_WIDTH_8BIT;
208 config.max_clk_rate = MMC_CLK_192MHZ;
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800209 config.hs400_support = 1;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700210
211 /* Try slot 1*/
212 config.slot = 1;
213 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
214 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
215 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
216
217 if (!(dev = mmc_init(&config)))
218 {
219 /* Try slot 2 */
220 config.slot = 2;
221 config.max_clk_rate = MMC_CLK_200MHZ;
222 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
223 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
224 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
225
226 if (!(dev = mmc_init(&config)))
227 {
228 dprintf(CRITICAL, "mmc init failed!");
229 ASSERT(0);
230 }
231 }
232}
233
234void *target_mmc_device()
235{
236 if (platform_boot_dev_isemmc())
237 return (void *) dev;
238 else
239 return (void *) &ufs_device;
240}
241
242void target_init(void)
243{
Sridhar Parasuram568e7a62015-08-06 13:16:02 -0700244 int ret = 0;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700245 dprintf(INFO, "target_init()\n");
246
Sridhar Parasuram1d224322015-06-15 11:03:40 -0700247 pmic_info_populate();
248
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700249 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
250
Channagoud Kadabibb8f1f92015-04-27 11:14:45 -0700251 /* Initialize Glink */
252 rpm_glink_init();
253
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700254 target_keystatus();
255
256 if (target_use_signed_kernel())
257 target_crypto_init_params();
258
259 platform_read_boot_config();
260
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800261#ifdef MMC_SDHCI_SUPPORT
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700262 if (platform_boot_dev_isemmc())
263 {
264 target_sdc_init();
265 }
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800266#endif
267#ifdef UFS_SUPPORT
268 if (!platform_boot_dev_isemmc())
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700269 {
270 ufs_device.base = UFS_BASE;
271 ufs_init(&ufs_device);
272 }
Sridhar Parasuram50b9d962015-02-12 11:28:09 -0800273#endif
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700274
275 /* Storage initialization is complete, read the partition table info */
Channagoud Kadabi58a273b2015-02-10 12:56:22 -0800276 mmc_read_partition_table(0);
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800277
Channagoud Kadabi1171d8d2015-07-30 19:12:44 -0700278#if ENABLE_WBC
279 /* Look for battery voltage and make sure we have enough to bootup
280 * Otherwise initiate battery charging
281 * Charging should happen as early as possible, any other driver
282 * initialization before this should consider the power impact
283 */
284 if (board_hardware_id() == HW_PLATFORM_MTP)
285 pm_appsbl_chg_check_weak_battery_status(1);
286#endif
287
Sridhar Parasuram568e7a62015-08-06 13:16:02 -0700288 /* Initialize Qseecom */
289 ret = qseecom_init();
290
291 if (ret < 0)
292 {
293 dprintf(CRITICAL, "Failed to initialize qseecom, error: %d\n", ret);
294 ASSERT(0);
295 }
296
297 /* Start Qseecom */
298 ret = qseecom_tz_init();
299
300 if (ret < 0)
301 {
302 dprintf(CRITICAL, "Failed to start qseecom, error: %d\n", ret);
303 ASSERT(0);
304 }
305
306 /*
307 * Load the sec app for first time
308 */
309 if (load_sec_app() < 0)
310 {
311 dprintf(CRITICAL, "Failed to load App for verified\n");
312 ASSERT(0);
313 }
314
Channagoud Kadabi2bab29b2015-02-11 13:26:03 -0800315 if (rpmb_init() < 0)
316 {
317 dprintf(CRITICAL, "RPMB init failed\n");
318 ASSERT(0);
319 }
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700320}
321
322unsigned board_machtype(void)
323{
324 return LINUX_MACHTYPE_UNKNOWN;
325}
326
327/* Detect the target type */
328void target_detect(struct board_data *board)
329{
330 /* This is filled from board.c */
331}
332
Dhaval Patelb95039c2015-03-16 11:14:06 -0700333static uint8_t splash_override;
334/* Returns 1 if target supports continuous splash screen. */
335int target_cont_splash_screen()
336{
337 uint8_t splash_screen = 0;
338 if(!splash_override) {
339 switch(board_hardware_id())
340 {
341 case HW_PLATFORM_SURF:
342 case HW_PLATFORM_MTP:
343 case HW_PLATFORM_FLUID:
344 dprintf(SPEW, "Target_cont_splash=1\n");
345 splash_screen = 1;
346 break;
347 default:
348 dprintf(SPEW, "Target_cont_splash=0\n");
349 splash_screen = 0;
350 }
351 }
352 return splash_screen;
353}
354
355void target_force_cont_splash_disable(uint8_t override)
356{
357 splash_override = override;
358}
359
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700360/* Detect the modem type */
361void target_baseband_detect(struct board_data *board)
362{
363 uint32_t platform;
364
365 platform = board->platform;
366
367 switch(platform) {
Channagoud Kadabi439df822015-05-26 11:14:16 -0700368 case APQ8096:
369 board->baseband = BASEBAND_APQ;
370 break;
Channagoud Kadabi4a4c05e2015-03-30 15:18:58 -0700371 case MSM8996:
Channagoud Kadabi99d23702015-02-02 20:52:17 -0800372 if (board->platform_version == 0x10000)
373 board->baseband = BASEBAND_APQ;
374 else
375 board->baseband = BASEBAND_MSM;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700376 break;
377 default:
378 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
379 ASSERT(0);
380 };
381}
382unsigned target_baseband()
383{
384 return board_baseband();
385}
386
387void target_serialno(unsigned char *buf)
388{
389 unsigned int serialno;
390 if (target_is_emmc_boot()) {
391 serialno = mmc_get_psn();
392 snprintf((char *)buf, 13, "%x", serialno);
393 }
394}
395
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700396int emmc_recovery_init(void)
397{
398 return _emmc_recovery_init();
399}
400
401void target_usb_phy_reset()
402{
403 usb30_qmp_phy_reset();
404 qusb2_phy_reset();
405}
406
407target_usb_iface_t* target_usb30_init()
408{
409 target_usb_iface_t *t_usb_iface;
410
411 t_usb_iface = calloc(1, sizeof(target_usb_iface_t));
412 ASSERT(t_usb_iface);
413
414 t_usb_iface->phy_init = usb30_qmp_phy_init;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700415 t_usb_iface->phy_reset = target_usb_phy_reset;
416 t_usb_iface->clock_init = clock_usb30_init;
417 t_usb_iface->vbus_override = 1;
418
419 return t_usb_iface;
420}
421
422/* identify the usb controller to be used for the target */
423const char * target_usb_controller()
424{
425 return "dwc";
426}
427
428uint32_t target_override_pll()
429{
Channagoud Kadabi1e5144b2015-04-28 17:15:05 -0700430 if (board_soc_version() >= 0x20000)
431 return 0;
432 else
433 return 1;
Channagoud Kadabied60a8b2014-06-27 15:35:09 -0700434}
435
Channagoud Kadabi4a870cf2015-01-21 10:39:01 -0800436crypto_engine_type board_ce_type(void)
437{
438 return CRYPTO_ENGINE_TYPE_SW;
439}
440
441/* Set up params for h/w CE. */
442void target_crypto_init_params()
443{
444 struct crypto_init_params ce_params;
445
446 /* Set up base addresses and instance. */
447 ce_params.crypto_instance = CE_INSTANCE;
448 ce_params.crypto_base = MSM_CE_BASE;
449 ce_params.bam_base = MSM_CE_BAM_BASE;
450
451 /* Set up BAM config. */
452 ce_params.bam_ee = CE_EE;
453 ce_params.pipes.read_pipe = CE_READ_PIPE;
454 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
455 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
456 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
457
458 /* Assign buffer sizes. */
459 ce_params.num_ce = CE_ARRAY_SIZE;
460 ce_params.read_fifo_size = CE_FIFO_SIZE;
461 ce_params.write_fifo_size = CE_FIFO_SIZE;
462
463 /* BAM is initialized by TZ for this platform.
464 * Do not do it again as the initialization address space
465 * is locked.
466 */
467 ce_params.do_bam_init = 0;
468
469 crypto_init_params(&ce_params);
470}
Channagoud Kadabi083290f2015-03-13 14:18:38 -0700471
472unsigned target_pause_for_battery_charge(void)
473{
474 uint8_t pon_reason = pm8x41_get_pon_reason();
475 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
476 dprintf(INFO, "%s : pon_reason is %d cold_boot:%d\n", __func__,
477 pon_reason, is_cold_boot);
478 /* In case of fastboot reboot,adb reboot or if we see the power key
479 * pressed we do not want go into charger mode.
480 * fastboot reboot is warm boot with PON hard reset bit not set
481 * adb reboot is a cold boot with PON hard reset bit set
482 */
483 if (is_cold_boot &&
484 (!(pon_reason & HARD_RST)) &&
485 (!(pon_reason & KPDPWR_N)) &&
486 ((pon_reason & PON1)))
487 return 1;
488 else
489 return 0;
490}
Channagoud Kadabi23edc0c2015-03-27 18:31:32 -0700491
492int set_download_mode(enum dload_mode mode)
493{
494 int ret = 0;
495 ret = scm_dload_mode(mode);
496
497 return ret;
498}
Channagoud Kadabiffc4b902015-06-25 23:14:27 -0700499
Channagoud Kadabi65b518d2015-08-05 16:17:14 -0700500void pmic_reset_configure(uint8_t reset_type)
Channagoud Kadabiffc4b902015-06-25 23:14:27 -0700501{
Channagoud Kadabi65b518d2015-08-05 16:17:14 -0700502 pm8994_reset_configure(reset_type);
Channagoud Kadabiffc4b902015-06-25 23:14:27 -0700503}