blob: 3df3ebdf6b532f23a90629c7f32f610c88b3ba9b [file] [log] [blame]
Jayant Shekhare1c955f2016-01-14 14:33:46 +05301/* Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +05302 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <assert.h>
30#include <reg.h>
31#include <err.h>
32#include <clock.h>
33#include <clock_pll.h>
34#include <clock_lib2.h>
35#include <platform/clock.h>
36#include <platform/iomap.h>
37#include <platform.h>
38
39/* Mux source select values */
40#define cxo_source_val 0
41#define gpll0_source_val 1
42#define gpll4_source_val 2
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +053043#define gpll6_source_val 1
44#define gpll0_out_main_div2_source_val 4
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +053045#define cxo_mm_source_val 0
46#define gpll0_mm_source_val 6
47#define gpll6_mm_source_val 3
48
49struct clk_freq_tbl rcg_dummy_freq = F_END;
50
51
52/* Clock Operations */
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +053053
54static struct clk_ops clk_ops_reset =
55{
56 .reset = clock_lib2_reset_clk_reset,
57};
58
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +053059static struct clk_ops clk_ops_branch =
60{
61 .enable = clock_lib2_branch_clk_enable,
62 .disable = clock_lib2_branch_clk_disable,
63 .set_rate = clock_lib2_branch_set_rate,
64};
65
66static struct clk_ops clk_ops_rcg_mnd =
67{
68 .enable = clock_lib2_rcg_enable,
69 .set_rate = clock_lib2_rcg_set_rate,
70};
71
72static struct clk_ops clk_ops_rcg =
73{
74 .enable = clock_lib2_rcg_enable,
75 .set_rate = clock_lib2_rcg_set_rate,
76};
77
78static struct clk_ops clk_ops_cxo =
79{
80 .enable = cxo_clk_enable,
81 .disable = cxo_clk_disable,
82};
83
84static struct clk_ops clk_ops_pll_vote =
85{
86 .enable = pll_vote_clk_enable,
87 .disable = pll_vote_clk_disable,
88 .auto_off = pll_vote_clk_disable,
89 .is_enabled = pll_vote_clk_is_enabled,
90};
91
92static struct clk_ops clk_ops_vote =
93{
94 .enable = clock_lib2_vote_clk_enable,
95 .disable = clock_lib2_vote_clk_disable,
96};
97
98/* Clock Sources */
99static struct fixed_clk cxo_clk_src =
100{
101 .c = {
102 .rate = 19200000,
103 .dbg_name = "cxo_clk_src",
104 .ops = &clk_ops_cxo,
105 },
106};
107
108static struct pll_vote_clk gpll0_clk_src =
109{
110 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
111 .en_mask = BIT(0),
P.V. Phani Kumard017bb92015-11-26 18:31:03 +0530112 .status_reg = (void *) GPLL0_MODE,
113 .status_mask = BIT(30),
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530114 .parent = &cxo_clk_src.c,
115
116 .c = {
117 .rate = 800000000,
118 .dbg_name = "gpll0_clk_src",
119 .ops = &clk_ops_pll_vote,
120 },
121};
122
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530123static struct pll_vote_clk gpll0_out_main_div2_clk_src =
124{
125 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
126 .en_mask = BIT(0),
127 .status_reg = (void *) GPLL0_MODE,
128 .status_mask = BIT(30),
129 .parent = &cxo_clk_src.c,
130
131 .c = {
132 .rate = 400000000,
133 .dbg_name = "gpll0_out_main_div2_clk_src",
134 .ops = &clk_ops_pll_vote,
135 },
136};
137
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530138static struct pll_vote_clk gpll4_clk_src =
139{
140 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
141 .en_mask = BIT(5),
142 .status_reg = (void *) GPLL4_MODE,
143 .status_mask = BIT(30),
144 .parent = &cxo_clk_src.c,
145
146 .c = {
147 .rate = 1152000000,
148 .dbg_name = "gpll4_clk_src",
149 .ops = &clk_ops_pll_vote,
150 },
151};
152
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530153static struct pll_vote_clk gpll6_clk_src =
154{
155 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
156 .en_mask = BIT(7),
157 .status_reg = (void *) GPLL6_STATUS,
158 .status_mask = BIT(17),
159 .parent = &cxo_clk_src.c,
160
161 .c = {
162 .rate = 1080000000,
163 .dbg_name = "gpll6_clk_src",
164 .ops = &clk_ops_pll_vote,
165 },
166};
167
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530168/* SDCC Clocks */
169static struct clk_freq_tbl ftbl_gcc_sdcc1_apps_clk[] =
170{
171 F( 144000, cxo, 16, 3, 25),
172 F( 400000, cxo, 12, 1, 4),
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530173 F( 20000000, gpll0_out_main_div2, 5, 1, 2),
174 F( 25000000, gpll0_out_main_div2, 16, 0, 0),
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530175 F( 50000000, gpll0, 16, 0, 0),
176 F(100000000, gpll0, 8, 0, 0),
177 F(177770000, gpll0, 4.5, 0, 0),
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530178 F(192000000, gpll4, 6, 0, 0),
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530179 F(384000000, gpll4, 3, 0, 0),
180 F_END
181};
182
183static struct rcg_clk sdcc1_apps_clk_src =
184{
185 .cmd_reg = (uint32_t *) SDCC1_CMD_RCGR,
186 .cfg_reg = (uint32_t *) SDCC1_CFG_RCGR,
187 .m_reg = (uint32_t *) SDCC1_M,
188 .n_reg = (uint32_t *) SDCC1_N,
189 .d_reg = (uint32_t *) SDCC1_D,
190
191 .set_rate = clock_lib2_rcg_set_rate_mnd,
192 .freq_tbl = ftbl_gcc_sdcc1_apps_clk,
193 .current_freq = &rcg_dummy_freq,
194
195 .c = {
196 .dbg_name = "sdc1_clk",
197 .ops = &clk_ops_rcg_mnd,
198 },
199};
200
201static struct branch_clk gcc_sdcc1_apps_clk =
202{
203 .cbcr_reg = (uint32_t *) SDCC1_APPS_CBCR,
204 .parent = &sdcc1_apps_clk_src.c,
205
206 .c = {
207 .dbg_name = "gcc_sdcc1_apps_clk",
208 .ops = &clk_ops_branch,
209 },
210};
211
212static struct branch_clk gcc_sdcc1_ahb_clk =
213{
214 .cbcr_reg = (uint32_t *) SDCC1_AHB_CBCR,
215 .has_sibling = 1,
216
217 .c = {
218 .dbg_name = "gcc_sdcc1_ahb_clk",
219 .ops = &clk_ops_branch,
220 },
221};
222
223static struct clk_freq_tbl ftbl_gcc_sdcc2_apps_clk[] =
224{
225 F( 144000, cxo, 16, 3, 25),
226 F( 400000, cxo, 12, 1, 4),
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530227 F( 20000000, gpll0_out_main_div2, 5, 1, 2),
228 F( 25000000, gpll0_out_main_div2, 16, 0, 0),
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530229 F( 50000000, gpll0, 16, 0, 0),
230 F(100000000, gpll0, 8, 0, 0),
231 F(177770000, gpll0, 4.5, 0, 0),
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530232 F(192000000, gpll4, 6, 0, 0),
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530233 F_END
234};
235
236static struct rcg_clk sdcc2_apps_clk_src =
237{
238 .cmd_reg = (uint32_t *) SDCC2_CMD_RCGR,
239 .cfg_reg = (uint32_t *) SDCC2_CFG_RCGR,
240 .m_reg = (uint32_t *) SDCC2_M,
241 .n_reg = (uint32_t *) SDCC2_N,
242 .d_reg = (uint32_t *) SDCC2_D,
243
244 .set_rate = clock_lib2_rcg_set_rate_mnd,
245 .freq_tbl = ftbl_gcc_sdcc2_apps_clk,
246 .current_freq = &rcg_dummy_freq,
247
248 .c = {
249 .dbg_name = "sdc2_clk",
250 .ops = &clk_ops_rcg_mnd,
251 },
252};
253
254static struct branch_clk gcc_sdcc2_apps_clk =
255{
256 .cbcr_reg = (uint32_t *) SDCC2_APPS_CBCR,
257 .parent = &sdcc2_apps_clk_src.c,
258
259 .c = {
260 .dbg_name = "gcc_sdcc2_apps_clk",
261 .ops = &clk_ops_branch,
262 },
263};
264
265static struct branch_clk gcc_sdcc2_ahb_clk =
266{
267 .cbcr_reg = (uint32_t *) SDCC2_AHB_CBCR,
268 .has_sibling = 1,
269
270 .c = {
271 .dbg_name = "gcc_sdcc2_ahb_clk",
272 .ops = &clk_ops_branch,
273 },
274};
275
276/* UART Clocks */
277static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_2_apps_clk[] =
278{
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530279 F( 3686400, gpll0_out_main_div2, 1, 144, 15625),
280 F( 7372800, gpll0_out_main_div2, 1, 288, 15625),
281 F(14745600, gpll0_out_main_div2, 1, 576, 15625),
282 F(16000000, gpll0_out_main_div2, 5, 1, 5),
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530283 F(19200000, cxo, 1, 0, 0),
284 F(24000000, gpll0, 1, 3, 100),
285 F(25000000, gpll0, 16, 1, 2),
286 F(32000000, gpll0, 1, 1, 25),
287 F(40000000, gpll0, 1, 1, 20),
288 F(46400000, gpll0, 1, 29, 500),
289 F(48000000, gpll0, 1, 3, 50),
290 F(51200000, gpll0, 1, 8, 125),
291 F(56000000, gpll0, 1, 7, 100),
292 F(58982400, gpll0, 1,1152, 15625),
293 F(60000000, gpll0, 1, 3, 40),
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530294 F(64000000, gpll0, 12, 1, 2),
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530295 F_END
296};
297
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530298static struct rcg_clk blsp1_uart1_apps_clk_src =
299{
300 .cmd_reg = (uint32_t *) BLSP1_UART1_APPS_CMD_RCGR,
301 .cfg_reg = (uint32_t *) BLSP1_UART1_APPS_CFG_RCGR,
302 .m_reg = (uint32_t *) BLSP1_UART1_APPS_M,
303 .n_reg = (uint32_t *) BLSP1_UART1_APPS_N,
304 .d_reg = (uint32_t *) BLSP1_UART1_APPS_D,
305
306 .set_rate = clock_lib2_rcg_set_rate_mnd,
307 .freq_tbl = ftbl_gcc_blsp1_2_uart1_2_apps_clk,
308 .current_freq = &rcg_dummy_freq,
309
310 .c = {
311 .dbg_name = "blsp1_uart1_apps_clk",
312 .ops = &clk_ops_rcg_mnd,
313 },
314};
315
316static struct branch_clk gcc_blsp1_uart1_apps_clk =
317{
318 .cbcr_reg = (uint32_t *) BLSP1_UART1_APPS_CBCR,
319 .parent = &blsp1_uart1_apps_clk_src.c,
320
321 .c = {
322 .dbg_name = "gcc_blsp1_uart1_apps_clk",
323 .ops = &clk_ops_branch,
324 },
325};
326
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530327static struct rcg_clk blsp1_uart2_apps_clk_src =
328{
329 .cmd_reg = (uint32_t *) BLSP1_UART2_APPS_CMD_RCGR,
330 .cfg_reg = (uint32_t *) BLSP1_UART2_APPS_CFG_RCGR,
331 .m_reg = (uint32_t *) BLSP1_UART2_APPS_M,
332 .n_reg = (uint32_t *) BLSP1_UART2_APPS_N,
333 .d_reg = (uint32_t *) BLSP1_UART2_APPS_D,
334
335 .set_rate = clock_lib2_rcg_set_rate_mnd,
336 .freq_tbl = ftbl_gcc_blsp1_2_uart1_2_apps_clk,
337 .current_freq = &rcg_dummy_freq,
338
339 .c = {
340 .dbg_name = "blsp1_uart2_apps_clk",
341 .ops = &clk_ops_rcg_mnd,
342 },
343};
344
345static struct branch_clk gcc_blsp1_uart2_apps_clk =
346{
347 .cbcr_reg = (uint32_t *) BLSP1_UART2_APPS_CBCR,
348 .parent = &blsp1_uart2_apps_clk_src.c,
349
350 .c = {
351 .dbg_name = "gcc_blsp1_uart2_apps_clk",
352 .ops = &clk_ops_branch,
353 },
354};
355
356static struct vote_clk gcc_blsp1_ahb_clk = {
357 .cbcr_reg = (uint32_t *) BLSP1_AHB_CBCR,
358 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
359 .en_mask = BIT(10),
360
361 .c = {
362 .dbg_name = "gcc_blsp1_ahb_clk",
363 .ops = &clk_ops_vote,
364 },
365};
366
367/* USB Clocks */
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530368static struct branch_clk gcc_pc_noc_usb30_axi_clk =
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530369{
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530370 .cbcr_reg = (uint32_t *) PC_NOC_USB3_AXI_CBCR,
371 .has_sibling = 1,
372
373 .c = {
374 .dbg_name = "gcc_pc_noc_usb3_axi_clk",
375 .ops = &clk_ops_branch,
376 },
377};
378
379static struct branch_clk gcc_usb_phy_cfg_ahb_clk = {
380 .cbcr_reg = (uint32_t *) USB_PHY_CFG_AHB_CBCR,
381 .has_sibling = 1,
382
383 .c = {
384 .dbg_name = "gcc_usb_phy_cfg_ahb_clk",
385 .ops = &clk_ops_branch,
386 },
387};
388
389static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] =
390{
391 F(100000000, gpll0, 8, 0, 0),
392 F(133330000, gpll0, 6, 0, 0),
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530393 F_END
394};
395
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530396static struct rcg_clk usb30_master_clk_src = {
397 .cmd_reg = (uint32_t *) USB30_MASTER_CMD_RCGR,
398 .cfg_reg = (uint32_t *) USB30_MASTER_CFG_RCGR,
399 .m_reg = (uint32_t *) USB30_MASTER_M,
400 .n_reg = (uint32_t *) USB30_MASTER_N,
401 .d_reg = (uint32_t *) USB30_MASTER_D,
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530402
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530403 .set_rate = clock_lib2_rcg_set_rate_mnd,
404 .freq_tbl = ftbl_gcc_usb30_master_clk,
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530405 .current_freq = &rcg_dummy_freq,
406
407 .c = {
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530408 .dbg_name = "usb30_master_clk_src",
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530409 .ops = &clk_ops_rcg,
410 },
411};
412
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530413static struct branch_clk gcc_usb30_master_clk =
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530414{
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530415 .cbcr_reg = (uint32_t *) USB30_MASTER_CBCR,
416 .bcr_reg = (uint32_t *) USB_30_BCR,
417 .parent = &usb30_master_clk_src.c,
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530418
419 .c = {
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530420 .dbg_name = "gcc_usb30_master_clk",
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530421 .ops = &clk_ops_branch,
422 },
423};
424
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530425
426static struct branch_clk gcc_usb30_pipe_clk = {
427 .bcr_reg = (uint32_t *) USB3PHY_PHY_BCR,
428 .cbcr_reg = (uint32_t *) USB3_PIPE_CBCR,
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530429 .has_sibling = 1,
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530430 .halt_check = 0,
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530431
432 .c = {
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530433 .dbg_name = "usb30_pipe_clk",
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530434 .ops = &clk_ops_branch,
435 },
436};
437
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530438static struct clk_freq_tbl ftbl_gcc_usb30_aux_clk[] = {
439 F( 19200000, cxo, 0, 0, 0),
440 F_END
441};
442
443static struct rcg_clk usb30_aux_clk_src = {
444 .cmd_reg = (uint32_t *) USB3_AUX_CMD_RCGR,
445 .cfg_reg = (uint32_t *) USB3_AUX_CFG_RCGR,
446 .m_reg = (uint32_t *) USB3_AUX_M,
447 .n_reg = (uint32_t *) USB3_AUX_N,
448 .d_reg = (uint32_t *) USB3_AUX_D,
449
450 .set_rate = clock_lib2_rcg_set_rate_mnd,
451 .freq_tbl = ftbl_gcc_usb30_aux_clk,
452 .current_freq = &rcg_dummy_freq,
453
454 .c = {
455 .dbg_name = "usb30_aux_clk_src",
456 .ops = &clk_ops_rcg_mnd,
457 },
458};
459
460static struct branch_clk gcc_usb30_aux_clk = {
461 .cbcr_reg = (uint32_t *) USB3_AUX_CBCR,
462 .parent = &usb30_aux_clk_src.c,
463
464 .c = {
465 .dbg_name = "gcc_usb30_aux_clk",
466 .ops = &clk_ops_branch,
467 },
468};
469
470static struct reset_clk gcc_usb30_phy_reset = {
471 .bcr_reg = (uint32_t) USB3_PHY_BCR,
472
473 .c = {
474 .dbg_name = "usb30_phy_reset",
475 .ops = &clk_ops_reset,
476 },
477};
478
Jayant Shekhare1c955f2016-01-14 14:33:46 +0530479/* Display clocks */
480static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
481 F_MM(19200000, cxo, 1, 0, 0),
482 F_END
483};
484
485static struct clk_freq_tbl ftbl_mdp_clk[] = {
486 F( 200000000, gpll0, 4, 0, 0),
487 F( 266670000, gpll0, 3, 0, 0),
488 F( 320000000, gpll0, 2.5, 0, 0),
489 F( 400000000, gpll0, 2, 0, 0),
490 F_END
491};
492
493static struct rcg_clk dsi_esc0_clk_src = {
494 .cmd_reg = (uint32_t *) DSI_ESC0_CMD_RCGR,
495 .cfg_reg = (uint32_t *) DSI_ESC0_CFG_RCGR,
496 .set_rate = clock_lib2_rcg_set_rate_hid,
497 .freq_tbl = ftbl_mdss_esc0_1_clk,
498
499 .c = {
500 .dbg_name = "dsi_esc0_clk_src",
501 .ops = &clk_ops_rcg,
502 },
503};
504
505static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
506 F_MM(19200000, cxo, 1, 0, 0),
507 F_END
508};
509
510static struct rcg_clk vsync_clk_src = {
511 .cmd_reg = (uint32_t *) VSYNC_CMD_RCGR,
512 .cfg_reg = (uint32_t *) VSYNC_CFG_RCGR,
513 .set_rate = clock_lib2_rcg_set_rate_hid,
514 .freq_tbl = ftbl_mdss_vsync_clk,
515
516 .c = {
517 .dbg_name = "vsync_clk_src",
518 .ops = &clk_ops_rcg,
519 },
520};
521
522static struct branch_clk mdss_esc0_clk = {
523 .cbcr_reg = (uint32_t *) DSI_ESC0_CBCR,
524 .parent = &dsi_esc0_clk_src.c,
525 .has_sibling = 0,
526
527 .c = {
528 .dbg_name = "mdss_esc0_clk",
529 .ops = &clk_ops_branch,
530 },
531};
532
533static struct branch_clk mdss_axi_clk = {
534 .cbcr_reg = (uint32_t *) MDP_AXI_CBCR,
535 .has_sibling = 1,
536
537 .c = {
538 .dbg_name = "mdss_axi_clk",
539 .ops = &clk_ops_branch,
540 },
541};
542
543static struct branch_clk mdp_ahb_clk = {
544 .cbcr_reg = (uint32_t *) MDP_AHB_CBCR,
545 .has_sibling = 1,
546
547 .c = {
548 .dbg_name = "mdp_ahb_clk",
549 .ops = &clk_ops_branch,
550 },
551};
552
553static struct rcg_clk mdss_mdp_clk_src = {
554 .cmd_reg = (uint32_t *) MDP_CMD_RCGR,
555 .cfg_reg = (uint32_t *) MDP_CFG_RCGR,
556 .set_rate = clock_lib2_rcg_set_rate_hid,
557 .freq_tbl = ftbl_mdp_clk,
558 .current_freq = &rcg_dummy_freq,
559
560 .c = {
561 .dbg_name = "mdss_mdp_clk_src",
562 .ops = &clk_ops_rcg,
563 },
564};
565
566static struct branch_clk mdss_mdp_clk = {
567 .cbcr_reg = (uint32_t *) MDP_CBCR,
568 .parent = &mdss_mdp_clk_src.c,
569 .has_sibling = 0,
570
571 .c = {
572 .dbg_name = "mdss_mdp_clk",
573 .ops = &clk_ops_branch,
574 },
575};
576
577static struct branch_clk mdss_vsync_clk = {
578 .cbcr_reg = (uint32_t *) MDSS_VSYNC_CBCR,
579 .parent = &vsync_clk_src.c,
580 .has_sibling = 0,
581
582 .c = {
583 .dbg_name = "mdss_vsync_clk",
584 .ops = &clk_ops_branch,
585 },
586};
587
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530588static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
589 F(160000000, gpll0, 5, 0, 0),
590 F_END
591};
592
593static struct rcg_clk ce1_clk_src = {
594 .cmd_reg = (uint32_t *) GCC_CRYPTO_CMD_RCGR,
595 .cfg_reg = (uint32_t *) GCC_CRYPTO_CFG_RCGR,
596 .set_rate = clock_lib2_rcg_set_rate_hid,
597 .freq_tbl = ftbl_gcc_ce1_clk,
598 .current_freq = &rcg_dummy_freq,
599
600 .c = {
601 .dbg_name = "ce1_clk_src",
602 .ops = &clk_ops_rcg,
603 },
604};
605
606static struct vote_clk gcc_ce1_clk = {
607 .cbcr_reg = (uint32_t *) GCC_CRYPTO_CBCR,
608 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
609 .en_mask = BIT(2),
610
611 .c = {
612 .dbg_name = "gcc_ce1_clk",
613 .ops = &clk_ops_vote,
614 },
615};
616
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530617static struct reset_clk gcc_usb2a_phy_sleep_clk = {
618 .bcr_reg = (uint32_t) GCC_QUSB2_PHY_BCR,
619
620 .c = {
621 .dbg_name = "usb2b_phy_sleep_clk",
622 .ops = &clk_ops_reset,
623 },
624};
625
626static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk_src[] = {
627 F( 19200000, cxo, 0, 0, 0),
628 F( 60000000, gpll6, 6, 1, 3),
629 F_END
630};
631
632static struct rcg_clk usb30_mock_utmi_clk_src = {
633 .cmd_reg = (uint32_t *) USB30_MOCK_UTMI_CMD_RCGR,
634 .cfg_reg = (uint32_t *) USB30_MOCK_UTMI_CFG_RCGR,
635 .set_rate = clock_lib2_rcg_set_rate_hid,
636 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk_src,
637 .current_freq = &rcg_dummy_freq,
638
639 .c = {
640 .dbg_name = "usb30_mock_utmi_clk_src",
641 .ops = &clk_ops_rcg,
642 },
643};
644
645static struct branch_clk gcc_usb30_mock_utmi_clk = {
646 .cbcr_reg = (uint32_t *) USB30_MOCK_UTMI_CBCR,
647 .has_sibling = 0,
648 .parent = &usb30_mock_utmi_clk_src.c,
649
650 .c = {
651 .dbg_name = "usb30_mock_utmi_clk",
652 .ops = &clk_ops_branch,
653 },
654};
655
656static struct branch_clk gcc_usb30_sleep_clk = {
657 .cbcr_reg = (uint32_t *) USB30_SLEEP_CBCR,
658 .has_sibling = 1,
659
660 .c = {
661 .dbg_name = "usb30_sleep_clk",
662 .ops = &clk_ops_branch,
663 },
664};
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530665static struct vote_clk gcc_ce1_ahb_clk = {
666 .cbcr_reg = (uint32_t *) GCC_CRYPTO_AHB_CBCR,
667 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
668 .en_mask = BIT(0),
669
670 .c = {
671 .dbg_name = "gcc_ce1_ahb_clk",
672 .ops = &clk_ops_vote,
673 },
674};
675
676static struct vote_clk gcc_ce1_axi_clk = {
677 .cbcr_reg = (uint32_t *) GCC_CRYPTO_AXI_CBCR,
678 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
679 .en_mask = BIT(1),
680
681 .c = {
682 .dbg_name = "gcc_ce1_axi_clk",
683 .ops = &clk_ops_vote,
684 },
685};
686
687/* Clock lookup table */
Gaurav Nebhwani6c945a42016-02-16 17:26:51 +0530688static struct clk_lookup msm_clocks_8953[] =
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530689{
690 CLK_LOOKUP("sdc1_iface_clk", gcc_sdcc1_ahb_clk.c),
691 CLK_LOOKUP("sdc1_core_clk", gcc_sdcc1_apps_clk.c),
692
693 CLK_LOOKUP("sdc2_iface_clk", gcc_sdcc2_ahb_clk.c),
694 CLK_LOOKUP("sdc2_core_clk", gcc_sdcc2_apps_clk.c),
695
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530696 CLK_LOOKUP("uart1_iface_clk", gcc_blsp1_ahb_clk.c),
697 CLK_LOOKUP("uart1_core_clk", gcc_blsp1_uart1_apps_clk.c),
698
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530699 CLK_LOOKUP("uart2_iface_clk", gcc_blsp1_ahb_clk.c),
700 CLK_LOOKUP("uart2_core_clk", gcc_blsp1_uart2_apps_clk.c),
701
P.V. Phani Kumar9451ebe2015-12-26 16:31:18 +0530702 CLK_LOOKUP("usb30_iface_clk", gcc_pc_noc_usb30_axi_clk.c),
703 CLK_LOOKUP("usb30_master_clk", gcc_usb30_master_clk.c),
704 CLK_LOOKUP("usb30_pipe_clk", gcc_usb30_pipe_clk.c),
705 CLK_LOOKUP("usb30_aux_clk", gcc_usb30_aux_clk.c),
706 CLK_LOOKUP("usb2b_phy_sleep_clk", gcc_usb2a_phy_sleep_clk.c),
707 CLK_LOOKUP("usb30_phy_reset", gcc_usb30_phy_reset.c),
708 CLK_LOOKUP("usb30_mock_utmi_clk", gcc_usb30_mock_utmi_clk.c),
709 CLK_LOOKUP("usb_phy_cfg_ahb_clk", gcc_usb_phy_cfg_ahb_clk.c),
710 CLK_LOOKUP("usb30_sleep_clk", gcc_usb30_sleep_clk.c),
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530711
Jayant Shekhare1c955f2016-01-14 14:33:46 +0530712 CLK_LOOKUP("mdp_ahb_clk", mdp_ahb_clk.c),
713 CLK_LOOKUP("mdss_esc0_clk", mdss_esc0_clk.c),
714 CLK_LOOKUP("mdss_axi_clk", mdss_axi_clk.c),
715 CLK_LOOKUP("mdss_vsync_clk", mdss_vsync_clk.c),
716 CLK_LOOKUP("mdss_mdp_clk_src", mdss_mdp_clk_src.c),
717 CLK_LOOKUP("mdss_mdp_clk", mdss_mdp_clk.c),
718
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530719 CLK_LOOKUP("ce1_ahb_clk", gcc_ce1_ahb_clk.c),
720 CLK_LOOKUP("ce1_axi_clk", gcc_ce1_axi_clk.c),
721 CLK_LOOKUP("ce1_core_clk", gcc_ce1_clk.c),
722 CLK_LOOKUP("ce1_src_clk", ce1_clk_src.c),
723};
724
725void platform_clock_init(void)
726{
Gaurav Nebhwani6c945a42016-02-16 17:26:51 +0530727 clk_init(msm_clocks_8953, ARRAY_SIZE(msm_clocks_8953));
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530728}