blob: a3d48b7f57e1e2df1e35e9e95d9ca9be9bfab519 [file] [log] [blame]
Eugene Yasman6382ee02013-01-16 13:00:56 +02001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Deepa Dinamani7d6c8972011-12-14 15:16:56 -08002 *
3 * Redistribution and use in source and binary forms, with or without
Deepa Dinamani1e094942012-10-30 15:49:02 -07004 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080015 *
Deepa Dinamani1e094942012-10-30 15:49:02 -070016 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080027 */
28
29#include <debug.h>
30#include <platform/iomap.h>
Channagoud Kadabi744c8902013-04-02 11:54:53 -070031#include <platform/gpio.h>
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080032#include <reg.h>
33#include <target.h>
34#include <platform.h>
Deepa Dinamani26e93262012-05-21 17:35:14 -070035#include <uart_dm.h>
Amol Jadi29f95032012-06-22 12:52:54 -070036#include <mmc.h>
Deepa Dinamanic2a9b362012-02-23 15:15:54 -080037#include <spmi.h>
Neeti Desai465491e2012-07-31 12:53:35 -070038#include <board.h>
39#include <smem.h>
40#include <baseband.h>
Deepa Dinamani9a612932012-08-14 16:15:03 -070041#include <dev/keys.h>
42#include <pm8x41.h>
Deepa Dinamanib9a57202012-12-20 18:05:11 -080043#include <crypto5_wrapper.h>
Eugene Yasmana0d18122013-02-26 13:23:05 +020044#include <hsusb.h>
45#include <clock.h>
sundarajan srinivasana098d832013-03-07 12:19:30 -080046#include <partition_parser.h>
47#include <scm.h>
48#include <platform/clock.h>
Deepa Dinamanib9a57202012-12-20 18:05:11 -080049
50extern bool target_use_signed_kernel(void);
Channagoud Kadabi744c8902013-04-02 11:54:53 -070051static void set_sdc_power_ctrl();
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080052
53static unsigned int target_id;
Deepa Dinamani07f15712013-03-08 17:02:13 -080054static uint32_t pmic_ver;
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080055
Deepa Dinamanic2a9b362012-02-23 15:15:54 -080056#define PMIC_ARB_CHANNEL_NUM 0
57#define PMIC_ARB_OWNER_ID 0
58
Deepa Dinamani1e094942012-10-30 15:49:02 -070059#define WDOG_DEBUG_DISABLE_BIT 17
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080060
Deepa Dinamanib9a57202012-12-20 18:05:11 -080061#define CE_INSTANCE 2
62#define CE_EE 1
63#define CE_FIFO_SIZE 64
64#define CE_READ_PIPE 3
65#define CE_WRITE_PIPE 2
66#define CE_ARRAY_SIZE 20
67
sundarajan srinivasana098d832013-03-07 12:19:30 -080068#ifdef SSD_ENABLE
69#define SSD_CE_INSTANCE_1 1
70#define SSD_PARTITION_SIZE 8192
71#endif
72
Deepa Dinamanica5ad852012-05-07 18:19:47 -070073static uint32_t mmc_sdc_base[] =
74 { MSM_SDC1_BASE, MSM_SDC2_BASE, MSM_SDC3_BASE, MSM_SDC4_BASE };
75
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080076void target_early_init(void)
77{
Deepa Dinamanib073ba22012-08-10 11:06:41 -070078#if WITH_DEBUG_UART
Neeti Desaiac011272012-08-29 18:24:54 -070079 uart_dm_init(1, 0, BLSP1_UART1_BASE);
Deepa Dinamanib073ba22012-08-10 11:06:41 -070080#endif
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080081}
82
Deepa Dinamani9a612932012-08-14 16:15:03 -070083/* Return 1 if vol_up pressed */
84static int target_volume_up()
85{
86 uint8_t status = 0;
87 struct pm8x41_gpio gpio;
88
89 /* CDP vol_up seems to be always grounded. So gpio status is read as 0,
90 * whether key is pressed or not.
91 * Ignore volume_up key on CDP for now.
92 */
93 if (board_hardware_id() == HW_PLATFORM_SURF)
94 return 0;
95
96 /* Configure the GPIO */
97 gpio.direction = PM_GPIO_DIR_IN;
98 gpio.function = 0;
99 gpio.pull = PM_GPIO_PULL_UP_30;
Eugene Yasman6382ee02013-01-16 13:00:56 +0200100 gpio.vin_sel = 2;
Deepa Dinamani9a612932012-08-14 16:15:03 -0700101
102 pm8x41_gpio_config(5, &gpio);
103
104 /* Get status of P_GPIO_5 */
105 pm8x41_gpio_get(5, &status);
106
107 return !status; /* active low */
108}
109
110/* Return 1 if vol_down pressed */
Deepa Dinamani66a87962013-02-04 10:39:30 -0800111uint32_t target_volume_down()
Deepa Dinamani9a612932012-08-14 16:15:03 -0700112{
Deepa Dinamani66a87962013-02-04 10:39:30 -0800113 /* Volume down button is tied in with RESIN on MSM8974. */
Deepa Dinamani07f15712013-03-08 17:02:13 -0800114 if (pmic_ver == PMIC_VERSION_V2)
Deepa Dinamani13bfc852013-02-05 17:56:47 -0800115 return pm8x41_resin_bark_workaround_status();
116 else
117 return pm8x41_resin_status();
Deepa Dinamani9a612932012-08-14 16:15:03 -0700118}
119
120static void target_keystatus()
121{
122 keys_init();
123
124 if(target_volume_down())
125 keys_post_event(KEY_VOLUMEDOWN, 1);
126
127 if(target_volume_up())
128 keys_post_event(KEY_VOLUMEUP, 1);
129}
130
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800131/* Set up params for h/w CE. */
132void target_crypto_init_params()
133{
134 struct crypto_init_params ce_params;
135
136 /* Set up base addresses and instance. */
137 ce_params.crypto_instance = CE_INSTANCE;
138 ce_params.crypto_base = MSM_CE2_BASE;
139 ce_params.bam_base = MSM_CE2_BAM_BASE;
140
141 /* Set up BAM config. */
142 ce_params.bam_ee = CE_EE;
143 ce_params.pipes.read_pipe = CE_READ_PIPE;
144 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
145
146 /* Assign buffer sizes. */
147 ce_params.num_ce = CE_ARRAY_SIZE;
148 ce_params.read_fifo_size = CE_FIFO_SIZE;
149 ce_params.write_fifo_size = CE_FIFO_SIZE;
150
151 crypto_init_params(&ce_params);
152}
153
154crypto_engine_type board_ce_type(void)
155{
156 return CRYPTO_ENGINE_TYPE_HW;
157}
158
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800159void target_init(void)
160{
Deepa Dinamanica5ad852012-05-07 18:19:47 -0700161 uint32_t base_addr;
162 uint8_t slot;
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800163
164 dprintf(INFO, "target_init()\n");
165
Deepa Dinamanic2a9b362012-02-23 15:15:54 -0800166 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800167
Deepa Dinamani07f15712013-03-08 17:02:13 -0800168 /* Save PM8941 version info. */
169 pmic_ver = pm8x41_get_pmic_rev();
170
Deepa Dinamani9a612932012-08-14 16:15:03 -0700171 target_keystatus();
172
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800173 if (target_use_signed_kernel())
174 target_crypto_init_params();
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800175 /* Display splash screen if enabled */
176#if DISPLAY_SPLASH_SCREEN
Channagoud Kadabi8a9c6a22013-02-05 14:43:48 -0800177 dprintf(INFO, "Display Init: Start\n");
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800178 display_init();
Channagoud Kadabi8a9c6a22013-02-05 14:43:48 -0800179 dprintf(INFO, "Display Init: Done\n");
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800180#endif
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800181
Channagoud Kadabi744c8902013-04-02 11:54:53 -0700182 /*
183 * Set drive strength & pull ctrl for
184 * emmc
185 */
186 set_sdc_power_ctrl();
187
Deepa Dinamanica5ad852012-05-07 18:19:47 -0700188 /* Trying Slot 1*/
189 slot = 1;
190 base_addr = mmc_sdc_base[slot - 1];
191 if (mmc_boot_main(slot, base_addr))
192 {
Deepa Dinamanid18b47a2012-06-27 13:06:03 -0700193
194 /* Trying Slot 2 next */
195 slot = 2;
196 base_addr = mmc_sdc_base[slot - 1];
197 if (mmc_boot_main(slot, base_addr)) {
198 dprintf(CRITICAL, "mmc init failed!");
199 ASSERT(0);
200 }
Deepa Dinamanica5ad852012-05-07 18:19:47 -0700201 }
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800202}
203
204unsigned board_machtype(void)
205{
206 return target_id;
207}
208
209/* Do any target specific intialization needed before entering fastboot mode */
sundarajan srinivasana098d832013-03-07 12:19:30 -0800210#ifdef SSD_ENABLE
211static uint32_t buffer[SSD_PARTITION_SIZE] __attribute__ ((aligned(32)));
212static void ssd_load_keystore_from_emmc()
213{
214 uint64_t ptn = 0;
215 int index = -1;
216 uint32_t size = SSD_PARTITION_SIZE;
217 int ret = -1;
218
219 index = partition_get_index("ssd");
220
221 ptn = partition_get_offset(index);
222 if(ptn == 0){
223 dprintf(CRITICAL,"ERROR: ssd parition not found");
224 return;
225 }
226
227 if(mmc_read(ptn, buffer, size)){
228 dprintf(CRITICAL,"ERROR:Cannot read data\n");
229 return;
230 }
231
232 ret = scm_protect_keystore((uint32_t *)&buffer[0],size);
233 if(ret != 0)
234 dprintf(CRITICAL,"ERROR: scm_protect_keystore Failed");
235}
236#endif
237
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800238void target_fastboot_init(void)
239{
Deepa Dinamani9a612932012-08-14 16:15:03 -0700240 /* Set the BOOT_DONE flag in PM8921 */
241 pm8x41_set_boot_done();
sundarajan srinivasana098d832013-03-07 12:19:30 -0800242
243#ifdef SSD_ENABLE
244 clock_ce_enable(SSD_CE_INSTANCE_1);
245 ssd_load_keystore_from_emmc();
246#endif
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800247}
Neeti Desai465491e2012-07-31 12:53:35 -0700248
249/* Detect the target type */
250void target_detect(struct board_data *board)
251{
252 board->target = LINUX_MACHTYPE_UNKNOWN;
253}
254
255/* Detect the modem type */
256void target_baseband_detect(struct board_data *board)
257{
Channagoud Kadabif1d44422013-02-21 22:59:35 -0800258 uint32_t platform;
259 uint32_t platform_subtype;
260
261 platform = board->platform;
262 platform_subtype = board->platform_subtype;
263
264 /*
265 * Look for platform subtype if present, else
266 * check for platform type to decide on the
267 * baseband type
268 */
269 switch(platform_subtype) {
270 case HW_PLATFORM_SUBTYPE_UNKNOWN:
271 break;
272 default:
273 dprintf(CRITICAL, "Platform Subtype : %u is not supported\n",platform_subtype);
274 ASSERT(0);
275 };
276
277 switch(platform) {
278 case MSM8974:
Neeti Desai465491e2012-07-31 12:53:35 -0700279 board->baseband = BASEBAND_MSM;
Channagoud Kadabif1d44422013-02-21 22:59:35 -0800280 break;
281 case APQ8074:
282 board->baseband = BASEBAND_APQ;
283 break;
284 default:
285 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
286 ASSERT(0);
287 };
Neeti Desai465491e2012-07-31 12:53:35 -0700288}
Deepa Dinamani9a612932012-08-14 16:15:03 -0700289
Deepa Dinamani927a6b62013-03-28 17:05:32 -0700290unsigned target_baseband()
291{
292 return board_baseband();
293}
294
Deepa Dinamani9a612932012-08-14 16:15:03 -0700295void target_serialno(unsigned char *buf)
296{
297 unsigned int serialno;
298 if (target_is_emmc_boot()) {
299 serialno = mmc_get_psn();
300 snprintf((char *)buf, 13, "%x", serialno);
301 }
302}
Amol Jadi6639d452012-08-16 14:51:19 -0700303
304unsigned check_reboot_mode(void)
305{
306 uint32_t restart_reason = 0;
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800307 uint32_t soc_ver = 0;
308 uint32_t restart_reason_addr;
309
310 soc_ver = board_soc_version();
311
312 if (soc_ver >= BOARD_SOC_VERSION2)
313 restart_reason_addr = RESTART_REASON_ADDR_V2;
314 else
315 restart_reason_addr = RESTART_REASON_ADDR;
Amol Jadi6639d452012-08-16 14:51:19 -0700316
317 /* Read reboot reason and scrub it */
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800318 restart_reason = readl(restart_reason_addr);
319 writel(0x00, restart_reason_addr);
Amol Jadi6639d452012-08-16 14:51:19 -0700320
321 return restart_reason;
322}
Neeti Desai120b55d2012-08-20 17:15:56 -0700323
324void reboot_device(unsigned reboot_reason)
325{
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800326 uint32_t soc_ver = 0;
327
328 soc_ver = board_soc_version();
329
Neeti Desai120b55d2012-08-20 17:15:56 -0700330 /* Write the reboot reason */
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800331 if (soc_ver >= BOARD_SOC_VERSION2)
332 writel(reboot_reason, RESTART_REASON_ADDR_V2);
333 else
334 writel(reboot_reason, RESTART_REASON_ADDR);
Neeti Desai120b55d2012-08-20 17:15:56 -0700335
336 /* Configure PMIC for warm reset */
Deepa Dinamani07f15712013-03-08 17:02:13 -0800337 if (pmic_ver == PMIC_VERSION_V2)
338 pm8x41_v2_reset_configure(PON_PSHOLD_WARM_RESET);
339 else
340 pm8x41_reset_configure(PON_PSHOLD_WARM_RESET);
Neeti Desai120b55d2012-08-20 17:15:56 -0700341
Deepa Dinamani1e094942012-10-30 15:49:02 -0700342 /* Disable Watchdog Debug.
343 * Required becuase of a H/W bug which causes the system to
344 * reset partially even for non watchdog resets.
345 */
346 writel(readl(GCC_WDOG_DEBUG) & ~(1 << WDOG_DEBUG_DISABLE_BIT), GCC_WDOG_DEBUG);
347
Deepa Dinamanie0808e52012-11-26 15:22:46 -0800348 dsb();
349
350 /* Wait until the write takes effect. */
351 while(readl(GCC_WDOG_DEBUG) & (1 << WDOG_DEBUG_DISABLE_BIT));
352
Neeti Desai120b55d2012-08-20 17:15:56 -0700353 /* Drop PS_HOLD for MSM */
354 writel(0x00, MPM2_MPM_PS_HOLD);
355
356 mdelay(5000);
357
358 dprintf(CRITICAL, "Rebooting failed\n");
359}
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800360
Eugene Yasmana0d18122013-02-26 13:23:05 +0200361/* Do target specific usb initialization */
362void target_usb_init(void)
363{
364 /* Enable secondary USB PHY on DragonBoard8074 */
365 if (board_hardware_id() == HW_PLATFORM_DRAGON) {
366 /* Route ChipIDea to use secondary USB HS port2 */
367 writel_relaxed(1, USB2_PHY_SEL);
368
369 /* Enable access to secondary PHY by clamping the low
370 * voltage interface between DVDD of the PHY and Vddcx
371 * (set bit16 (USB2_PHY_HS2_DIG_CLAMP_N_2) = 1) */
372 writel_relaxed(readl_relaxed(USB_OTG_HS_PHY_SEC_CTRL)
373 | 0x00010000, USB_OTG_HS_PHY_SEC_CTRL);
374
375 /* Perform power-on-reset of the PHY.
376 * Delay values are arbitrary */
377 writel_relaxed(readl_relaxed(USB_OTG_HS_PHY_CTRL)|1,
378 USB_OTG_HS_PHY_CTRL);
379 thread_sleep(10);
380 writel_relaxed(readl_relaxed(USB_OTG_HS_PHY_CTRL) & 0xFFFFFFFE,
381 USB_OTG_HS_PHY_CTRL);
382 thread_sleep(10);
383
384 /* Enable HSUSB PHY port for ULPI interface,
385 * then configure related parameters within the PHY */
386 writel_relaxed(((readl_relaxed(USB_PORTSC) & 0xC0000000)
387 | 0x8c000004), USB_PORTSC);
388 }
389}
390
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800391/* Returns 1 if target supports continuous splash screen. */
392int target_cont_splash_screen()
393{
Siddhartha Agrawal17a6b832013-02-17 18:36:25 -0800394 switch(board_hardware_id())
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800395 {
Siddhartha Agrawal17a6b832013-02-17 18:36:25 -0800396 case HW_PLATFORM_SURF:
397 case HW_PLATFORM_MTP:
398 case HW_PLATFORM_FLUID:
399 dprintf(SPEW, "Target_cont_splash=1\n");
400 return 1;
401 break;
402 default:
403 dprintf(SPEW, "Target_cont_splash=0\n");
404 return 0;
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800405 }
406}
sundarajan srinivasanb5db0a92013-02-12 19:19:27 -0800407
408unsigned target_pause_for_battery_charge(void)
409{
410 uint8_t pon_reason = pm8x41_get_pon_reason();
411
412 /* This function will always return 0 to facilitate
413 * automated testing/reboot with usb connected.
414 * uncomment if this feature is needed */
415 /* if ((pon_reason == USB_CHG) || (pon_reason == DC_CHG))
416 return 1;*/
417
418 return 0;
419}
sundarajan srinivasana098d832013-03-07 12:19:30 -0800420
421void target_usb_stop(void)
422{
423#ifdef SSD_ENABLE
424 clock_ce_disable(SSD_CE_INSTANCE_1);
425#endif
426}
Deepa Dinamani65df9822013-03-08 13:38:34 -0800427
428void shutdown_device()
429{
430 dprintf(CRITICAL, "Going down for shutdown.\n");
431
432 /* Configure PMIC for shutdown. */
433 if (pmic_ver == PMIC_VERSION_V2)
434 pm8x41_v2_reset_configure(PON_PSHOLD_SHUTDOWN);
435 else
436 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
437
438 /* Drop PS_HOLD for MSM */
439 writel(0x00, MPM2_MPM_PS_HOLD);
440
441 mdelay(5000);
442
443 dprintf(CRITICAL, "Shutdown failed\n");
444
445}
Channagoud Kadabi744c8902013-04-02 11:54:53 -0700446
447/*
448 * Function to set the capabilities for the host
449 */
450void target_mmc_caps(struct mmc_host *host)
451{
452 host->caps.ddr_mode = 1;
453 host->caps.hs200_mode = 1;
454 host->caps.bus_width = MMC_BOOT_BUS_WIDTH_8_BIT;
455 host->caps.hs_clk_rate = MMC_CLK_96MHZ;
456}
457
458static void set_sdc_power_ctrl()
459{
460 /* Drive strength configs for sdc pins */
461 struct tlmm_cfgs sdc1_hdrv_cfg[] =
462 {
463 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK },
464 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK },
465 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK },
466 };
467
468 /* Pull configs for sdc pins */
469 struct tlmm_cfgs sdc1_pull_cfg[] =
470 {
471 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK },
472 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK },
473 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK },
474 };
475
476 /* Set the drive strength & pull control values */
477 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
478 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
479}