blob: 14d1b59d3f8210d7e6dd7c30e8ab6b31d0dfa4f5 [file] [log] [blame]
Aparna Mallavarapuca676882015-01-19 20:39:06 +05301/* Copyright (c) 2015, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <reg.h>
32#include <target.h>
33#include <platform.h>
34#include <uart_dm.h>
35#include <mmc.h>
36#include <platform/gpio.h>
37#include <dev/keys.h>
38#include <spmi_v2.h>
39#include <pm8x41.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053040#include <pm8x41_hw.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053041#include <board.h>
42#include <baseband.h>
43#include <hsusb.h>
44#include <scm.h>
45#include <platform/gpio.h>
46#include <platform/gpio.h>
47#include <platform/irqs.h>
48#include <platform/clock.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053049#include <platform/timer.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053050#include <crypto5_wrapper.h>
51#include <partition_parser.h>
52#include <stdlib.h>
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +053053#include <rpm-smd.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053054#include <spmi.h>
55#include <sdhci_msm.h>
56#include <clock.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053057
58#if LONG_PRESS_POWER_ON
59#include <shutdown_detect.h>
60#endif
61
62#define PMIC_ARB_CHANNEL_NUM 0
63#define PMIC_ARB_OWNER_ID 0
64#define TLMM_VOL_UP_BTN_GPIO 85
65
66#define FASTBOOT_MODE 0x77665500
67#define PON_SOFT_RB_SPARE 0x88F
68
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +053069#define CE1_INSTANCE 1
70#define CE_EE 1
71#define CE_FIFO_SIZE 64
72#define CE_READ_PIPE 3
73#define CE_WRITE_PIPE 2
74#define CE_READ_PIPE_LOCK_GRP 0
75#define CE_WRITE_PIPE_LOCK_GRP 0
76#define CE_ARRAY_SIZE 20
77
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053078struct mmc_device *dev;
79
80static uint32_t mmc_pwrctl_base[] =
Aparna Mallavarapuca676882015-01-19 20:39:06 +053081 { MSM_SDC1_BASE, MSM_SDC2_BASE };
82
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053083static uint32_t mmc_sdhci_base[] =
84 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
85
86static uint32_t mmc_sdc_pwrctl_irq[] =
87 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
Aparna Mallavarapuca676882015-01-19 20:39:06 +053088
89void target_early_init(void)
90{
91#if WITH_DEBUG_UART
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053092 uart_dm_init(2, 0, BLSP1_UART1_BASE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +053093#endif
94}
95
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053096static void set_sdc_power_ctrl()
Aparna Mallavarapuca676882015-01-19 20:39:06 +053097{
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053098 /* Drive strength configs for sdc pins */
99 struct tlmm_cfgs sdc1_hdrv_cfg[] =
100 {
101 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, 0},
102 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, 0},
103 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK , 0},
104 };
105
106 /* Pull configs for sdc pins */
107 struct tlmm_cfgs sdc1_pull_cfg[] =
108 {
109 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, 0},
110 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
111 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
112 };
113
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530114 struct tlmm_cfgs sdc1_rclk_cfg[] =
115 {
116 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, 0},
117 };
118
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530119 /* Set the drive strength & pull control values */
120 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
121 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530122 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530123}
124
125void target_sdc_init()
126{
127 struct mmc_config_data config;
128
129 /* Set drive strength & pull ctrl values */
130 set_sdc_power_ctrl();
131
132 /* Try slot 1*/
133 config.slot = 1;
134 config.bus_width = DATA_BUS_WIDTH_8BIT;
135 config.max_clk_rate = MMC_CLK_177MHZ;
136 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
137 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
138 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
139 config.hs400_support = 1;
140
141 if (!(dev = mmc_init(&config))) {
142 /* Try slot 2 */
143 config.slot = 2;
144 config.max_clk_rate = MMC_CLK_200MHZ;
145 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
146 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
147 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
148 config.hs400_support = 0;
149
150 if (!(dev = mmc_init(&config))) {
151 dprintf(CRITICAL, "mmc init failed!");
152 ASSERT(0);
153 }
154 }
155}
156
157void *target_mmc_device()
158{
159 return (void *) dev;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530160}
161
162/* Return 1 if vol_up pressed */
163static int target_volume_up()
164{
165 uint8_t status = 0;
166
167 gpio_tlmm_config(TLMM_VOL_UP_BTN_GPIO, 0, GPIO_INPUT, GPIO_PULL_UP, GPIO_2MA, GPIO_ENABLE);
168
169 /* Wait for the gpio config to take effect - debounce time */
170 thread_sleep(10);
171
172 /* Get status of GPIO */
173 status = gpio_status(TLMM_VOL_UP_BTN_GPIO);
174
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530175 /* Active low signal. */
Aparna Mallavarapudb938b62015-04-09 01:00:55 +0530176 return !status;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530177}
178
179/* Return 1 if vol_down pressed */
180uint32_t target_volume_down()
181{
182 /* Volume down button tied in with PMIC RESIN. */
183 return pm8x41_resin_status();
184}
185
186static void target_keystatus()
187{
188 keys_init();
189
190 if(target_volume_down())
191 keys_post_event(KEY_VOLUMEDOWN, 1);
192
193 if(target_volume_up())
194 keys_post_event(KEY_VOLUMEUP, 1);
195}
196
197/* Configure PMIC and Drop PS_HOLD for shutdown */
198void shutdown_device()
199{
200 dprintf(CRITICAL, "Going down for shutdown.\n");
201
202 /* Configure PMIC for shutdown */
203 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
204
205 /* Drop PS_HOLD for MSM */
206 writel(0x00, MPM2_MPM_PS_HOLD);
207
208 mdelay(5000);
209
210 dprintf(CRITICAL, "shutdown failed\n");
211
212 ASSERT(0);
213}
214
215
216void target_init(void)
217{
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530218 dprintf(INFO, "target_init()\n");
219
220 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
221
222 target_keystatus();
223
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530224 target_sdc_init();
225 if (partition_read_table())
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530226 {
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530227 dprintf(CRITICAL, "Error reading the partition table info\n");
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530228 ASSERT(0);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530229 }
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530230
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530231#if LONG_PRESS_POWER_ON
232 shutdown_detect();
233#endif
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530234 if (target_use_signed_kernel())
235 target_crypto_init_params();
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530236
237#if SMD_SUPPORT
238 rpm_smd_init();
239#endif
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530240}
241
242void target_serialno(unsigned char *buf)
243{
244 uint32_t serialno;
245 if (target_is_emmc_boot()) {
246 serialno = mmc_get_psn();
247 snprintf((char *)buf, 13, "%x", serialno);
248 }
249}
250
251unsigned board_machtype(void)
252{
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530253 return LINUX_MACHTYPE_UNKNOWN;
254}
255
256/* Detect the target type */
257void target_detect(struct board_data *board)
258{
259 /* This is already filled as part of board.c */
260}
261
262/* Detect the modem type */
263void target_baseband_detect(struct board_data *board)
264{
265 uint32_t platform;
266
267 platform = board->platform;
268
269 switch(platform) {
270 case MSM8952:
271 case MSM8956:
272 case MSM8976:
273 board->baseband = BASEBAND_MSM;
274 break;
275 default:
276 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
277 ASSERT(0);
278 };
279}
280
281unsigned target_baseband()
282{
283 return board_baseband();
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530284}
285
286unsigned check_reboot_mode(void)
287{
288 uint32_t restart_reason = 0;
289
290 /* Read reboot reason and scrub it */
291 restart_reason = readl(RESTART_REASON_ADDR);
292 writel(0x00, RESTART_REASON_ADDR);
293
294 return restart_reason;
295}
296
297unsigned check_hard_reboot_mode(void)
298{
299 uint8_t hard_restart_reason = 0;
300 uint8_t value = 0;
301
302 /* Read reboot reason and scrub it
303 * Bit-5, bit-6 and bit-7 of SOFT_RB_SPARE for hard reset reason
304 */
305 value = pm8x41_reg_read(PON_SOFT_RB_SPARE);
306 hard_restart_reason = value >> 5;
307 pm8x41_reg_write(PON_SOFT_RB_SPARE, value & 0x1f);
308
309 return hard_restart_reason;
310}
311
312int set_download_mode(enum dload_mode mode)
313{
314 int ret = 0;
315 ret = scm_dload_mode(mode);
316
317 pm8x41_clear_pmic_watchdog();
318
319 return ret;
320}
321
322int emmc_recovery_init(void)
323{
324 return _emmc_recovery_init();
325}
326
327void reboot_device(unsigned reboot_reason)
328{
329 uint8_t reset_type = 0;
330 uint32_t ret = 0;
331
332 /* Need to clear the SW_RESET_ENTRY register and
333 * write to the BOOT_MISC_REG for known reset cases
334 */
335 if(reboot_reason != DLOAD)
336 scm_dload_mode(NORMAL_MODE);
337
338 writel(reboot_reason, RESTART_REASON_ADDR);
339
340 /* For Reboot-bootloader and Dload cases do a warm reset
341 * For Reboot cases do a hard reset
342 */
343 if((reboot_reason == FASTBOOT_MODE) || (reboot_reason == DLOAD))
344 reset_type = PON_PSHOLD_WARM_RESET;
345 else
346 reset_type = PON_PSHOLD_HARD_RESET;
347
348 pm8x41_reset_configure(reset_type);
349
350 ret = scm_halt_pmic_arbiter();
351 if (ret)
352 dprintf(CRITICAL , "Failed to halt pmic arbiter: %d\n", ret);
353
354 /* Drop PS_HOLD for MSM */
355 writel(0x00, MPM2_MPM_PS_HOLD);
356
357 mdelay(5000);
358
359 dprintf(CRITICAL, "Rebooting failed\n");
360}
361
362#if USER_FORCE_RESET_SUPPORT
363/* Return 1 if it is a force resin triggered by user. */
364uint32_t is_user_force_reset(void)
365{
366 uint8_t poff_reason1 = pm8x41_get_pon_poff_reason1();
367 uint8_t poff_reason2 = pm8x41_get_pon_poff_reason2();
368
369 dprintf(SPEW, "poff_reason1: %d\n", poff_reason1);
370 dprintf(SPEW, "poff_reason2: %d\n", poff_reason2);
371 if (pm8x41_get_is_cold_boot() && (poff_reason1 == KPDPWR_AND_RESIN ||
372 poff_reason2 == STAGE3))
373 return 1;
374 else
375 return 0;
376}
377#endif
378
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800379#define SMBCHG_USB_RT_STS 0x21310
380#define USBIN_UV_RT_STS BIT(0)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530381unsigned target_pause_for_battery_charge(void)
382{
383 uint8_t pon_reason = pm8x41_get_pon_reason();
384 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800385 bool usb_present_sts = !(USBIN_UV_RT_STS &
386 pm8x41_reg_read(SMBCHG_USB_RT_STS));
387 dprintf(INFO, "%s : pon_reason is:0x%x cold_boot:%d usb_sts:%d\n", __func__,
388 pon_reason, is_cold_boot, usb_present_sts);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530389 /* In case of fastboot reboot,adb reboot or if we see the power key
390 * pressed we do not want go into charger mode.
391 * fastboot reboot is warm boot with PON hard reset bit not set
392 * adb reboot is a cold boot with PON hard reset bit set
393 */
394 if (is_cold_boot &&
395 (!(pon_reason & HARD_RST)) &&
396 (!(pon_reason & KPDPWR_N)) &&
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800397 usb_present_sts)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530398 return 1;
399 else
400 return 0;
401}
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530402
403void target_uninit(void)
404{
405 mmc_put_card_to_sleep(dev);
406 sdhci_mode_disable(&dev->host);
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530407 if (crypto_initialized())
408 crypto_eng_cleanup();
409
410 if (target_is_ssd_enabled())
411 clock_ce_disable(CE1_INSTANCE);
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530412
413#if SMD_SUPPORT
414 rpm_smd_uninit();
415#endif
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530416}
417
418void target_usb_init(void)
419{
420 uint32_t val;
421
422 /* Select and enable external configuration with USB PHY */
423 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_SET);
424
425 /* Enable sess_vld */
426 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
427 writel(val, USB_GENCONFIG_2);
428
429 /* Enable external vbus configuration in the LINK */
430 val = readl(USB_USBCMD);
431 val |= SESS_VLD_CTRL;
432 writel(val, USB_USBCMD);
433}
434
435void target_usb_stop(void)
436{
437 /* Disable VBUS mimicing in the controller. */
438 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_CLEAR);
439}
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530440
441/* Do any target specific intialization needed before entering fastboot mode */
442void target_fastboot_init(void)
443{
444 if (target_is_ssd_enabled()) {
445 clock_ce_enable(CE1_INSTANCE);
446 target_load_ssd_keystore();
447 }
448}
449
450void target_load_ssd_keystore(void)
451{
452 uint64_t ptn;
453 int index;
454 uint64_t size;
455 uint32_t *buffer = NULL;
456
457 if (!target_is_ssd_enabled())
458 return;
459
460 index = partition_get_index("ssd");
461
462 ptn = partition_get_offset(index);
463 if (ptn == 0){
464 dprintf(CRITICAL, "Error: ssd partition not found\n");
465 return;
466 }
467
468 size = partition_get_size(index);
469 if (size == 0) {
470 dprintf(CRITICAL, "Error: invalid ssd partition size\n");
471 return;
472 }
473
474 buffer = memalign(CACHE_LINE, ROUNDUP(size, CACHE_LINE));
475 if (!buffer) {
476 dprintf(CRITICAL, "Error: allocating memory for ssd buffer\n");
477 return;
478 }
479
480 if (mmc_read(ptn, buffer, size)) {
481 dprintf(CRITICAL, "Error: cannot read data\n");
482 free(buffer);
483 return;
484 }
485
486 clock_ce_enable(CE1_INSTANCE);
487 scm_protect_keystore(buffer, size);
488 clock_ce_disable(CE1_INSTANCE);
489 free(buffer);
490}
491
492crypto_engine_type board_ce_type(void)
493{
494 return CRYPTO_ENGINE_TYPE_HW;
495}
496
497/* Set up params for h/w CE. */
498void target_crypto_init_params()
499{
500 struct crypto_init_params ce_params;
501
502 /* Set up base addresses and instance. */
503 ce_params.crypto_instance = CE1_INSTANCE;
504 ce_params.crypto_base = MSM_CE1_BASE;
505 ce_params.bam_base = MSM_CE1_BAM_BASE;
506
507 /* Set up BAM config. */
508 ce_params.bam_ee = CE_EE;
509 ce_params.pipes.read_pipe = CE_READ_PIPE;
510 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
511 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
512 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
513
514 /* Assign buffer sizes. */
515 ce_params.num_ce = CE_ARRAY_SIZE;
516 ce_params.read_fifo_size = CE_FIFO_SIZE;
517 ce_params.write_fifo_size = CE_FIFO_SIZE;
518
519 /* BAM is initialized by TZ for this platform.
520 * Do not do it again as the initialization address space
521 * is locked.
522 */
523 ce_params.do_bam_init = 0;
524
525 crypto_init_params(&ce_params);
526}