blob: 8a275adec3c51f2ab8f4f6e51ec5ffda1c791c3d [file] [log] [blame]
Channagoud Kadabid091f702013-01-07 16:17:37 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Deepa Dinamani22799652012-07-21 12:26:22 -07002
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
Channagoud Kadabi0e60b7d2012-11-01 22:56:08 +053012 * * Neither the name of The Linux Foundation, Inc. nor the names of its
Deepa Dinamani22799652012-07-21 12:26:22 -070013 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#ifndef _PM8x41_HW_H_
30#define _PM8x41_HW_H_
31
Deepa Dinamani9a612932012-08-14 16:15:03 -070032/* SMBB Registers */
33#define SMBB_MISC_BOOT_DONE 0x1642
Deepa Dinamani22799652012-07-21 12:26:22 -070034
Deepa Dinamani9a612932012-08-14 16:15:03 -070035/* SMBB bit values */
36#define BOOT_DONE_BIT 7
37
Deepa Dinamani7564f2a2013-02-05 17:55:51 -080038#define REVID_REVISION4 0x103
Deepa Dinamani9a612932012-08-14 16:15:03 -070039
40/* GPIO Registers */
41#define GPIO_PERIPHERAL_BASE 0xC000
42/* Peripheral base address for GPIO_X */
43#define GPIO_N_PERIPHERAL_BASE(x) (GPIO_PERIPHERAL_BASE + ((x) - 1) * 0x100)
44
45/* Register offsets within GPIO */
46#define GPIO_STATUS 0x08
47#define GPIO_MODE_CTL 0x40
48#define GPIO_DIG_VIN_CTL 0x41
49#define GPIO_DIG_PULL_CTL 0x42
50#define GPIO_DIG_OUT_CTL 0x45
51#define GPIO_EN_CTL 0x46
52
53/* GPIO bit values */
54#define PERPH_EN_BIT 7
55#define GPIO_STATUS_VAL_BIT 0
56
57
58/* PON Peripheral registers */
sundarajan srinivasand0f59e82013-02-12 19:17:02 -080059#define PON_PON_REASON1 0x808
Deepa Dinamani9a612932012-08-14 16:15:03 -070060#define PON_INT_RT_STS 0x810
61#define PON_INT_SET_TYPE 0x811
62#define PON_INT_POLARITY_HIGH 0x812
63#define PON_INT_POLARITY_LOW 0x813
64#define PON_INT_LATCHED_CLR 0x814
65#define PON_INT_EN_SET 0x815
66#define PON_INT_LATCHED_STS 0x818
67#define PON_INT_PENDING_STS 0x819
68#define PON_RESIN_N_RESET_S1_TIMER 0x844 /* bits 0:3 : S1_TIMER */
69#define PON_RESIN_N_RESET_S2_TIMER 0x845 /* bits 0:2 : S2_TIMER */
70#define PON_RESIN_N_RESET_S2_CTL 0x846 /* bit 7: S2_RESET_EN, bit 0:3 : RESET_TYPE */
Neeti Desai120b55d2012-08-20 17:15:56 -070071#define PON_PS_HOLD_RESET_CTL 0x85A /* bit 7: S2_RESET_EN, bit 0:3 : RESET_TYPE */
Deepa Dinamani3c9865d2013-03-08 14:03:19 -080072#define PON_PS_HOLD_RESET_CTL2 0x85B
Deepa Dinamani9a612932012-08-14 16:15:03 -070073
74/* PON Peripheral register bit values */
Deepa Dinamanic7f87582013-02-01 15:24:49 -080075#define RESIN_ON_INT_BIT 1
Deepa Dinamani9a612932012-08-14 16:15:03 -070076#define RESIN_BARK_INT_BIT 4
77#define S2_RESET_EN_BIT 7
78
79#define S2_RESET_TYPE_WARM 0x1
80#define PON_RESIN_N_RESET_S2_TIMER_MAX_VALUE 0x7
Deepa Dinamani22799652012-07-21 12:26:22 -070081
Deepa Dinamanic342f122013-06-12 15:41:31 -070082/* MPP registers */
83#define MPP_DIG_VIN_CTL 0x41
84#define MPP_MODE_CTL 0x40
85#define MPP_EN_CTL 0x46
86
87#define MPP_MODE_CTL_MODE_SHIFT 4
88#define MPP_EN_CTL_ENABLE_SHIFT 7
89
Channagoud Kadabid091f702013-01-07 16:17:37 -080090void pm8x41_reg_write(uint32_t addr, uint8_t val);
91uint8_t pm8x41_reg_read(uint32_t addr);
92
93/* SPMI Macros */
94#define REG_READ(_a) pm8x41_reg_read(_a)
95#define REG_WRITE(_a, _v) pm8x41_reg_write(_a, _v)
96
97#define REG_OFFSET(_addr) ((_addr) & 0xFF)
98#define PERIPH_ID(_addr) (((_addr) & 0xFF00) >> 8)
99#define SLAVE_ID(_addr) ((_addr) >> 16)
100
Channagoud Kadabi0e60b7d2012-11-01 22:56:08 +0530101#define LDO_RANGE_CTRL 0x40
102#define LDO_STEP_CTRL 0x41
103#define LDO_POWER_MODE 0x45
104#define LDO_EN_CTL_REG 0x46
105
Deepa Dinamani22799652012-07-21 12:26:22 -0700106#endif