blob: 283eee79591e66fffe22bfa77b422f6bd8cbae02 [file] [log] [blame]
Ujwal Patel42c4cae2013-12-18 20:40:38 -08001/* Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are met:
5 * * Redistributions of source code must retain the above copyright
6 * notice, this list of conditions and the following disclaimer.
7 * * Redistributions in binary form must reproduce the above copyright
8 * notice, this list of conditions and the following disclaimer in the
9 * documentation and/or other materials provided with the distribution.
10 * * Neither the name of The Linux Foundation nor
11 * the names of its contributors may be used to endorse or promote
12 * products derived from this software without specific prior written
13 * permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
19 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
20 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
21 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
22 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
23 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
24 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
25 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include <mdp5.h>
29#include <debug.h>
30#include <reg.h>
31#include <target/display.h>
32#include <platform/timer.h>
33#include <platform/iomap.h>
34#include <dev/lcdc.h>
35#include <dev/fbcon.h>
36#include <bits.h>
37#include <msm_panel.h>
38#include <mipi_dsi.h>
39#include <err.h>
40#include <clock.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080041#include <scm.h>
42
43int restore_secure_cfg(uint32_t id);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080044
45static int mdp_rev;
46
47void mdp_set_revision(int rev)
48{
49 mdp_rev = rev;
50}
51
52int mdp_get_revision()
53{
54 return mdp_rev;
55}
56
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080057uint32_t mdss_mdp_intf_offset()
58{
59 uint32_t mdss_mdp_intf_off;
60 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
61
Chandan Uddarajuaab58512013-06-25 17:47:39 -070062 if (mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080063 mdss_mdp_intf_off = 0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -070064 else
Chandan Uddarajuaab58512013-06-25 17:47:39 -070065 mdss_mdp_intf_off = 0xEC00;
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080066
67 return mdss_mdp_intf_off;
68}
69
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080070void mdp_clk_gating_ctrl(void)
71{
72 writel(0x40000000, MDP_CLK_CTRL0);
73 udelay(20);
74 writel(0x40000040, MDP_CLK_CTRL0);
75 writel(0x40000000, MDP_CLK_CTRL1);
76 writel(0x00400000, MDP_CLK_CTRL3);
77 udelay(20);
78 writel(0x00404000, MDP_CLK_CTRL3);
79 writel(0x40000000, MDP_CLK_CTRL4);
80}
81
Siddhartha Agrawald3893392013-06-11 15:32:19 -070082static void mdss_rgb_pipe_config(struct fbcon_config *fb, struct msm_panel_info
83 *pinfo, uint32_t pipe_base)
84{
85 uint32_t src_size, out_size, stride;
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -070086 uint32_t fb_off = 0;
Siddhartha Agrawald3893392013-06-11 15:32:19 -070087
88 /* write active region size*/
89 src_size = (fb->height << 16) + fb->width;
90 out_size = src_size;
91
92 if (pinfo->lcdc.dual_pipe) {
93 out_size = (fb->height << 16) + (fb->width / 2);
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -070094 if ((pinfo->lcdc.pipe_swap == TRUE) && (pipe_base ==
95 MDP_VP_0_RGB_0_BASE))
96 fb_off = (pinfo->xres / 2);
97 else if ((pinfo->lcdc.pipe_swap != TRUE) && (pipe_base ==
98 MDP_VP_0_RGB_1_BASE))
99 fb_off = (pinfo->xres / 2);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700100 }
101
102 stride = (fb->stride * fb->bpp/8);
103
104 writel(fb->base, pipe_base + PIPE_SSPP_SRC0_ADDR);
105 writel(stride, pipe_base + PIPE_SSPP_SRC_YSTRIDE);
106 writel(src_size, pipe_base + PIPE_SSPP_SRC_IMG_SIZE);
107 writel(out_size, pipe_base + PIPE_SSPP_SRC_SIZE);
108 writel(out_size, pipe_base + PIPE_SSPP_SRC_OUT_SIZE);
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700109 writel(fb_off, pipe_base + PIPE_SSPP_SRC_XY);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700110 writel(0x00, pipe_base + PIPE_SSPP_OUT_XY);
111
112 /* Tight Packing 3bpp 0-Alpha 8-bit R B G */
113 writel(0x0002243F, pipe_base + PIPE_SSPP_SRC_FORMAT);
114 writel(0x00020001, pipe_base + PIPE_SSPP_SRC_UNPACK_PATTERN);
115 writel(0x00, pipe_base + PIPE_SSPP_SRC_OP_MODE);
116}
117
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700118static void mdss_vbif_setup()
119{
120 int access_secure = restore_secure_cfg(SECURE_DEVICE_MDSS);
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700121 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700122
123 /* TZ returns an errornous ret val even if the VBIF registers were
124 * successfully unlocked. Ignore TZ return value till it's fixed */
125 if (!access_secure || 1) {
126 dprintf(SPEW, "MDSS VBIF registers unlocked by TZ.\n");
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700127
Ujwal Patel42c4cae2013-12-18 20:40:38 -0800128 /* Force VBIF Clocks on */
129 if (mdp_hw_rev < MDSS_MDP_HW_REV_103)
130 writel(0x1, VBIF_VBIF_DDR_FORCE_CLK_ON);
131
132 /*
133 * Following configuration is needed because on some versions,
134 * recommended reset values are not stored.
135 */
136 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
137 MDSS_MDP_HW_REV_100)) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700138 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
139 writel(0x00000030, VBIF_VBIF_DDR_ARB_CTRL );
140 writel(0x00000001, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
141 writel(0x00000FFF, VBIF_VBIF_DDR_OUT_AOOO_AXI_EN);
142 writel(0x0FFF0FFF, VBIF_VBIF_DDR_OUT_AX_AOOO);
143 writel(0x22222222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0);
144 writel(0x00002222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1);
Ujwal Patel42c4cae2013-12-18 20:40:38 -0800145 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
146 MDSS_MDP_HW_REV_101)) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700147 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
148 writel(0x00000003, VBIF_VBIF_DDR_ARB_CTRL);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700149 }
150 }
151}
152
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700153void mdss_smp_setup(struct msm_panel_info *pinfo)
154{
155 uint32_t smp_cnt = 0, reg_rgb0 = 0, reg_rgb1 = 0, shift = 0;
156 uint32_t xres, bpp;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700157 uint32_t rgb0_client_id = MMSS_MDP_CLIENT_ID_UNUSED;
158 uint32_t rgb1_client_id = MMSS_MDP_1_2_CLIENT_ID_RGB1;
159 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700160
161 xres = pinfo->xres;
162 bpp = pinfo->bpp;
163
Chandan Uddarajuaab58512013-06-25 17:47:39 -0700164 if (mdss_mdp_rev == MDSS_MDP_HW_REV_100
165 || mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700166 rgb0_client_id = MMSS_MDP_1_2_CLIENT_ID_RGB0;
Chandan Uddarajuaab58512013-06-25 17:47:39 -0700167 else if (mdss_mdp_rev >= MDSS_MDP_HW_REV_101)
168 rgb0_client_id = MMSS_MDP_1_1_CLIENT_ID_RGB0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700169
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700170 if (pinfo->lcdc.dual_pipe) {
171 /* Each pipe driving half the screen */
172 xres /= 2;
173 }
174
175 smp_cnt = ((xres) * (bpp / 8) * 2) +
176 MMSS_MDP_MAX_SMP_SIZE - 1;
177
178 smp_cnt /= MMSS_MDP_MAX_SMP_SIZE;
179
180 if (smp_cnt > 4) {
181 dprintf(CRITICAL, "ERROR: %s: Out of SMP's, cnt=%d! \n", __func__,
182 smp_cnt);
183 ASSERT(0); /* Max 4 SMPs can be allocated per client */
184 }
185
Dhaval Patel58dac452013-10-18 18:58:09 -0700186 writel(smp_cnt * 0x40, MDP_VP_0_RGB_0_BASE + REQPRIORITY_FIFO_WATERMARK0);
187 writel(smp_cnt * 0x80, MDP_VP_0_RGB_0_BASE + REQPRIORITY_FIFO_WATERMARK1);
188 writel(smp_cnt * 0xc0, MDP_VP_0_RGB_0_BASE + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700189
190 if (pinfo->lcdc.dual_pipe) {
Dhaval Patel58dac452013-10-18 18:58:09 -0700191 writel(smp_cnt * 0x40, MDP_VP_0_RGB_1_BASE + REQPRIORITY_FIFO_WATERMARK0);
192 writel(smp_cnt * 0x80, MDP_VP_0_RGB_1_BASE + REQPRIORITY_FIFO_WATERMARK1);
193 writel(smp_cnt * 0xc0, MDP_VP_0_RGB_1_BASE + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700194 }
195
196 while((smp_cnt > 0) && !(shift > 16)) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700197 reg_rgb0 |= ((rgb0_client_id) << (shift));
198 reg_rgb1 |= ((rgb1_client_id) << (shift));
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700199 smp_cnt--;
200 shift += 8;
201 }
202
203 /* Allocate SMP blocks */
204 writel(reg_rgb0, MMSS_MDP_SMP_ALLOC_W_0);
205 writel(reg_rgb0, MMSS_MDP_SMP_ALLOC_R_0);
206
207 if (pinfo->lcdc.dual_pipe) {
208 writel(reg_rgb1, MMSS_MDP_SMP_ALLOC_W_1);
209 writel(reg_rgb1, MMSS_MDP_SMP_ALLOC_R_1);
210 }
211}
212
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700213void mdss_intf_tg_setup(struct msm_panel_info *pinfo, uint32_t intf_base)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800214{
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800215 uint32_t hsync_period, vsync_period;
216 uint32_t hsync_start_x, hsync_end_x;
217 uint32_t display_hctl, active_hctl, hsync_ctl, display_vstart, display_vend;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700218 uint32_t mdss_mdp_intf_off;
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700219 uint32_t adjust_xres = 0;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700220
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800221 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800222
223 if (pinfo == NULL)
224 return ERR_INVALID_ARGS;
225
226 lcdc = &(pinfo->lcdc);
227 if (lcdc == NULL)
228 return ERR_INVALID_ARGS;
229
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700230 adjust_xres = pinfo->xres;
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700231 if (pinfo->lcdc.split_display) {
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700232 adjust_xres /= 2;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700233 if (intf_base == MDP_INTF_1_BASE) {
234 writel(BIT(8), MDP_TG_SINK);
235 writel(0x0, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
236 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
237 }
238 }
239
240 mdss_mdp_intf_off = intf_base + mdss_mdp_intf_offset();
241
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800242 hsync_period = lcdc->h_pulse_width +
243 lcdc->h_back_porch +
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700244 adjust_xres + lcdc->xres_pad + lcdc->h_front_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800245 vsync_period = (lcdc->v_pulse_width +
246 lcdc->v_back_porch +
247 pinfo->yres + lcdc->yres_pad +
248 lcdc->v_front_porch);
249
250 hsync_start_x =
251 lcdc->h_pulse_width +
252 lcdc->h_back_porch;
253 hsync_end_x =
254 hsync_period - lcdc->h_front_porch - 1;
255
256 display_vstart = (lcdc->v_pulse_width +
257 lcdc->v_back_porch)
258 * hsync_period + lcdc->hsync_skew;
259 display_vend = ((vsync_period - lcdc->v_front_porch) * hsync_period)
260 +lcdc->hsync_skew - 1;
261
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300262 if (intf_base == MDP_INTF_0_BASE) { /* eDP */
263 display_vstart += lcdc->h_pulse_width + lcdc->h_back_porch;
264 display_vend -= lcdc->h_front_porch;
265 }
266
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800267 hsync_ctl = (hsync_period << 16) | lcdc->h_pulse_width;
268 display_hctl = (hsync_end_x << 16) | hsync_start_x;
269
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700270 writel(hsync_ctl, MDP_HSYNC_CTL + mdss_mdp_intf_off);
271 writel(vsync_period*hsync_period, MDP_VSYNC_PERIOD_F0 +
272 mdss_mdp_intf_off);
273 writel(0x00, MDP_VSYNC_PERIOD_F1 + mdss_mdp_intf_off);
274 writel(lcdc->v_pulse_width*hsync_period,
275 MDP_VSYNC_PULSE_WIDTH_F0 +
276 mdss_mdp_intf_off);
277 writel(0x00, MDP_VSYNC_PULSE_WIDTH_F1 + mdss_mdp_intf_off);
278 writel(display_hctl, MDP_DISPLAY_HCTL + mdss_mdp_intf_off);
279 writel(display_vstart, MDP_DISPLAY_V_START_F0 +
280 mdss_mdp_intf_off);
281 writel(0x00, MDP_DISPLAY_V_START_F1 + mdss_mdp_intf_off);
282 writel(display_vend, MDP_DISPLAY_V_END_F0 +
283 mdss_mdp_intf_off);
284 writel(0x00, MDP_DISPLAY_V_END_F1 + mdss_mdp_intf_off);
285 writel(0x00, MDP_ACTIVE_HCTL + mdss_mdp_intf_off);
286 writel(0x00, MDP_ACTIVE_V_START_F0 + mdss_mdp_intf_off);
287 writel(0x00, MDP_ACTIVE_V_START_F1 + mdss_mdp_intf_off);
288 writel(0x00, MDP_ACTIVE_V_END_F0 + mdss_mdp_intf_off);
289 writel(0x00, MDP_ACTIVE_V_END_F1 + mdss_mdp_intf_off);
290 writel(0xFF, MDP_UNDERFFLOW_COLOR + mdss_mdp_intf_off);
291
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300292 if (intf_base == MDP_INTF_0_BASE) /* eDP */
293 writel(0x212A, MDP_PANEL_FORMAT + mdss_mdp_intf_off);
294 else
295 writel(0x213F, MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700296}
297
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700298void mdss_layer_mixer_setup(struct fbcon_config *fb, struct msm_panel_info
299 *pinfo)
300{
301 uint32_t mdp_rgb_size, height, width;
302
Dhaval Patel03868112013-10-25 10:25:06 -0700303 height = fb->height;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700304 width = fb->width;
305
306 if (pinfo->lcdc.dual_pipe)
307 width /= 2;
308
309 /* write active region size*/
310 mdp_rgb_size = (height << 16) | width;
311
312 writel(mdp_rgb_size, MDP_VP_0_MIXER_0_BASE + LAYER_0_OUT_SIZE);
313 writel(0x00, MDP_VP_0_MIXER_0_BASE + LAYER_0_OP_MODE);
314 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND_OP);
315 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND0_FG_ALPHA);
316 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND_OP);
317 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND0_FG_ALPHA);
318 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND_OP);
319 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND0_FG_ALPHA);
320 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND_OP);
321 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND0_FG_ALPHA);
322
323 /* Baselayer for layer mixer 0 */
324 writel(0x0000200, MDP_CTL_0_BASE + CTL_LAYER_0);
325
326 if (pinfo->lcdc.dual_pipe) {
327 writel(mdp_rgb_size, MDP_VP_0_MIXER_1_BASE + LAYER_0_OUT_SIZE);
328 writel(0x00, MDP_VP_0_MIXER_1_BASE + LAYER_0_OP_MODE);
329 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND_OP);
330 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND0_FG_ALPHA);
331 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND_OP);
332 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND0_FG_ALPHA);
333 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND_OP);
334 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND0_FG_ALPHA);
335 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND_OP);
336 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND0_FG_ALPHA);
337
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700338 /* Baselayer for layer mixer 1 */
339 if (pinfo->lcdc.split_display)
Dhaval Patel03868112013-10-25 10:25:06 -0700340 writel(0x1000, MDP_CTL_1_BASE + CTL_LAYER_1);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700341 else
342 writel(0x01000, MDP_CTL_0_BASE + CTL_LAYER_1);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700343 }
344}
345
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700346int mdp_dsi_video_config(struct msm_panel_info *pinfo,
347 struct fbcon_config *fb)
348{
349 int ret = NO_ERROR;
350 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700351 uint32_t intf_sel = 0x100;
352
353 mdss_intf_tg_setup(pinfo, MDP_INTF_1_BASE);
354
355 if (pinfo->mipi.dual_dsi)
356 mdss_intf_tg_setup(pinfo, MDP_INTF_2_BASE);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800357
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800358 mdp_clk_gating_ctrl();
359
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700360 mdss_vbif_setup();
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700361 mdss_smp_setup(pinfo);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700362
363 writel(0x0E9, MDP_QOS_REMAPPER_CLASS_0);
364
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700365 mdss_rgb_pipe_config(fb, pinfo, MDP_VP_0_RGB_0_BASE);
366 if (pinfo->lcdc.dual_pipe)
367 mdss_rgb_pipe_config(fb, pinfo, MDP_VP_0_RGB_1_BASE);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800368
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700369 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800370
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700371 writel(0x1F20, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800372
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700373 if (pinfo->mipi.dual_dsi) {
374 writel(0x1F30, MDP_CTL_1_BASE + CTL_TOP);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700375 intf_sel |= BIT(16); /* INTF 2 enable */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700376 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700377
378 writel(intf_sel, MDP_DISP_INTF_SEL);
379
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800380 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
381 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
382 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
383
384 return 0;
385}
386
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300387int mdp_edp_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
388{
389 int ret = NO_ERROR;
390 struct lcdc_panel_info *lcdc = NULL;
391
392 mdss_intf_tg_setup(pinfo, MDP_INTF_0_BASE);
393
394 mdp_clk_gating_ctrl();
395
396 mdss_vbif_setup();
397 mdss_smp_setup(pinfo);
398
399 writel(0x0E9, MDP_QOS_REMAPPER_CLASS_0);
400
401 mdss_rgb_pipe_config(fb, pinfo, MDP_VP_0_RGB_0_BASE);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700402 if (pinfo->lcdc.dual_pipe)
403 mdss_rgb_pipe_config(fb, pinfo, MDP_VP_0_RGB_1_BASE);
404
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300405
406 mdss_layer_mixer_setup(fb, pinfo);
407
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700408
409 if (pinfo->lcdc.dual_pipe)
410 writel(0x181F10, MDP_CTL_0_BASE + CTL_TOP);
411 else
412 writel(0x1F10, MDP_CTL_0_BASE + CTL_TOP);
413
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300414 writel(0x9, MDP_DISP_INTF_SEL);
415 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
416 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
417 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
418
419 return 0;
420}
421
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800422int mdp_dsi_cmd_config(struct msm_panel_info *pinfo,
423 struct fbcon_config *fb)
424{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700425 int ret = NO_ERROR;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800426
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700427 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700428 uint32_t mdss_mdp_intf_off = 0;
429
430 if (pinfo == NULL)
431 return ERR_INVALID_ARGS;
432
433 lcdc = &(pinfo->lcdc);
434 if (lcdc == NULL)
435 return ERR_INVALID_ARGS;
436
437 mdss_mdp_intf_off = mdss_mdp_intf_offset();
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700438
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700439 mdp_clk_gating_ctrl();
440
441 writel(0x0100, MDP_DISP_INTF_SEL);
442
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700443 mdss_vbif_setup();
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700444 mdss_smp_setup(pinfo);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700445 mdss_rgb_pipe_config(fb, pinfo, MDP_VP_0_RGB_0_BASE);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700446
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700447 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700448
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700449 writel(0x213F, MDP_INTF_1_BASE + MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700450
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700451 writel(0x20020, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700452
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800453 return ret;
454}
455
456int mdp_dsi_video_on(void)
457{
458 int ret = NO_ERROR;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700459 writel(0x32048, MDP_CTL_0_BASE + CTL_FLUSH);
460 writel(0x32090, MDP_CTL_1_BASE + CTL_FLUSH);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800461 writel(0x01, MDP_INTF_1_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800462 return ret;
463}
464
465int mdp_dsi_video_off()
466{
467 if(!target_cont_splash_screen())
468 {
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800469 writel(0x00000000, MDP_INTF_1_TIMING_ENGINE_EN +
470 mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800471 mdelay(60);
472 /* Ping-Pong done Tear Check Read/Write */
473 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
474 writel(0xFF777713, MDP_INTR_CLEAR);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800475 }
476
Siddhartha Agrawal6a598222013-02-17 18:33:27 -0800477 writel(0x00000000, MDP_INTR_EN);
478
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800479 return NO_ERROR;
480}
481
482int mdp_dsi_cmd_off()
483{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700484 if(!target_cont_splash_screen())
485 {
486 /* Ping-Pong done Tear Check Read/Write */
487 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
488 writel(0xFF777713, MDP_INTR_CLEAR);
489 }
490 writel(0x00000000, MDP_INTR_EN);
491
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800492 return NO_ERROR;
493}
494
495int mdp_dma_on(void)
496{
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700497 writel(0x32048, MDP_CTL_0_BASE + CTL_FLUSH);
498 writel(0x01, MDP_CTL_0_BASE + CTL_START);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800499 return NO_ERROR;
500}
501
502void mdp_disable(void)
503{
504
505}
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300506
507int mdp_edp_on(void)
508{
509 writel(0x32048, MDP_CTL_0_BASE + CTL_FLUSH);
510 writel(0x01, MDP_INTF_0_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
511 return NO_ERROR;
512}
513
514int mdp_edp_off(void)
515{
516 if (!target_cont_splash_screen()) {
517
518 writel(0x00000000, MDP_INTF_0_TIMING_ENGINE_EN +
519 mdss_mdp_intf_offset());
520 mdelay(60);
521 /* Ping-Pong done Tear Check Read/Write */
522 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
523 writel(0xFF777713, MDP_INTR_CLEAR);
524 writel(0x00000000, MDP_INTR_EN);
525 }
526
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700527 writel(0x00000000, MDP_INTR_EN);
528
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300529 return NO_ERROR;
530}