blob: e13e441e5020e001ba4e03dbe6ddfe425d639e8d [file] [log] [blame]
Gaurav Nebhwanie0e4ed92016-03-21 12:52:28 +05301/* Copyright (c) 2014-2016, The Linux Foundation. All rights reserved.
Joonwoo Park8ef69192014-06-09 16:54:15 -07002
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation. nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
Channagoud Kadabi4517eb12015-09-02 18:43:13 -070028#include <arch/defines.h>
Joonwoo Park8ef69192014-06-09 16:54:15 -070029#include <platform/iomap.h>
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -070030#include <qusb2_phy.h>
Joonwoo Park8ef69192014-06-09 16:54:15 -070031#include <reg.h>
32#include <bits.h>
33#include <debug.h>
Veera Sundaram Sankaran00181512014-12-09 11:23:39 -080034#include <qtimer.h>
Channagoud Kadabi0a98d002015-10-07 11:57:53 -070035#include <platform.h>
Joonwoo Park8ef69192014-06-09 16:54:15 -070036
Channagoud Kadabi12b96932014-09-23 15:18:11 -070037__WEAK int platform_is_msm8994()
38{
39 return 0;
40}
41
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -070042__WEAK int platform_is_msm8996()
43{
44 return 0;
45}
46
Parth Dixitadf539f2016-09-16 23:26:16 +053047__WEAK int platform_is_msm8996sg()
48{
49 return 0;
50}
51
Channagoud Kadabi0a98d002015-10-07 11:57:53 -070052__WEAK int platform_is_mdmcalifornium()
53{
54 return 0;
55}
56
Gaurav Nebhwanie0e4ed92016-03-21 12:52:28 +053057__WEAK int platform_is_msm8953()
58{
59 return 0;
60}
61
Runmin Wangdc8e9732016-10-06 11:14:08 -070062__WEAK int platform_is_sdxhedgehog()
63{
64 return 0;
65}
66
Joonwoo Park8ef69192014-06-09 16:54:15 -070067void qusb2_phy_reset(void)
68{
69 uint32_t val;
Channagoud Kadabid1e2cc22015-08-13 12:48:37 -070070 /* Default tune value */
71 uint8_t tune2 = 0xB3;
Channagoud Kadabi0a98d002015-10-07 11:57:53 -070072 int retry = 100;
73 int se_clock = 1;
Runmin Wangdc8e9732016-10-06 11:14:08 -070074 int status_reg = 0;
Joonwoo Park8ef69192014-06-09 16:54:15 -070075
Channagoud Kadabid33824f2015-09-24 15:17:53 -070076 /* Disable the ref clock before phy reset */
77#if GCC_RX2_USB2_CLKREF_EN
78 writel((readl(GCC_RX2_USB2_CLKREF_EN) & ~0x1), GCC_RX2_USB2_CLKREF_EN);
79 dmb();
80#endif
Joonwoo Park8ef69192014-06-09 16:54:15 -070081 /* Block Reset */
82 val = readl(GCC_QUSB2_PHY_BCR) | BIT(0);
83 writel(val, GCC_QUSB2_PHY_BCR);
84 udelay(10);
85 writel(val & ~BIT(0), GCC_QUSB2_PHY_BCR);
86
Channagoud Kadabi4517eb12015-09-02 18:43:13 -070087 /* configure the abh2 phy to wait state */
88 writel(0x11, PERIPH_SS_AHB2PHY_TOP_CFG);
89 dmb();
90
Tanya Finkele7aa4272014-08-08 23:41:34 +030091 /* set CLAMP_N_EN and stay with disabled USB PHY */
92 writel(0x23, QUSB2PHY_PORT_POWERDOWN);
93
Gaurav Nebhwanie0e4ed92016-03-21 12:52:28 +053094 if (platform_is_msm8996() || platform_is_mdmcalifornium() || platform_is_msm8953())
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -070095 {
Parth Dixitadf539f2016-09-16 23:26:16 +053096 if(platform_is_msm8996sg())
97 writel(0xD0, QUSB2PHY_PORT_TUNE1);
98 else
99 writel(0xF8, QUSB2PHY_PORT_TUNE1);
100
Channagoud Kadabid1e2cc22015-08-13 12:48:37 -0700101 /* Upper nibble of tune2 register should be updated based on the fuse value.
102 * Read the bits 21..24 from fuse and update the upper nibble with this value
103 */
104#if QFPROM_CORR_CALIB_ROW12_MSB
105 uint8_t fuse_val = (readl(QFPROM_CORR_CALIB_ROW12_MSB) & 0x1E00000) >> 21;
106 /* If fuse value is non zero then update the upper nibble with the fuse value
107 * otherwise use the default value
108 */
109 if (fuse_val)
110 tune2 = (tune2 & 0x0f) | (fuse_val << 4);
111#endif
112 writel(tune2, QUSB2PHY_PORT_TUNE2);
Channagoud Kadabif0d9ef02015-09-24 14:52:02 -0700113 writel(0x83, QUSB2PHY_PORT_TUNE3);
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700114 writel(0xC0, QUSB2PHY_PORT_TUNE4);
Parth Dixitadf539f2016-09-16 23:26:16 +0530115 if(platform_is_msm8996sg())
116 writel(0x02, QUSB2PHY_PORT_TUNE5);
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700117 writel(0x30, QUSB2PHY_PLL_TUNE);
118 writel(0x79, QUSB2PHY_PLL_USER_CTL1);
119 writel(0x21, QUSB2PHY_PLL_USER_CTL2);
120 writel(0x14, QUSB2PHY_PORT_TEST2);
Channagoud Kadabif0d9ef02015-09-24 14:52:02 -0700121 writel(0x9F, QUSB2PHY_PLL_AUTOPGM_CTL1);
122 writel(0x00, QUSB2PHY_PLL_PWR_CTL);
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700123 }
Runmin Wangdc8e9732016-10-06 11:14:08 -0700124 else if (platform_is_sdxhedgehog())
125 {
126 writel(0x13, QUSB2PHY_PLL_ANALOG_CONTROLS_TWO_SDXHEDGEHOG);
127 writel(0x7C, QUSB2PHY_PLL_CLOCK_INVERTERS_SDXHEDGEHOG);
128 writel(0x80, QUSB2PHY_PLL_CMODE_SDXHEDGEHOG);
129 writel(0x0a, QUSB2PHY_PLL_LOCK_DELAY_SDXHEDGEHOG);
130 writel(0xa5, QUSB2PHY_TUNE1_SDXHEDGEHOG);
131 writel(0x09, QUSB2PHY_TUNE2_SDXHEDGEHOG);
132 writel(0x00, QUSB2PHY_IMP_CTRL1_SDXHEDGEHOG);
133 writel(0x22, QUSB2PHY_PWR_CTRL1_SDXHEDGEHOG);
134 }
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700135 else
136 {
137 /* Set HS impedance to 42ohms */
138 writel(0xA0, QUSB2PHY_PORT_TUNE1);
Tanya Finkele7aa4272014-08-08 23:41:34 +0300139
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700140 /* Set TX current to 19mA, TX SR and TX bias current to 1, 1 */
141 writel(0xA5, QUSB2PHY_PORT_TUNE2);
Tanya Finkele7aa4272014-08-08 23:41:34 +0300142
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700143 /* Increase autocalibration bias circuit settling time
144 * and enable utocalibration */
145 writel(0x81, QUSB2PHY_PORT_TUNE3);
Tanya Finkele7aa4272014-08-08 23:41:34 +0300146
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700147 writel(0x85, QUSB2PHY_PORT_TUNE4);
148 }
149
Tanya Finkele7aa4272014-08-08 23:41:34 +0300150 /* Enable ULPI mode */
Channagoud Kadabi12b96932014-09-23 15:18:11 -0700151 if (platform_is_msm8994())
152 writel(0x0, QUSB2PHY_PORT_UTMI_CTRL2);
Channagoud Kadabid33824f2015-09-24 15:17:53 -0700153
Runmin Wangdc8e9732016-10-06 11:14:08 -0700154 /* set CLAMP_N_EN and USB PHY is enabled*/
155 if (platform_is_sdxhedgehog()){
156 writel(0x22, QUSB2PHY_PWR_CTRL1_SDXHEDGEHOG);
157 writel(0x04, QUSB2PHY_DEBUG_CTRL2_SDXHEDGEHOG);
158 udelay(88);
159 }
160 else{
161 writel(0x22, QUSB2PHY_PORT_POWERDOWN);
162 udelay(150);
163 }
Channagoud Kadabie80224a2015-10-15 21:55:07 -0700164 /* TCSR register bit 0 indicates whether single ended clock
165 * or differential clock configuration is enabled. Based on the
166 * configuration set the PLL_TEST register.
167 */
168#if TCSR_PHY_CLK_SCHEME_SEL
169 se_clock = readl(TCSR_PHY_CLK_SCHEME_SEL) & 0x1;
Channagoud Kadabid33824f2015-09-24 15:17:53 -0700170#endif
Channagoud Kadabie80224a2015-10-15 21:55:07 -0700171 /* By default consider differential clock configuration and if TCSR
172 * register bit 0 is not set then use single ended setting
173 */
174 if (se_clock)
175 {
176 writel(0x80, QUSB2PHY_PLL_TEST);
177 }
178 else
179 {
180 /* turn the ref clock on for differential clocks */
181#if GCC_RX2_USB2_CLKREF_EN
182 writel((readl(GCC_RX2_USB2_CLKREF_EN) | 0x1), GCC_RX2_USB2_CLKREF_EN);
183 dmb();
184#endif
185 }
186 udelay(100);
Channagoud Kadabi0a98d002015-10-07 11:57:53 -0700187
188 /* Check PLL status */
Runmin Wangdc8e9732016-10-06 11:14:08 -0700189 if (platform_is_sdxhedgehog()){
190 status_reg = QUSB2PHY_DEBUG_STAT5_SDXHEDGEHOG;
191 }
192 else{
193 status_reg = QUSB2PHY_PLL_STATUS;
194 }
195
196 while (!(readl(status_reg) & QUSB2PHY_PLL_LOCK))
Channagoud Kadabi0a98d002015-10-07 11:57:53 -0700197 {
198 retry--;
Channagoud Kadabi0a98d002015-10-07 11:57:53 -0700199 if (!retry)
200 {
201 dprintf(CRITICAL, "QUSB2PHY failed to lock: %d", readl(QUSB2PHY_PLL_STATUS));
202 break;
203 }
Channagoud Kadabie80224a2015-10-15 21:55:07 -0700204 /* As per recommendation form hw team wait for 5 us before reading the status */
205 udelay(5);
Channagoud Kadabi0a98d002015-10-07 11:57:53 -0700206 }
Joonwoo Park8ef69192014-06-09 16:54:15 -0700207}