blob: 14e1df7e1fe3d6cb84bec2fa277237fe1cc8fb1a [file] [log] [blame]
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -08001/* Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <platform/irqs.h>
32#include <platform/gpio.h>
33#include <reg.h>
34#include <target.h>
35#include <platform.h>
36#include <dload_util.h>
37#include <uart_dm.h>
38#include <mmc.h>
39#include <spmi.h>
40#include <board.h>
41#include <smem.h>
42#include <baseband.h>
43#include <dev/keys.h>
44#include <pm8x41.h>
45#include <crypto5_wrapper.h>
46#include <hsusb.h>
47#include <clock.h>
48#include <partition_parser.h>
49#include <scm.h>
50#include <platform/clock.h>
51#include <platform/gpio.h>
52#include <platform/timer.h>
53#include <stdlib.h>
54#include <ufs.h>
Sundarajan Srinivasand598b122014-03-21 17:33:29 -070055#include <boot_device.h>
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -070056#include <qmp_phy.h>
Joonwoo Park8b309972014-06-09 16:58:38 -070057#include <qusb2_phy.h>
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -070058#include <rpm-smd.h>
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080059
Channagoud Kadabi27ff9342014-06-16 11:19:29 -070060#define CE_INSTANCE 2
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -070061#define CE_EE 1
62#define CE_FIFO_SIZE 64
63#define CE_READ_PIPE 3
64#define CE_WRITE_PIPE 2
65#define CE_READ_PIPE_LOCK_GRP 0
66#define CE_WRITE_PIPE_LOCK_GRP 0
67#define CE_ARRAY_SIZE 20
68
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080069#define PMIC_ARB_CHANNEL_NUM 0
70#define PMIC_ARB_OWNER_ID 0
71
72#define FASTBOOT_MODE 0x77665500
73
74#define BOOT_DEVICE_MASK(val) ((val & 0x3E) >>1)
Aparna Mallavarapu965fac92014-08-04 22:45:01 +053075#define PMIC_WLED_SLAVE_ID 3
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080076
Channagoud Kadabie804d642014-08-20 17:43:57 -070077static void set_sdc_power_ctrl(uint8_t slot);
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -080078static uint32_t mmc_pwrctl_base[] =
79 { MSM_SDC1_BASE, MSM_SDC2_BASE };
80
81static uint32_t mmc_sdhci_base[] =
82 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
83
84static uint32_t mmc_sdc_pwrctl_irq[] =
85 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
86
87struct mmc_device *dev;
88struct ufs_dev ufs_device;
89
90extern void ulpi_write(unsigned val, unsigned reg);
91
92void target_early_init(void)
93{
94#if WITH_DEBUG_UART
95 uart_dm_init(2, 0, BLSP1_UART1_BASE);
96#endif
97}
98
99/* Return 1 if vol_up pressed */
100static int target_volume_up()
101{
102 uint8_t status = 0;
103 struct pm8x41_gpio gpio;
104
105 /* Configure the GPIO */
106 gpio.direction = PM_GPIO_DIR_IN;
107 gpio.function = 0;
108 gpio.pull = PM_GPIO_PULL_UP_30;
109 gpio.vin_sel = 2;
110
111 pm8x41_gpio_config(3, &gpio);
112
113 /* Wait for the pmic gpio config to take effect */
114 thread_sleep(1);
115
116 /* Get status of P_GPIO_5 */
117 pm8x41_gpio_get(3, &status);
118
119 return !status; /* active low */
120}
121
122/* Return 1 if vol_down pressed */
123uint32_t target_volume_down()
124{
125 return pm8x41_resin_status();
126}
127
128static void target_keystatus()
129{
130 keys_init();
131
132 if(target_volume_down())
133 keys_post_event(KEY_VOLUMEDOWN, 1);
134
135 if(target_volume_up())
136 keys_post_event(KEY_VOLUMEUP, 1);
137}
138
139void target_uninit(void)
140{
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700141 if (platform_boot_dev_isemmc())
Channagoud Kadabid6a45ea2014-06-02 21:12:51 -0700142 {
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800143 mmc_put_card_to_sleep(dev);
Channagoud Kadabid6a45ea2014-06-02 21:12:51 -0700144 /* Disable HC mode before jumping to kernel */
145 sdhci_mode_disable(&dev->host);
146 }
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700147
148 if (crypto_initialized())
149 crypto_eng_cleanup();
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -0700150
151 rpm_smd_uninit();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800152}
153
154/* Do target specific usb initialization */
155void target_usb_init(void)
156{
157 uint32_t val;
158
Sundarajan Srinivasan0ebf2fc2014-04-23 16:45:18 -0700159 if(board_hardware_id() == HW_PLATFORM_DRAGON)
160 {
161 /* Select the QUSB2 PHY */
162 writel(0x1, USB2_PHY_SEL);
163
Joonwoo Park8b309972014-06-09 16:58:38 -0700164 qusb2_phy_reset();
Sundarajan Srinivasan0ebf2fc2014-04-23 16:45:18 -0700165 }
166
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800167 /* Enable sess_vld */
168 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
169 writel(val, USB_GENCONFIG_2);
170
171 /* Enable external vbus configuration in the LINK */
172 val = readl(USB_USBCMD);
173 val |= SESS_VLD_CTRL;
174 writel(val, USB_USBCMD);
175}
176
177void target_usb_stop(void)
178{
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800179}
180
Channagoud Kadabie804d642014-08-20 17:43:57 -0700181static void set_sdc_power_ctrl(uint8_t slot)
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800182{
Channagoud Kadabie804d642014-08-20 17:43:57 -0700183 uint32_t reg = 0;
184
185 if (slot == 0x1)
186 reg = SDC1_HDRV_PULL_CTL;
187 else if (slot == 0x2)
188 reg = SDC2_HDRV_PULL_CTL;
189
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800190 /* Drive strength configs for sdc pins */
191 struct tlmm_cfgs sdc1_hdrv_cfg[] =
192 {
Channagoud Kadabie804d642014-08-20 17:43:57 -0700193 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, reg },
194 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, reg },
195 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, reg },
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800196 };
197
198 /* Pull configs for sdc pins */
199 struct tlmm_cfgs sdc1_pull_cfg[] =
200 {
Channagoud Kadabie804d642014-08-20 17:43:57 -0700201 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, reg },
202 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, reg },
203 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, reg },
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800204 };
205
Channagoud Kadabi95717152014-06-04 17:59:29 -0700206 struct tlmm_cfgs sdc1_rclk_cfg[] =
207 {
Channagoud Kadabie804d642014-08-20 17:43:57 -0700208 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, reg },
Channagoud Kadabi95717152014-06-04 17:59:29 -0700209 };
210
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800211 /* Set the drive strength & pull control values */
212 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
213 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
Channagoud Kadabi95717152014-06-04 17:59:29 -0700214 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800215}
216
217void target_sdc_init()
218{
Channagoud Kadabia66a6f22014-05-28 17:19:44 -0700219 struct mmc_config_data config = {0};
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800220
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800221 config.bus_width = DATA_BUS_WIDTH_8BIT;
222 config.max_clk_rate = MMC_CLK_192MHZ;
223
224 /* Try slot 1*/
225 config.slot = 1;
226 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
227 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
228 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
Channagoud Kadabi6b3a9982014-06-05 12:59:46 -0700229 config.hs400_support = 1;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800230
Channagoud Kadabie804d642014-08-20 17:43:57 -0700231 /* Set drive strength & pull ctrl values */
232 set_sdc_power_ctrl(config.slot);
233
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800234 if (!(dev = mmc_init(&config)))
235 {
236 /* Try slot 2 */
237 config.slot = 2;
238 config.max_clk_rate = MMC_CLK_200MHZ;
239 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
240 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
241 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
242
Channagoud Kadabie804d642014-08-20 17:43:57 -0700243 /* Set drive strength & pull ctrl values */
244 set_sdc_power_ctrl(config.slot);
245
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800246 if (!(dev = mmc_init(&config)))
247 {
248 dprintf(CRITICAL, "mmc init failed!");
249 ASSERT(0);
250 }
251 }
252}
253
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800254void *target_mmc_device()
255{
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700256 if (platform_boot_dev_isemmc())
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800257 return (void *) dev;
258 else
259 return (void *) &ufs_device;
260}
261
262void target_init(void)
263{
264 dprintf(INFO, "target_init()\n");
265
266 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
267
268 target_keystatus();
269
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700270
271 if (target_use_signed_kernel())
272 target_crypto_init_params();
273
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700274 platform_read_boot_config();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800275
Sundarajan Srinivasand598b122014-03-21 17:33:29 -0700276 if (platform_boot_dev_isemmc())
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800277 {
278 target_sdc_init();
279 }
280 else
281 {
282 ufs_device.base = UFS_BASE;
283 ufs_init(&ufs_device);
284 }
285
286 /* Storage initialization is complete, read the partition table info */
287 if (partition_read_table())
288 {
289 dprintf(CRITICAL, "Error reading the partition table info\n");
290 ASSERT(0);
291 }
Sundarajan Srinivasan19b95c72014-07-24 16:37:04 -0700292
293 rpm_smd_init();
Aparna Mallavarapu965fac92014-08-04 22:45:01 +0530294
295 /* QPNP WLED init for display backlight */
296 pm8x41_wled_config_slave_id(PMIC_WLED_SLAVE_ID);
297 qpnp_wled_init();
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800298}
299
300unsigned board_machtype(void)
301{
302 return LINUX_MACHTYPE_UNKNOWN;
303}
304
305/* Detect the target type */
306void target_detect(struct board_data *board)
307{
308 /* This is filled from board.c */
309}
310
Dhaval Patel019057a2014-08-12 13:52:25 -0700311/* Returns 1 if target supports continuous splash screen. */
312int target_cont_splash_screen()
313{
314 switch(board_hardware_id())
315 {
316 case HW_PLATFORM_SURF:
317 case HW_PLATFORM_MTP:
318 case HW_PLATFORM_FLUID:
319 dprintf(SPEW, "Target_cont_splash=1\n");
320 return 1;
321 default:
322 dprintf(SPEW, "Target_cont_splash=0\n");
323 return 0;
324 }
325}
326
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800327/* Detect the modem type */
328void target_baseband_detect(struct board_data *board)
329{
330 uint32_t platform;
331
332 platform = board->platform;
333
334 switch(platform) {
Channagoud Kadabi44ea30d2014-04-14 13:59:42 -0700335 case MSM8994:
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800336 board->baseband = BASEBAND_MSM;
337 break;
Channagoud Kadabi30ef4452014-07-12 13:03:30 -0700338 case APQ8094:
339 board->baseband = BASEBAND_APQ;
340 break;
Channagoud Kadabi0f3a4f72014-02-06 13:22:07 -0800341 default:
342 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
343 ASSERT(0);
344 };
345}
346unsigned target_baseband()
347{
348 return board_baseband();
349}
350
351void target_serialno(unsigned char *buf)
352{
353 unsigned int serialno;
354 if (target_is_emmc_boot()) {
355 serialno = mmc_get_psn();
356 snprintf((char *)buf, 13, "%x", serialno);
357 }
358}
359
360unsigned check_reboot_mode(void)
361{
362 uint32_t restart_reason = 0;
363 uint32_t restart_reason_addr;
364
365 restart_reason_addr = RESTART_REASON_ADDR;
366
367 /* Read reboot reason and scrub it */
368 restart_reason = readl(restart_reason_addr);
369 writel(0x00, restart_reason_addr);
370
371 return restart_reason;
372}
373
374void reboot_device(unsigned reboot_reason)
375{
376 uint8_t reset_type = 0;
377
378 /* Write the reboot reason */
379 writel(reboot_reason, RESTART_REASON_ADDR);
380
381 if(reboot_reason == FASTBOOT_MODE)
382 reset_type = PON_PSHOLD_WARM_RESET;
383 else
384 reset_type = PON_PSHOLD_HARD_RESET;
385
386 pm8x41_reset_configure(reset_type);
387
388 /* Drop PS_HOLD for MSM */
389 writel(0x00, MPM2_MPM_PS_HOLD);
390
391 mdelay(5000);
392
393 dprintf(CRITICAL, "Rebooting failed\n");
394}
395
396int emmc_recovery_init(void)
397{
398 return _emmc_recovery_init();
399}
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700400
401target_usb_iface_t* target_usb30_init()
402{
403 target_usb_iface_t *t_usb_iface;
404
405 t_usb_iface = calloc(1, sizeof(target_usb_iface_t));
406 ASSERT(t_usb_iface);
407
408 t_usb_iface->mux_config = target_usb_phy_mux_configure;
409 t_usb_iface->phy_init = usb30_qmp_phy_init;
410 t_usb_iface->phy_reset = usb30_qmp_phy_reset;
411 t_usb_iface->clock_init = clock_usb30_init;
412 t_usb_iface->vbus_override = 1;
413
414 return t_usb_iface;
415}
416
417/* identify the usb controller to be used for the target */
418const char * target_usb_controller()
419{
Tanya Finkel90abab72014-07-30 09:55:23 +0300420 if(board_hardware_id() == HW_PLATFORM_DRAGON)
421 return "ci";
Channagoud Kadabi3dcc4ed2014-04-10 14:59:41 -0700422 return "dwc";
423}
424
425/* mux hs phy to route to dwc controller */
426static void phy_mux_configure_with_tcsr()
427{
428 /* As per the hardware team, set the mux for snps controller */
429 RMWREG32(TCSR_PHSS_USB2_PHY_SEL, 0x0, 0x1, 0x1);
430}
431
432/* configure hs phy mux if using dwc controller */
433void target_usb_phy_mux_configure(void)
434{
435 if(!strcmp(target_usb_controller(), "dwc"))
436 {
437 phy_mux_configure_with_tcsr();
438 }
439}
Channagoud Kadabi3c2be1c2014-06-01 18:59:21 -0700440
441uint32_t target_override_pll()
442{
443 return 1;
444}
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700445
446/* Set up params for h/w CE. */
447void target_crypto_init_params()
448{
449 struct crypto_init_params ce_params;
450
451 /* Set up base addresses and instance. */
452 ce_params.crypto_instance = CE_INSTANCE;
Channagoud Kadabi27ff9342014-06-16 11:19:29 -0700453 ce_params.crypto_base = MSM_CE2_BASE;
454 ce_params.bam_base = MSM_CE2_BAM_BASE;
Channagoud Kadabi4b93fd32014-06-04 17:28:03 -0700455
456 /* Set up BAM config. */
457 ce_params.bam_ee = CE_EE;
458 ce_params.pipes.read_pipe = CE_READ_PIPE;
459 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
460 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
461 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
462
463 /* Assign buffer sizes. */
464 ce_params.num_ce = CE_ARRAY_SIZE;
465 ce_params.read_fifo_size = CE_FIFO_SIZE;
466 ce_params.write_fifo_size = CE_FIFO_SIZE;
467
468 /* BAM is initialized by TZ for this platform.
469 * Do not do it again as the initialization address space
470 * is locked.
471 */
472 ce_params.do_bam_init = 0;
473
474 crypto_init_params(&ce_params);
475}
476
477crypto_engine_type board_ce_type(void)
478{
479 return CRYPTO_ENGINE_TYPE_HW;
480}
Channagoud Kadabi84f860f2014-07-01 15:46:09 -0700481
482void shutdown_device()
483{
484 dprintf(CRITICAL, "Going down for shutdown.\n");
485
486 /* Configure PMIC for shutdown. */
487 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
488
489 /* Drop PS_HOLD for MSM */
490 writel(0x00, MPM2_MPM_PS_HOLD);
491
492 mdelay(5000);
493
494 dprintf(CRITICAL, "Shutdown failed\n");
495
496 ASSERT(0);
497}
Sundarajan Srinivasancd3bb3c2014-07-23 12:25:44 -0700498
499void target_fastboot_init(void)
500{
501 /* We are entering fastboot mode, so read partition table */
502 mmc_read_partition_table(1);
503}