blob: 8b68ca02c5bea0afa0f39361ee73aff62a0b6132 [file] [log] [blame]
Dhaval Patelfab2ec02014-01-03 17:33:39 -08001/* Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions
5 * are met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above copyright
9 * notice, this list of conditions and the following disclaimer in
10 * the documentation and/or other materials provided with the
11 * distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
19 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
20 * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
23 * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
26 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 * SUCH DAMAGE.
28 */
29
30#ifndef _PLATFORM_MSM_SHARED_MDP_5_H_
31#define _PLATFORM_MSM_SHARED_MDP_5_H_
32
33#include <msm_panel.h>
34
Siddhartha Agrawald3893392013-06-11 15:32:19 -070035#define MDP_VP_0_RGB_0_BASE REG_MDP(0x1E00)
36#define MDP_VP_0_RGB_1_BASE REG_MDP(0x2200)
37
38#define PIPE_SSPP_SRC0_ADDR 0x14
39#define PIPE_SSPP_SRC_YSTRIDE 0x24
40#define PIPE_SSPP_SRC_IMG_SIZE 0x04
41#define PIPE_SSPP_SRC_SIZE 0x00
42#define PIPE_SSPP_SRC_OUT_SIZE 0x0C
43#define PIPE_SSPP_SRC_XY 0x08
44#define PIPE_SSPP_OUT_XY 0x10
45#define PIPE_SSPP_SRC_FORMAT 0x30
46#define PIPE_SSPP_SRC_UNPACK_PATTERN 0x34
47#define PIPE_SSPP_SRC_OP_MODE 0x38
Dhaval Patel142daad2013-10-18 18:58:09 -070048#define REQPRIORITY_FIFO_WATERMARK0 0x50
49#define REQPRIORITY_FIFO_WATERMARK1 0x54
50#define REQPRIORITY_FIFO_WATERMARK2 0x58
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080051
Siddhartha Agrawald32ba682013-06-18 12:37:41 -070052#define MDP_VP_0_MIXER_0_BASE REG_MDP(0x3200)
53#define MDP_VP_0_MIXER_1_BASE REG_MDP(0x3600)
54
55#define LAYER_0_OUT_SIZE 0x04
56#define LAYER_0_OP_MODE 0x00
57#define LAYER_0_BORDER_COLOR_0 0x08
58#define LAYER_0_BLEND_OP 0x20
59#define LAYER_0_BLEND0_FG_ALPHA 0x24
60#define LAYER_1_BLEND_OP 0x50
61#define LAYER_1_BLEND0_FG_ALPHA 0x54
62#define LAYER_2_BLEND_OP 0x80
63#define LAYER_2_BLEND0_FG_ALPHA 0x84
64#define LAYER_3_BLEND_OP 0xB0
65#define LAYER_3_BLEND0_FG_ALPHA 0xB4
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080066
Ujwal Patel00e19852013-12-18 20:40:38 -080067/* HW Revisions for different MDSS targets */
68#define MDSS_GET_MAJOR(rev) ((rev) >> 28)
69#define MDSS_GET_MINOR(rev) (((rev) >> 16) & 0xFFF)
70#define MDSS_GET_STEP(rev) ((rev) & 0xFFFF)
71#define MDSS_GET_MAJOR_MINOR(rev) ((rev) >> 16)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080072
Ujwal Patel00e19852013-12-18 20:40:38 -080073#define MDSS_IS_MAJOR_MINOR_MATCHING(a, b) \
74 (MDSS_GET_MAJOR_MINOR((a)) == MDSS_GET_MAJOR_MINOR((b)))
75
76#define MDSS_MDP_REV(major, minor, step) \
77 ((((major) & 0x000F) << 28) | \
78 (((minor) & 0x0FFF) << 16) | \
79 ((step) & 0xFFFF))
80
81#define MDSS_MDP_HW_REV_100 MDSS_MDP_REV(1, 0, 0) /* 8974 v1.0 */
82#define MDSS_MDP_HW_REV_101 MDSS_MDP_REV(1, 1, 0) /* 8x26 v1.0 */
83#define MDSS_MDP_HW_REV_101_1 MDSS_MDP_REV(1, 1, 1) /* 8x26 v2.0, 8926 v1.0 */
84#define MDSS_MDP_HW_REV_102 MDSS_MDP_REV(1, 2, 0) /* 8974 v2.0 */
85#define MDSS_MDP_HW_REV_102_1 MDSS_MDP_REV(1, 2, 1) /* 8974 v3.0 (Pro) */
86#define MDSS_MDP_HW_REV_103 MDSS_MDP_REV(1, 3, 0) /* 8084 v1.0 */
87#define MDSS_MDP_HW_REV_200 MDSS_MDP_REV(2, 0, 0) /* 8092 v1.0 */
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080088
Ujwal Patel1b52ca42013-12-18 23:32:36 -080089#define MDSS_MAX_LINE_BUF_WIDTH 2048
90
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080091#define MDP_HW_REV REG_MDP(0x0100)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080092#define MDP_INTR_EN REG_MDP(0x0110)
93#define MDP_INTR_CLEAR REG_MDP(0x0118)
94#define MDP_HIST_INTR_EN REG_MDP(0x011C)
95
96#define MDP_DISP_INTF_SEL REG_MDP(0x0104)
97#define MDP_VIDEO_INTF_UNDERFLOW_CTL REG_MDP(0x03E0)
98#define MDP_UPPER_NEW_ROI_PRIOR_RO_START REG_MDP(0x02EC)
99#define MDP_LOWER_NEW_ROI_PRIOR_TO_START REG_MDP(0x04F8)
100
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300101#define MDP_INTF_0_TIMING_ENGINE_EN REG_MDP(0x12500)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800102#define MDP_INTF_1_TIMING_ENGINE_EN REG_MDP(0x12700)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800103
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700104#define MDP_CTL_0_BASE REG_MDP(0x600)
105#define MDP_CTL_1_BASE REG_MDP(0x700)
106
107#define CTL_LAYER_0 0x00
108#define CTL_LAYER_1 0x04
109#define CTL_TOP 0x14
110#define CTL_FLUSH 0x18
111#define CTL_START 0x1C
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800112
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700113#define MDP_REG_SPLIT_DISPLAY_EN REG_MDP(0x3F4)
114#define MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL REG_MDP(0x3F8)
Dhaval Patelfab2ec02014-01-03 17:33:39 -0800115#define MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL REG_MDP(0x4F0)
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700116
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300117#define MDP_INTF_0_BASE REG_MDP(0x12500)
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700118#define MDP_INTF_1_BASE REG_MDP(0x12700)
119#define MDP_INTF_2_BASE REG_MDP(0x12900)
120
121#define MDP_HSYNC_CTL 0x08
122#define MDP_VSYNC_PERIOD_F0 0x0C
123#define MDP_VSYNC_PERIOD_F1 0x10
124#define MDP_VSYNC_PULSE_WIDTH_F0 0x14
125#define MDP_VSYNC_PULSE_WIDTH_F1 0x18
126#define MDP_DISPLAY_HCTL 0x3C
127#define MDP_DISPLAY_V_START_F0 0x1C
128#define MDP_DISPLAY_V_START_F1 0x20
129#define MDP_DISPLAY_V_END_F0 0x24
130#define MDP_DISPLAY_V_END_F1 0x28
131#define MDP_ACTIVE_HCTL 0x40
132#define MDP_ACTIVE_V_START_F0 0x2C
133#define MDP_ACTIVE_V_START_F1 0x30
134#define MDP_ACTIVE_V_END_F0 0x34
135#define MDP_ACTIVE_V_END_F1 0x38
136#define MDP_UNDERFFLOW_COLOR 0x48
137#define MDP_PANEL_FORMAT 0x90
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800138
139#define MDP_CLK_CTRL0 REG_MDP(0x03AC)
140#define MDP_CLK_CTRL1 REG_MDP(0x03B4)
141#define MDP_CLK_CTRL2 REG_MDP(0x03BC)
142#define MDP_CLK_CTRL3 REG_MDP(0x04A8)
143#define MDP_CLK_CTRL4 REG_MDP(0x04B0)
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700144#define MDP_CLK_CTRL5 REG_MDP(0x04B8)
Dhaval Patel7e39ae02013-10-25 10:30:48 -0700145#define MDP_CLK_CTRL6 REG_MDP(0x03C4)
146#define MDP_CLK_CTRL7 REG_MDP(0x04D0)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800147
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800148#define MMSS_MDP_SMP_ALLOC_W_BASE REG_MDP(0x0180)
149#define MMSS_MDP_SMP_ALLOC_R_BASE REG_MDP(0x0230)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800150
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700151#define MDP_QOS_REMAPPER_CLASS_0 REG_MDP(0x02E0)
Dhaval Patel7e39ae02013-10-25 10:30:48 -0700152#define MDP_QOS_REMAPPER_CLASS_1 REG_MDP(0x02E4)
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700153
Siddhartha Agrawal8d690822013-01-28 12:18:58 -0800154#define VBIF_VBIF_DDR_FORCE_CLK_ON REG_MDP(0x24004)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800155#define VBIF_VBIF_DDR_OUT_MAX_BURST REG_MDP(0x240D8)
Siddhartha Agrawalf058d622013-01-28 16:21:03 -0800156#define VBIF_VBIF_DDR_ARB_CTRL REG_MDP(0x240F0)
157#define VBIF_VBIF_DDR_RND_RBN_QOS_ARB REG_MDP(0x24124)
158#define VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0 REG_MDP(0x24160)
159#define VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1 REG_MDP(0x24164)
160#define VBIF_VBIF_DDR_OUT_AOOO_AXI_EN REG_MDP(0x24178)
161#define VBIF_VBIF_DDR_OUT_AX_AOOO REG_MDP(0x2417C)
Dhaval Patel7e39ae02013-10-25 10:30:48 -0700162#define VBIF_VBIF_IN_RD_LIM_CONF0 REG_MDP(0x240B0)
163#define VBIF_VBIF_IN_RD_LIM_CONF1 REG_MDP(0x240B4)
164#define VBIF_VBIF_IN_RD_LIM_CONF2 REG_MDP(0x240B8)
165#define VBIF_VBIF_IN_RD_LIM_CONF3 REG_MDP(0x240BC)
166#define VBIF_VBIF_IN_WR_LIM_CONF0 REG_MDP(0x240C0)
167#define VBIF_VBIF_IN_WR_LIM_CONF1 REG_MDP(0x240C4)
168#define VBIF_VBIF_IN_WR_LIM_CONF2 REG_MDP(0x240C8)
169#define VBIF_VBIF_IN_WR_LIM_CONF3 REG_MDP(0x240CC)
170#define VBIF_VBIF_ABIT_SHORT REG_MDP(0x24070)
171#define VBIF_VBIF_ABIT_SHORT_CONF REG_MDP(0x24074)
172#define VBIF_VBIF_GATE_OFF_WRREQ_EN REG_MDP(0x240A8)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800173
174void mdp_set_revision(int rev);
175int mdp_get_revision();
176int mdp_dsi_video_config(struct msm_panel_info *pinfo, struct fbcon_config *fb);
177int mipi_dsi_cmd_config(struct fbcon_config mipi_fb_cfg,
178 unsigned short num_of_lanes);
179int mdp_dsi_video_on(void);
180int mdp_dma_on(void);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300181int mdp_edp_config(struct msm_panel_info *pinfo, struct fbcon_config *fb);
182int mdp_edp_on(void);
183int mdp_edp_off(void);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800184void mdp_disable(void);
185
186#endif