blob: 7e03e221d307fec6b271e1c8f0a939770fe52b17 [file] [log] [blame]
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001/*
2 * Driver for Atmel AT32 and AT91 SPI Controllers
3 *
4 * Copyright (C) 2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/kernel.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080012#include <linux/clk.h>
13#include <linux/module.h>
14#include <linux/platform_device.h>
15#include <linux/delay.h>
16#include <linux/dma-mapping.h>
Nicolas Ferre1ccc4042013-04-03 13:59:19 +080017#include <linux/dmaengine.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080018#include <linux/err.h>
19#include <linux/interrupt.h>
20#include <linux/spi/spi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Nicolas Ferre1ccc4042013-04-03 13:59:19 +080022#include <linux/platform_data/dma-atmel.h>
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +010023#include <linux/of.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080024
Wenyou Yangd4820b72013-03-19 15:42:15 +080025#include <linux/io.h>
26#include <linux/gpio.h>
Nicolas Ferre96106202016-11-08 18:48:52 +010027#include <linux/of_gpio.h>
Wenyou Yang5bdfd492014-03-05 09:58:49 +080028#include <linux/pinctrl/consumer.h>
Wenyou Yangce0c4ca2014-10-16 17:23:10 +080029#include <linux/pm_runtime.h>
David Brownellbb2d1c32007-02-20 13:58:19 -080030
Grant Likelyca632f52011-06-06 01:16:30 -060031/* SPI register offsets */
32#define SPI_CR 0x0000
33#define SPI_MR 0x0004
34#define SPI_RDR 0x0008
35#define SPI_TDR 0x000c
36#define SPI_SR 0x0010
37#define SPI_IER 0x0014
38#define SPI_IDR 0x0018
39#define SPI_IMR 0x001c
40#define SPI_CSR0 0x0030
41#define SPI_CSR1 0x0034
42#define SPI_CSR2 0x0038
43#define SPI_CSR3 0x003c
Cyrille Pitchen11f27642015-06-16 12:09:31 +020044#define SPI_FMR 0x0040
45#define SPI_FLR 0x0044
Wenyou Yangd4820b72013-03-19 15:42:15 +080046#define SPI_VERSION 0x00fc
Grant Likelyca632f52011-06-06 01:16:30 -060047#define SPI_RPR 0x0100
48#define SPI_RCR 0x0104
49#define SPI_TPR 0x0108
50#define SPI_TCR 0x010c
51#define SPI_RNPR 0x0110
52#define SPI_RNCR 0x0114
53#define SPI_TNPR 0x0118
54#define SPI_TNCR 0x011c
55#define SPI_PTCR 0x0120
56#define SPI_PTSR 0x0124
57
58/* Bitfields in CR */
59#define SPI_SPIEN_OFFSET 0
60#define SPI_SPIEN_SIZE 1
61#define SPI_SPIDIS_OFFSET 1
62#define SPI_SPIDIS_SIZE 1
63#define SPI_SWRST_OFFSET 7
64#define SPI_SWRST_SIZE 1
65#define SPI_LASTXFER_OFFSET 24
66#define SPI_LASTXFER_SIZE 1
Cyrille Pitchen11f27642015-06-16 12:09:31 +020067#define SPI_TXFCLR_OFFSET 16
68#define SPI_TXFCLR_SIZE 1
69#define SPI_RXFCLR_OFFSET 17
70#define SPI_RXFCLR_SIZE 1
71#define SPI_FIFOEN_OFFSET 30
72#define SPI_FIFOEN_SIZE 1
73#define SPI_FIFODIS_OFFSET 31
74#define SPI_FIFODIS_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -060075
76/* Bitfields in MR */
77#define SPI_MSTR_OFFSET 0
78#define SPI_MSTR_SIZE 1
79#define SPI_PS_OFFSET 1
80#define SPI_PS_SIZE 1
81#define SPI_PCSDEC_OFFSET 2
82#define SPI_PCSDEC_SIZE 1
83#define SPI_FDIV_OFFSET 3
84#define SPI_FDIV_SIZE 1
85#define SPI_MODFDIS_OFFSET 4
86#define SPI_MODFDIS_SIZE 1
Wenyou Yangd4820b72013-03-19 15:42:15 +080087#define SPI_WDRBT_OFFSET 5
88#define SPI_WDRBT_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -060089#define SPI_LLB_OFFSET 7
90#define SPI_LLB_SIZE 1
91#define SPI_PCS_OFFSET 16
92#define SPI_PCS_SIZE 4
93#define SPI_DLYBCS_OFFSET 24
94#define SPI_DLYBCS_SIZE 8
95
96/* Bitfields in RDR */
97#define SPI_RD_OFFSET 0
98#define SPI_RD_SIZE 16
99
100/* Bitfields in TDR */
101#define SPI_TD_OFFSET 0
102#define SPI_TD_SIZE 16
103
104/* Bitfields in SR */
105#define SPI_RDRF_OFFSET 0
106#define SPI_RDRF_SIZE 1
107#define SPI_TDRE_OFFSET 1
108#define SPI_TDRE_SIZE 1
109#define SPI_MODF_OFFSET 2
110#define SPI_MODF_SIZE 1
111#define SPI_OVRES_OFFSET 3
112#define SPI_OVRES_SIZE 1
113#define SPI_ENDRX_OFFSET 4
114#define SPI_ENDRX_SIZE 1
115#define SPI_ENDTX_OFFSET 5
116#define SPI_ENDTX_SIZE 1
117#define SPI_RXBUFF_OFFSET 6
118#define SPI_RXBUFF_SIZE 1
119#define SPI_TXBUFE_OFFSET 7
120#define SPI_TXBUFE_SIZE 1
121#define SPI_NSSR_OFFSET 8
122#define SPI_NSSR_SIZE 1
123#define SPI_TXEMPTY_OFFSET 9
124#define SPI_TXEMPTY_SIZE 1
125#define SPI_SPIENS_OFFSET 16
126#define SPI_SPIENS_SIZE 1
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200127#define SPI_TXFEF_OFFSET 24
128#define SPI_TXFEF_SIZE 1
129#define SPI_TXFFF_OFFSET 25
130#define SPI_TXFFF_SIZE 1
131#define SPI_TXFTHF_OFFSET 26
132#define SPI_TXFTHF_SIZE 1
133#define SPI_RXFEF_OFFSET 27
134#define SPI_RXFEF_SIZE 1
135#define SPI_RXFFF_OFFSET 28
136#define SPI_RXFFF_SIZE 1
137#define SPI_RXFTHF_OFFSET 29
138#define SPI_RXFTHF_SIZE 1
139#define SPI_TXFPTEF_OFFSET 30
140#define SPI_TXFPTEF_SIZE 1
141#define SPI_RXFPTEF_OFFSET 31
142#define SPI_RXFPTEF_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -0600143
144/* Bitfields in CSR0 */
145#define SPI_CPOL_OFFSET 0
146#define SPI_CPOL_SIZE 1
147#define SPI_NCPHA_OFFSET 1
148#define SPI_NCPHA_SIZE 1
149#define SPI_CSAAT_OFFSET 3
150#define SPI_CSAAT_SIZE 1
151#define SPI_BITS_OFFSET 4
152#define SPI_BITS_SIZE 4
153#define SPI_SCBR_OFFSET 8
154#define SPI_SCBR_SIZE 8
155#define SPI_DLYBS_OFFSET 16
156#define SPI_DLYBS_SIZE 8
157#define SPI_DLYBCT_OFFSET 24
158#define SPI_DLYBCT_SIZE 8
159
160/* Bitfields in RCR */
161#define SPI_RXCTR_OFFSET 0
162#define SPI_RXCTR_SIZE 16
163
164/* Bitfields in TCR */
165#define SPI_TXCTR_OFFSET 0
166#define SPI_TXCTR_SIZE 16
167
168/* Bitfields in RNCR */
169#define SPI_RXNCR_OFFSET 0
170#define SPI_RXNCR_SIZE 16
171
172/* Bitfields in TNCR */
173#define SPI_TXNCR_OFFSET 0
174#define SPI_TXNCR_SIZE 16
175
176/* Bitfields in PTCR */
177#define SPI_RXTEN_OFFSET 0
178#define SPI_RXTEN_SIZE 1
179#define SPI_RXTDIS_OFFSET 1
180#define SPI_RXTDIS_SIZE 1
181#define SPI_TXTEN_OFFSET 8
182#define SPI_TXTEN_SIZE 1
183#define SPI_TXTDIS_OFFSET 9
184#define SPI_TXTDIS_SIZE 1
185
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200186/* Bitfields in FMR */
187#define SPI_TXRDYM_OFFSET 0
188#define SPI_TXRDYM_SIZE 2
189#define SPI_RXRDYM_OFFSET 4
190#define SPI_RXRDYM_SIZE 2
191#define SPI_TXFTHRES_OFFSET 16
192#define SPI_TXFTHRES_SIZE 6
193#define SPI_RXFTHRES_OFFSET 24
194#define SPI_RXFTHRES_SIZE 6
195
196/* Bitfields in FLR */
197#define SPI_TXFL_OFFSET 0
198#define SPI_TXFL_SIZE 6
199#define SPI_RXFL_OFFSET 16
200#define SPI_RXFL_SIZE 6
201
Grant Likelyca632f52011-06-06 01:16:30 -0600202/* Constants for BITS */
203#define SPI_BITS_8_BPT 0
204#define SPI_BITS_9_BPT 1
205#define SPI_BITS_10_BPT 2
206#define SPI_BITS_11_BPT 3
207#define SPI_BITS_12_BPT 4
208#define SPI_BITS_13_BPT 5
209#define SPI_BITS_14_BPT 6
210#define SPI_BITS_15_BPT 7
211#define SPI_BITS_16_BPT 8
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200212#define SPI_ONE_DATA 0
213#define SPI_TWO_DATA 1
214#define SPI_FOUR_DATA 2
Grant Likelyca632f52011-06-06 01:16:30 -0600215
216/* Bit manipulation macros */
217#define SPI_BIT(name) \
218 (1 << SPI_##name##_OFFSET)
Sachin Kamata536d762013-09-10 17:06:27 +0530219#define SPI_BF(name, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600220 (((value) & ((1 << SPI_##name##_SIZE) - 1)) << SPI_##name##_OFFSET)
Sachin Kamata536d762013-09-10 17:06:27 +0530221#define SPI_BFEXT(name, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600222 (((value) >> SPI_##name##_OFFSET) & ((1 << SPI_##name##_SIZE) - 1))
Sachin Kamata536d762013-09-10 17:06:27 +0530223#define SPI_BFINS(name, value, old) \
224 (((old) & ~(((1 << SPI_##name##_SIZE) - 1) << SPI_##name##_OFFSET)) \
225 | SPI_BF(name, value))
Grant Likelyca632f52011-06-06 01:16:30 -0600226
227/* Register access macros */
Ben Dooksea467322015-03-18 15:53:08 +0000228#ifdef CONFIG_AVR32
Sachin Kamata536d762013-09-10 17:06:27 +0530229#define spi_readl(port, reg) \
Grant Likelyca632f52011-06-06 01:16:30 -0600230 __raw_readl((port)->regs + SPI_##reg)
Sachin Kamata536d762013-09-10 17:06:27 +0530231#define spi_writel(port, reg, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600232 __raw_writel((value), (port)->regs + SPI_##reg)
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200233
234#define spi_readw(port, reg) \
235 __raw_readw((port)->regs + SPI_##reg)
236#define spi_writew(port, reg, value) \
237 __raw_writew((value), (port)->regs + SPI_##reg)
238
239#define spi_readb(port, reg) \
240 __raw_readb((port)->regs + SPI_##reg)
241#define spi_writeb(port, reg, value) \
242 __raw_writeb((value), (port)->regs + SPI_##reg)
Ben Dooksea467322015-03-18 15:53:08 +0000243#else
244#define spi_readl(port, reg) \
245 readl_relaxed((port)->regs + SPI_##reg)
246#define spi_writel(port, reg, value) \
247 writel_relaxed((value), (port)->regs + SPI_##reg)
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200248
249#define spi_readw(port, reg) \
250 readw_relaxed((port)->regs + SPI_##reg)
251#define spi_writew(port, reg, value) \
252 writew_relaxed((value), (port)->regs + SPI_##reg)
253
254#define spi_readb(port, reg) \
255 readb_relaxed((port)->regs + SPI_##reg)
256#define spi_writeb(port, reg, value) \
257 writeb_relaxed((value), (port)->regs + SPI_##reg)
Ben Dooksea467322015-03-18 15:53:08 +0000258#endif
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800259/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
260 * cache operations; better heuristics consider wordsize and bitrate.
261 */
262#define DMA_MIN_BYTES 16
263
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800264#define SPI_DMA_TIMEOUT (msecs_to_jiffies(1000))
265
Wenyou Yangce0c4ca2014-10-16 17:23:10 +0800266#define AUTOSUSPEND_TIMEOUT 2000
267
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800268struct atmel_spi_dma {
269 struct dma_chan *chan_rx;
270 struct dma_chan *chan_tx;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800271 struct dma_async_tx_descriptor *data_desc_rx;
272 struct dma_async_tx_descriptor *data_desc_tx;
273
274 struct at_dma_slave dma_slave;
275};
276
Wenyou Yangd4820b72013-03-19 15:42:15 +0800277struct atmel_spi_caps {
278 bool is_spi2;
279 bool has_wdrbt;
280 bool has_dma_support;
281};
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800282
283/*
284 * The core SPI transfer engine just talks to a register bank to set up
285 * DMA transfers; transfer queue progress is driven by IRQs. The clock
286 * framework provides the base clock, subdivided for each spi_device.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800287 */
288struct atmel_spi {
289 spinlock_t lock;
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800290 unsigned long flags;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800291
Nicolas Ferredfab30e2013-04-03 13:57:42 +0800292 phys_addr_t phybase;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800293 void __iomem *regs;
294 int irq;
295 struct clk *clk;
296 struct platform_device *pdev;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800297
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800298 struct spi_transfer *current_transfer;
Axel Lin0c3b9742014-03-27 09:26:38 +0800299 int current_remaining_bytes;
Nicolas Ferre823cd042013-03-19 15:45:01 +0800300 int done_status;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800301
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800302 struct completion xfer_completion;
303
Wenyou Yangd4820b72013-03-19 15:42:15 +0800304 struct atmel_spi_caps caps;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800305
306 bool use_dma;
307 bool use_pdc;
Cyrille Pitchen48203032015-06-09 13:53:52 +0200308 bool use_cs_gpios;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800309 /* dmaengine data */
310 struct atmel_spi_dma dma;
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800311
312 bool keep_cs;
313 bool cs_active;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200314
315 u32 fifo_size;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800316};
317
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800318/* Controller-specific per-slave state */
319struct atmel_spi_device {
320 unsigned int npcs_pin;
321 u32 csr;
322};
323
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100324#define SPI_MAX_DMA_XFER 65535 /* true for both PDC and DMA */
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800325#define INVALID_DMA_ADDRESS 0xffffffff
326
327/*
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800328 * Version 2 of the SPI controller has
329 * - CR.LASTXFER
330 * - SPI_MR.DIV32 may become FDIV or must-be-zero (here: always zero)
331 * - SPI_SR.TXEMPTY, SPI_SR.NSSR (and corresponding irqs)
332 * - SPI_CSRx.CSAAT
333 * - SPI_CSRx.SBCR allows faster clocking
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800334 */
Wenyou Yangd4820b72013-03-19 15:42:15 +0800335static bool atmel_spi_is_v2(struct atmel_spi *as)
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800336{
Wenyou Yangd4820b72013-03-19 15:42:15 +0800337 return as->caps.is_spi2;
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800338}
339
340/*
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800341 * Earlier SPI controllers (e.g. on at91rm9200) have a design bug whereby
342 * they assume that spi slave device state will not change on deselect, so
David Brownelldefbd3b2007-07-17 04:04:08 -0700343 * that automagic deselection is OK. ("NPCSx rises if no data is to be
344 * transmitted") Not so! Workaround uses nCSx pins as GPIOs; or newer
345 * controllers have CSAAT and friends.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800346 *
David Brownelldefbd3b2007-07-17 04:04:08 -0700347 * Since the CSAAT functionality is a bit weird on newer controllers as
348 * well, we use GPIO to control nCSx pins on all controllers, updating
349 * MR.PCS to avoid confusing the controller. Using GPIOs also lets us
350 * support active-high chipselects despite the controller's belief that
351 * only active-low devices/systems exists.
352 *
353 * However, at91rm9200 has a second erratum whereby nCS0 doesn't work
354 * right when driven with GPIO. ("Mode Fault does not allow more than one
355 * Master on Chip Select 0.") No workaround exists for that ... so for
356 * nCS0 on that chip, we (a) don't use the GPIO, (b) can't support CS_HIGH,
357 * and (c) will trigger that first erratum in some cases.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800358 */
359
David Brownelldefbd3b2007-07-17 04:04:08 -0700360static void cs_activate(struct atmel_spi *as, struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800361{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800362 struct atmel_spi_device *asd = spi->controller_state;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800363 unsigned active = spi->mode & SPI_CS_HIGH;
David Brownelldefbd3b2007-07-17 04:04:08 -0700364 u32 mr;
Atsushi Nemotof6febcc2008-02-23 15:23:39 -0800365
Wenyou Yangd4820b72013-03-19 15:42:15 +0800366 if (atmel_spi_is_v2(as)) {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800367 spi_writel(as, CSR0 + 4 * spi->chip_select, asd->csr);
368 /* For the low SPI version, there is a issue that PDC transfer
369 * on CS1,2,3 needs SPI_CSR0.BITS config as SPI_CSR1,2,3.BITS
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800370 */
371 spi_writel(as, CSR0, asd->csr);
Wenyou Yangd4820b72013-03-19 15:42:15 +0800372 if (as->caps.has_wdrbt) {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800373 spi_writel(as, MR,
374 SPI_BF(PCS, ~(0x01 << spi->chip_select))
375 | SPI_BIT(WDRBT)
376 | SPI_BIT(MODFDIS)
377 | SPI_BIT(MSTR));
Wenyou Yangd4820b72013-03-19 15:42:15 +0800378 } else {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800379 spi_writel(as, MR,
380 SPI_BF(PCS, ~(0x01 << spi->chip_select))
381 | SPI_BIT(MODFDIS)
382 | SPI_BIT(MSTR));
Wenyou Yangd4820b72013-03-19 15:42:15 +0800383 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800384
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800385 mr = spi_readl(as, MR);
Cyrille Pitchen48203032015-06-09 13:53:52 +0200386 if (as->use_cs_gpios)
387 gpio_set_value(asd->npcs_pin, active);
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800388 } else {
389 u32 cpol = (spi->mode & SPI_CPOL) ? SPI_BIT(CPOL) : 0;
390 int i;
391 u32 csr;
392
393 /* Make sure clock polarity is correct */
394 for (i = 0; i < spi->master->num_chipselect; i++) {
395 csr = spi_readl(as, CSR0 + 4 * i);
396 if ((csr ^ cpol) & SPI_BIT(CPOL))
397 spi_writel(as, CSR0 + 4 * i,
398 csr ^ SPI_BIT(CPOL));
399 }
400
401 mr = spi_readl(as, MR);
402 mr = SPI_BFINS(PCS, ~(1 << spi->chip_select), mr);
Cyrille Pitchen48203032015-06-09 13:53:52 +0200403 if (as->use_cs_gpios && spi->chip_select != 0)
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800404 gpio_set_value(asd->npcs_pin, active);
405 spi_writel(as, MR, mr);
Atsushi Nemotof6febcc2008-02-23 15:23:39 -0800406 }
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800407
David Brownelldefbd3b2007-07-17 04:04:08 -0700408 dev_dbg(&spi->dev, "activate %u%s, mr %08x\n",
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800409 asd->npcs_pin, active ? " (high)" : "",
David Brownelldefbd3b2007-07-17 04:04:08 -0700410 mr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800411}
412
David Brownelldefbd3b2007-07-17 04:04:08 -0700413static void cs_deactivate(struct atmel_spi *as, struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800414{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800415 struct atmel_spi_device *asd = spi->controller_state;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800416 unsigned active = spi->mode & SPI_CS_HIGH;
David Brownelldefbd3b2007-07-17 04:04:08 -0700417 u32 mr;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800418
David Brownelldefbd3b2007-07-17 04:04:08 -0700419 /* only deactivate *this* device; sometimes transfers to
420 * another device may be active when this routine is called.
421 */
422 mr = spi_readl(as, MR);
423 if (~SPI_BFEXT(PCS, mr) & (1 << spi->chip_select)) {
424 mr = SPI_BFINS(PCS, 0xf, mr);
425 spi_writel(as, MR, mr);
426 }
427
428 dev_dbg(&spi->dev, "DEactivate %u%s, mr %08x\n",
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800429 asd->npcs_pin, active ? " (low)" : "",
David Brownelldefbd3b2007-07-17 04:04:08 -0700430 mr);
431
Cyrille Pitchen48203032015-06-09 13:53:52 +0200432 if (!as->use_cs_gpios)
433 spi_writel(as, CR, SPI_BIT(LASTXFER));
434 else if (atmel_spi_is_v2(as) || spi->chip_select != 0)
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800435 gpio_set_value(asd->npcs_pin, !active);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800436}
437
Mark Brown6c07ef22013-07-28 14:32:27 +0100438static void atmel_spi_lock(struct atmel_spi *as) __acquires(&as->lock)
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800439{
440 spin_lock_irqsave(&as->lock, as->flags);
441}
442
Mark Brown6c07ef22013-07-28 14:32:27 +0100443static void atmel_spi_unlock(struct atmel_spi *as) __releases(&as->lock)
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800444{
445 spin_unlock_irqrestore(&as->lock, as->flags);
446}
447
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800448static inline bool atmel_spi_use_dma(struct atmel_spi *as,
449 struct spi_transfer *xfer)
450{
451 return as->use_dma && xfer->len >= DMA_MIN_BYTES;
452}
453
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100454static bool atmel_spi_can_dma(struct spi_master *master,
455 struct spi_device *spi,
456 struct spi_transfer *xfer)
457{
458 struct atmel_spi *as = spi_master_get_devdata(master);
459
460 return atmel_spi_use_dma(as, xfer);
461}
462
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800463static int atmel_spi_dma_slave_config(struct atmel_spi *as,
464 struct dma_slave_config *slave_config,
465 u8 bits_per_word)
466{
467 int err = 0;
468
469 if (bits_per_word > 8) {
470 slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
471 slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
472 } else {
473 slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
474 slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
475 }
476
477 slave_config->dst_addr = (dma_addr_t)as->phybase + SPI_TDR;
478 slave_config->src_addr = (dma_addr_t)as->phybase + SPI_RDR;
479 slave_config->src_maxburst = 1;
480 slave_config->dst_maxburst = 1;
481 slave_config->device_fc = false;
482
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200483 /*
484 * This driver uses fixed peripheral select mode (PS bit set to '0' in
485 * the Mode Register).
486 * So according to the datasheet, when FIFOs are available (and
487 * enabled), the Transmit FIFO operates in Multiple Data Mode.
488 * In this mode, up to 2 data, not 4, can be written into the Transmit
489 * Data Register in a single access.
490 * However, the first data has to be written into the lowest 16 bits and
491 * the second data into the highest 16 bits of the Transmit
492 * Data Register. For 8bit data (the most frequent case), it would
493 * require to rework tx_buf so each data would actualy fit 16 bits.
494 * So we'd rather write only one data at the time. Hence the transmit
495 * path works the same whether FIFOs are available (and enabled) or not.
496 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800497 slave_config->direction = DMA_MEM_TO_DEV;
498 if (dmaengine_slave_config(as->dma.chan_tx, slave_config)) {
499 dev_err(&as->pdev->dev,
500 "failed to configure tx dma channel\n");
501 err = -EINVAL;
502 }
503
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200504 /*
505 * This driver configures the spi controller for master mode (MSTR bit
506 * set to '1' in the Mode Register).
507 * So according to the datasheet, when FIFOs are available (and
508 * enabled), the Receive FIFO operates in Single Data Mode.
509 * So the receive path works the same whether FIFOs are available (and
510 * enabled) or not.
511 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800512 slave_config->direction = DMA_DEV_TO_MEM;
513 if (dmaengine_slave_config(as->dma.chan_rx, slave_config)) {
514 dev_err(&as->pdev->dev,
515 "failed to configure rx dma channel\n");
516 err = -EINVAL;
517 }
518
519 return err;
520}
521
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800522static int atmel_spi_configure_dma(struct atmel_spi *as)
523{
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800524 struct dma_slave_config slave_config;
Richard Genoud2f767a92013-05-31 17:01:59 +0200525 struct device *dev = &as->pdev->dev;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800526 int err;
527
Richard Genoud2f767a92013-05-31 17:01:59 +0200528 dma_cap_mask_t mask;
529 dma_cap_zero(mask);
530 dma_cap_set(DMA_SLAVE, mask);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800531
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100532 as->dma.chan_tx = dma_request_slave_channel_reason(dev, "tx");
533 if (IS_ERR(as->dma.chan_tx)) {
534 err = PTR_ERR(as->dma.chan_tx);
535 if (err == -EPROBE_DEFER) {
536 dev_warn(dev, "no DMA channel available at the moment\n");
537 return err;
538 }
Richard Genoud2f767a92013-05-31 17:01:59 +0200539 dev_err(dev,
540 "DMA TX channel not available, SPI unable to use DMA\n");
541 err = -EBUSY;
542 goto error;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800543 }
Richard Genoud2f767a92013-05-31 17:01:59 +0200544
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100545 /*
546 * No reason to check EPROBE_DEFER here since we have already requested
547 * tx channel. If it fails here, it's for another reason.
548 */
Ludovic Desroches7758e392014-11-14 17:12:53 +0100549 as->dma.chan_rx = dma_request_slave_channel(dev, "rx");
Richard Genoud2f767a92013-05-31 17:01:59 +0200550
551 if (!as->dma.chan_rx) {
552 dev_err(dev,
553 "DMA RX channel not available, SPI unable to use DMA\n");
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800554 err = -EBUSY;
555 goto error;
556 }
557
558 err = atmel_spi_dma_slave_config(as, &slave_config, 8);
559 if (err)
560 goto error;
561
562 dev_info(&as->pdev->dev,
563 "Using %s (tx) and %s (rx) for DMA transfers\n",
564 dma_chan_name(as->dma.chan_tx),
565 dma_chan_name(as->dma.chan_rx));
566 return 0;
567error:
568 if (as->dma.chan_rx)
569 dma_release_channel(as->dma.chan_rx);
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100570 if (!IS_ERR(as->dma.chan_tx))
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800571 dma_release_channel(as->dma.chan_tx);
572 return err;
573}
574
575static void atmel_spi_stop_dma(struct atmel_spi *as)
576{
577 if (as->dma.chan_rx)
Vinod Koul5398ad62014-10-11 21:10:35 +0530578 dmaengine_terminate_all(as->dma.chan_rx);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800579 if (as->dma.chan_tx)
Vinod Koul5398ad62014-10-11 21:10:35 +0530580 dmaengine_terminate_all(as->dma.chan_tx);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800581}
582
583static void atmel_spi_release_dma(struct atmel_spi *as)
584{
585 if (as->dma.chan_rx)
586 dma_release_channel(as->dma.chan_rx);
587 if (as->dma.chan_tx)
588 dma_release_channel(as->dma.chan_tx);
589}
590
591/* This function is called by the DMA driver from tasklet context */
592static void dma_callback(void *data)
593{
594 struct spi_master *master = data;
595 struct atmel_spi *as = spi_master_get_devdata(master);
596
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800597 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800598}
599
600/*
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200601 * Next transfer using PIO without FIFO.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800602 */
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200603static void atmel_spi_next_xfer_single(struct spi_master *master,
604 struct spi_transfer *xfer)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800605{
606 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800607 unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800608
609 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_pio\n");
610
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800611 /* Make sure data is not remaining in RDR */
612 spi_readl(as, RDR);
613 while (spi_readl(as, SR) & SPI_BIT(RDRF)) {
614 spi_readl(as, RDR);
615 cpu_relax();
616 }
617
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100618 if (xfer->bits_per_word > 8)
619 spi_writel(as, TDR, *(u16 *)(xfer->tx_buf + xfer_pos));
620 else
621 spi_writel(as, TDR, *(u8 *)(xfer->tx_buf + xfer_pos));
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800622
623 dev_dbg(master->dev.parent,
Richard Genoudf557c982013-05-02 19:25:11 +0800624 " start pio xfer %p: len %u tx %p rx %p bitpw %d\n",
625 xfer, xfer->len, xfer->tx_buf, xfer->rx_buf,
626 xfer->bits_per_word);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800627
628 /* Enable relevant interrupts */
629 spi_writel(as, IER, SPI_BIT(RDRF) | SPI_BIT(OVRES));
630}
631
632/*
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200633 * Next transfer using PIO with FIFO.
634 */
635static void atmel_spi_next_xfer_fifo(struct spi_master *master,
636 struct spi_transfer *xfer)
637{
638 struct atmel_spi *as = spi_master_get_devdata(master);
639 u32 current_remaining_data, num_data;
640 u32 offset = xfer->len - as->current_remaining_bytes;
641 const u16 *words = (const u16 *)((u8 *)xfer->tx_buf + offset);
642 const u8 *bytes = (const u8 *)((u8 *)xfer->tx_buf + offset);
643 u16 td0, td1;
644 u32 fifomr;
645
646 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_fifo\n");
647
648 /* Compute the number of data to transfer in the current iteration */
649 current_remaining_data = ((xfer->bits_per_word > 8) ?
650 ((u32)as->current_remaining_bytes >> 1) :
651 (u32)as->current_remaining_bytes);
652 num_data = min(current_remaining_data, as->fifo_size);
653
654 /* Flush RX and TX FIFOs */
655 spi_writel(as, CR, SPI_BIT(RXFCLR) | SPI_BIT(TXFCLR));
656 while (spi_readl(as, FLR))
657 cpu_relax();
658
659 /* Set RX FIFO Threshold to the number of data to transfer */
660 fifomr = spi_readl(as, FMR);
661 spi_writel(as, FMR, SPI_BFINS(RXFTHRES, num_data, fifomr));
662
663 /* Clear FIFO flags in the Status Register, especially RXFTHF */
664 (void)spi_readl(as, SR);
665
666 /* Fill TX FIFO */
667 while (num_data >= 2) {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100668 if (xfer->bits_per_word > 8) {
669 td0 = *words++;
670 td1 = *words++;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200671 } else {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100672 td0 = *bytes++;
673 td1 = *bytes++;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200674 }
675
676 spi_writel(as, TDR, (td1 << 16) | td0);
677 num_data -= 2;
678 }
679
680 if (num_data) {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100681 if (xfer->bits_per_word > 8)
682 td0 = *words++;
683 else
684 td0 = *bytes++;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200685
686 spi_writew(as, TDR, td0);
687 num_data--;
688 }
689
690 dev_dbg(master->dev.parent,
691 " start fifo xfer %p: len %u tx %p rx %p bitpw %d\n",
692 xfer, xfer->len, xfer->tx_buf, xfer->rx_buf,
693 xfer->bits_per_word);
694
695 /*
696 * Enable RX FIFO Threshold Flag interrupt to be notified about
697 * transfer completion.
698 */
699 spi_writel(as, IER, SPI_BIT(RXFTHF) | SPI_BIT(OVRES));
700}
701
702/*
703 * Next transfer using PIO.
704 */
705static void atmel_spi_next_xfer_pio(struct spi_master *master,
706 struct spi_transfer *xfer)
707{
708 struct atmel_spi *as = spi_master_get_devdata(master);
709
710 if (as->fifo_size)
711 atmel_spi_next_xfer_fifo(master, xfer);
712 else
713 atmel_spi_next_xfer_single(master, xfer);
714}
715
716/*
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800717 * Submit next transfer for DMA.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800718 */
719static int atmel_spi_next_xfer_dma_submit(struct spi_master *master,
720 struct spi_transfer *xfer,
721 u32 *plen)
722{
723 struct atmel_spi *as = spi_master_get_devdata(master);
724 struct dma_chan *rxchan = as->dma.chan_rx;
725 struct dma_chan *txchan = as->dma.chan_tx;
726 struct dma_async_tx_descriptor *rxdesc;
727 struct dma_async_tx_descriptor *txdesc;
728 struct dma_slave_config slave_config;
729 dma_cookie_t cookie;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800730
731 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_dma_submit\n");
732
733 /* Check that the channels are available */
734 if (!rxchan || !txchan)
735 return -ENODEV;
736
737 /* release lock for DMA operations */
738 atmel_spi_unlock(as);
739
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100740 *plen = xfer->len;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800741
David Mosberger-Tang06515f82015-10-20 14:26:47 +0200742 if (atmel_spi_dma_slave_config(as, &slave_config,
743 xfer->bits_per_word))
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800744 goto err_exit;
745
746 /* Send both scatterlists */
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100747 rxdesc = dmaengine_prep_slave_sg(rxchan,
748 xfer->rx_sg.sgl, xfer->rx_sg.nents,
Geert Uytterhoevenef40eb32014-07-11 18:13:28 +0200749 DMA_FROM_DEVICE,
750 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800751 if (!rxdesc)
752 goto err_dma;
753
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100754 txdesc = dmaengine_prep_slave_sg(txchan,
755 xfer->tx_sg.sgl, xfer->tx_sg.nents,
Geert Uytterhoevenef40eb32014-07-11 18:13:28 +0200756 DMA_TO_DEVICE,
757 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800758 if (!txdesc)
759 goto err_dma;
760
761 dev_dbg(master->dev.parent,
Emil Goode2de024b2013-07-30 19:35:35 +0200762 " start dma xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
763 xfer, xfer->len, xfer->tx_buf, (unsigned long long)xfer->tx_dma,
764 xfer->rx_buf, (unsigned long long)xfer->rx_dma);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800765
766 /* Enable relevant interrupts */
767 spi_writel(as, IER, SPI_BIT(OVRES));
768
769 /* Put the callback on the RX transfer only, that should finish last */
770 rxdesc->callback = dma_callback;
771 rxdesc->callback_param = master;
772
773 /* Submit and fire RX and TX with TX last so we're ready to read! */
774 cookie = rxdesc->tx_submit(rxdesc);
775 if (dma_submit_error(cookie))
776 goto err_dma;
777 cookie = txdesc->tx_submit(txdesc);
778 if (dma_submit_error(cookie))
779 goto err_dma;
780 rxchan->device->device_issue_pending(rxchan);
781 txchan->device->device_issue_pending(txchan);
782
783 /* take back lock */
784 atmel_spi_lock(as);
785 return 0;
786
787err_dma:
788 spi_writel(as, IDR, SPI_BIT(OVRES));
789 atmel_spi_stop_dma(as);
790err_exit:
791 atmel_spi_lock(as);
792 return -ENOMEM;
793}
794
Silvester Erdeg154443c2008-02-06 01:38:12 -0800795static void atmel_spi_next_xfer_data(struct spi_master *master,
796 struct spi_transfer *xfer,
797 dma_addr_t *tx_dma,
798 dma_addr_t *rx_dma,
799 u32 *plen)
800{
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100801 *rx_dma = xfer->rx_dma + xfer->len - *plen;
802 *tx_dma = xfer->tx_dma + xfer->len - *plen;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100803 if (*plen > master->max_dma_len)
804 *plen = master->max_dma_len;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800805}
806
Richard Genoudd3b72c72013-11-07 10:34:06 +0100807static int atmel_spi_set_xfer_speed(struct atmel_spi *as,
808 struct spi_device *spi,
809 struct spi_transfer *xfer)
810{
811 u32 scbr, csr;
812 unsigned long bus_hz;
813
814 /* v1 chips start out at half the peripheral bus speed. */
815 bus_hz = clk_get_rate(as->clk);
816 if (!atmel_spi_is_v2(as))
817 bus_hz /= 2;
818
819 /*
820 * Calculate the lowest divider that satisfies the
821 * constraint, assuming div32/fdiv/mbz == 0.
822 */
Jarkko Nikulae8646582015-09-25 09:03:01 +0300823 scbr = DIV_ROUND_UP(bus_hz, xfer->speed_hz);
Richard Genoudd3b72c72013-11-07 10:34:06 +0100824
825 /*
826 * If the resulting divider doesn't fit into the
827 * register bitfield, we can't satisfy the constraint.
828 */
829 if (scbr >= (1 << SPI_SCBR_SIZE)) {
830 dev_err(&spi->dev,
831 "setup: %d Hz too slow, scbr %u; min %ld Hz\n",
832 xfer->speed_hz, scbr, bus_hz/255);
833 return -EINVAL;
834 }
835 if (scbr == 0) {
836 dev_err(&spi->dev,
837 "setup: %d Hz too high, scbr %u; max %ld Hz\n",
838 xfer->speed_hz, scbr, bus_hz);
839 return -EINVAL;
840 }
841 csr = spi_readl(as, CSR0 + 4 * spi->chip_select);
842 csr = SPI_BFINS(SCBR, scbr, csr);
843 spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
844
845 return 0;
846}
847
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800848/*
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800849 * Submit next transfer for PDC.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800850 * lock is held, spi irq is blocked
851 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800852static void atmel_spi_pdc_next_xfer(struct spi_master *master,
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800853 struct spi_message *msg,
854 struct spi_transfer *xfer)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800855{
856 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800857 u32 len;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800858 dma_addr_t tx_dma, rx_dma;
859
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800860 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
Silvester Erdeg154443c2008-02-06 01:38:12 -0800861
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800862 len = as->current_remaining_bytes;
863 atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
864 as->current_remaining_bytes -= len;
Gerard Kamdc329442008-08-04 13:41:12 -0700865
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800866 spi_writel(as, RPR, rx_dma);
867 spi_writel(as, TPR, tx_dma);
868
869 if (msg->spi->bits_per_word > 8)
870 len >>= 1;
871 spi_writel(as, RCR, len);
872 spi_writel(as, TCR, len);
873
874 dev_dbg(&msg->spi->dev,
875 " start xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
876 xfer, xfer->len, xfer->tx_buf,
877 (unsigned long long)xfer->tx_dma, xfer->rx_buf,
878 (unsigned long long)xfer->rx_dma);
879
880 if (as->current_remaining_bytes) {
881 len = as->current_remaining_bytes;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800882 atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800883 as->current_remaining_bytes -= len;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800884
885 spi_writel(as, RNPR, rx_dma);
886 spi_writel(as, TNPR, tx_dma);
887
888 if (msg->spi->bits_per_word > 8)
889 len >>= 1;
890 spi_writel(as, RNCR, len);
891 spi_writel(as, TNCR, len);
Haavard Skinnemoen8bacb212008-02-06 01:38:13 -0800892
893 dev_dbg(&msg->spi->dev,
Emil Goode2de024b2013-07-30 19:35:35 +0200894 " next xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
895 xfer, xfer->len, xfer->tx_buf,
896 (unsigned long long)xfer->tx_dma, xfer->rx_buf,
897 (unsigned long long)xfer->rx_dma);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800898 }
899
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100900 /* REVISIT: We're waiting for RXBUFF before we start the next
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800901 * transfer because we need to handle some difficult timing
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100902 * issues otherwise. If we wait for TXBUFE in one transfer and
903 * then starts waiting for RXBUFF in the next, it's difficult
904 * to tell the difference between the RXBUFF interrupt we're
905 * actually waiting for and the RXBUFF interrupt of the
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800906 * previous transfer.
907 *
908 * It should be doable, though. Just not now...
909 */
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100910 spi_writel(as, IER, SPI_BIT(RXBUFF) | SPI_BIT(OVRES));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800911 spi_writel(as, PTCR, SPI_BIT(TXTEN) | SPI_BIT(RXTEN));
912}
913
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800914/*
David Brownell8da08592007-07-17 04:04:07 -0700915 * For DMA, tx_buf/tx_dma have the same relationship as rx_buf/rx_dma:
916 * - The buffer is either valid for CPU access, else NULL
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400917 * - If the buffer is valid, so is its DMA address
David Brownell8da08592007-07-17 04:04:07 -0700918 *
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400919 * This driver manages the dma address unless message->is_dma_mapped.
David Brownell8da08592007-07-17 04:04:07 -0700920 */
921static int
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800922atmel_spi_dma_map_xfer(struct atmel_spi *as, struct spi_transfer *xfer)
923{
David Brownell8da08592007-07-17 04:04:07 -0700924 struct device *dev = &as->pdev->dev;
925
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800926 xfer->tx_dma = xfer->rx_dma = INVALID_DMA_ADDRESS;
David Brownell8da08592007-07-17 04:04:07 -0700927 if (xfer->tx_buf) {
Jean-Christophe PLAGNIOL-VILLARD214b5742010-11-20 14:52:53 +0800928 /* tx_buf is a const void* where we need a void * for the dma
929 * mapping */
930 void *nonconst_tx = (void *)xfer->tx_buf;
931
David Brownell8da08592007-07-17 04:04:07 -0700932 xfer->tx_dma = dma_map_single(dev,
Jean-Christophe PLAGNIOL-VILLARD214b5742010-11-20 14:52:53 +0800933 nonconst_tx, xfer->len,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800934 DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700935 if (dma_mapping_error(dev, xfer->tx_dma))
David Brownell8da08592007-07-17 04:04:07 -0700936 return -ENOMEM;
937 }
938 if (xfer->rx_buf) {
939 xfer->rx_dma = dma_map_single(dev,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800940 xfer->rx_buf, xfer->len,
941 DMA_FROM_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700942 if (dma_mapping_error(dev, xfer->rx_dma)) {
David Brownell8da08592007-07-17 04:04:07 -0700943 if (xfer->tx_buf)
944 dma_unmap_single(dev,
945 xfer->tx_dma, xfer->len,
946 DMA_TO_DEVICE);
947 return -ENOMEM;
948 }
949 }
950 return 0;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800951}
952
953static void atmel_spi_dma_unmap_xfer(struct spi_master *master,
954 struct spi_transfer *xfer)
955{
956 if (xfer->tx_dma != INVALID_DMA_ADDRESS)
Tony Jones49dce682007-10-16 01:27:48 -0700957 dma_unmap_single(master->dev.parent, xfer->tx_dma,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800958 xfer->len, DMA_TO_DEVICE);
959 if (xfer->rx_dma != INVALID_DMA_ADDRESS)
Tony Jones49dce682007-10-16 01:27:48 -0700960 dma_unmap_single(master->dev.parent, xfer->rx_dma,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800961 xfer->len, DMA_FROM_DEVICE);
962}
963
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800964static void atmel_spi_disable_pdc_transfer(struct atmel_spi *as)
965{
966 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
967}
968
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800969static void
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200970atmel_spi_pump_single_data(struct atmel_spi *as, struct spi_transfer *xfer)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800971{
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800972 u8 *rxp;
Richard Genoudf557c982013-05-02 19:25:11 +0800973 u16 *rxp16;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800974 unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
975
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100976 if (xfer->bits_per_word > 8) {
977 rxp16 = (u16 *)(((u8 *)xfer->rx_buf) + xfer_pos);
978 *rxp16 = spi_readl(as, RDR);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800979 } else {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100980 rxp = ((u8 *)xfer->rx_buf) + xfer_pos;
981 *rxp = spi_readl(as, RDR);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800982 }
Richard Genoudf557c982013-05-02 19:25:11 +0800983 if (xfer->bits_per_word > 8) {
Alexandre Bellonib112f052014-05-06 17:44:41 +0200984 if (as->current_remaining_bytes > 2)
985 as->current_remaining_bytes -= 2;
986 else
Richard Genoudf557c982013-05-02 19:25:11 +0800987 as->current_remaining_bytes = 0;
988 } else {
989 as->current_remaining_bytes--;
990 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800991}
992
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200993static void
994atmel_spi_pump_fifo_data(struct atmel_spi *as, struct spi_transfer *xfer)
995{
996 u32 fifolr = spi_readl(as, FLR);
997 u32 num_bytes, num_data = SPI_BFEXT(RXFL, fifolr);
998 u32 offset = xfer->len - as->current_remaining_bytes;
999 u16 *words = (u16 *)((u8 *)xfer->rx_buf + offset);
1000 u8 *bytes = (u8 *)((u8 *)xfer->rx_buf + offset);
1001 u16 rd; /* RD field is the lowest 16 bits of RDR */
1002
1003 /* Update the number of remaining bytes to transfer */
1004 num_bytes = ((xfer->bits_per_word > 8) ?
1005 (num_data << 1) :
1006 num_data);
1007
1008 if (as->current_remaining_bytes > num_bytes)
1009 as->current_remaining_bytes -= num_bytes;
1010 else
1011 as->current_remaining_bytes = 0;
1012
1013 /* Handle odd number of bytes when data are more than 8bit width */
1014 if (xfer->bits_per_word > 8)
1015 as->current_remaining_bytes &= ~0x1;
1016
1017 /* Read data */
1018 while (num_data) {
1019 rd = spi_readl(as, RDR);
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001020 if (xfer->bits_per_word > 8)
1021 *words++ = rd;
1022 else
1023 *bytes++ = rd;
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001024 num_data--;
1025 }
1026}
1027
1028/* Called from IRQ
1029 *
1030 * Must update "current_remaining_bytes" to keep track of data
1031 * to transfer.
1032 */
1033static void
1034atmel_spi_pump_pio_data(struct atmel_spi *as, struct spi_transfer *xfer)
1035{
1036 if (as->fifo_size)
1037 atmel_spi_pump_fifo_data(as, xfer);
1038 else
1039 atmel_spi_pump_single_data(as, xfer);
1040}
1041
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001042/* Interrupt
1043 *
1044 * No need for locking in this Interrupt handler: done_status is the
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001045 * only information modified.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001046 */
1047static irqreturn_t
1048atmel_spi_pio_interrupt(int irq, void *dev_id)
1049{
1050 struct spi_master *master = dev_id;
1051 struct atmel_spi *as = spi_master_get_devdata(master);
1052 u32 status, pending, imr;
1053 struct spi_transfer *xfer;
1054 int ret = IRQ_NONE;
1055
1056 imr = spi_readl(as, IMR);
1057 status = spi_readl(as, SR);
1058 pending = status & imr;
1059
1060 if (pending & SPI_BIT(OVRES)) {
1061 ret = IRQ_HANDLED;
1062 spi_writel(as, IDR, SPI_BIT(OVRES));
1063 dev_warn(master->dev.parent, "overrun\n");
1064
1065 /*
1066 * When we get an overrun, we disregard the current
1067 * transfer. Data will not be copied back from any
1068 * bounce buffer and msg->actual_len will not be
1069 * updated with the last xfer.
1070 *
1071 * We will also not process any remaning transfers in
1072 * the message.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001073 */
1074 as->done_status = -EIO;
1075 smp_wmb();
1076
1077 /* Clear any overrun happening while cleaning up */
1078 spi_readl(as, SR);
1079
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001080 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001081
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001082 } else if (pending & (SPI_BIT(RDRF) | SPI_BIT(RXFTHF))) {
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001083 atmel_spi_lock(as);
1084
1085 if (as->current_remaining_bytes) {
1086 ret = IRQ_HANDLED;
1087 xfer = as->current_transfer;
1088 atmel_spi_pump_pio_data(as, xfer);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001089 if (!as->current_remaining_bytes)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001090 spi_writel(as, IDR, pending);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001091
1092 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001093 }
1094
1095 atmel_spi_unlock(as);
1096 } else {
1097 WARN_ONCE(pending, "IRQ not handled, pending = %x\n", pending);
1098 ret = IRQ_HANDLED;
1099 spi_writel(as, IDR, pending);
1100 }
1101
1102 return ret;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001103}
1104
1105static irqreturn_t
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001106atmel_spi_pdc_interrupt(int irq, void *dev_id)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001107{
1108 struct spi_master *master = dev_id;
1109 struct atmel_spi *as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001110 u32 status, pending, imr;
1111 int ret = IRQ_NONE;
1112
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001113 imr = spi_readl(as, IMR);
1114 status = spi_readl(as, SR);
1115 pending = status & imr;
1116
1117 if (pending & SPI_BIT(OVRES)) {
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001118
1119 ret = IRQ_HANDLED;
1120
Gerard Kamdc329442008-08-04 13:41:12 -07001121 spi_writel(as, IDR, (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001122 | SPI_BIT(OVRES)));
1123
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001124 /* Clear any overrun happening while cleaning up */
1125 spi_readl(as, SR);
1126
Nicolas Ferre823cd042013-03-19 15:45:01 +08001127 as->done_status = -EIO;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001128
1129 complete(&as->xfer_completion);
1130
Gerard Kamdc329442008-08-04 13:41:12 -07001131 } else if (pending & (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX))) {
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001132 ret = IRQ_HANDLED;
1133
1134 spi_writel(as, IDR, pending);
1135
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001136 complete(&as->xfer_completion);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001137 }
1138
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001139 return ret;
1140}
1141
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001142static int atmel_spi_setup(struct spi_device *spi)
1143{
1144 struct atmel_spi *as;
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001145 struct atmel_spi_device *asd;
Richard Genoudd3b72c72013-11-07 10:34:06 +01001146 u32 csr;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001147 unsigned int bits = spi->bits_per_word;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001148 unsigned int npcs_pin;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001149
1150 as = spi_master_get_devdata(spi->master);
1151
David Brownelldefbd3b2007-07-17 04:04:08 -07001152 /* see notes above re chipselect */
Wenyou Yangd4820b72013-03-19 15:42:15 +08001153 if (!atmel_spi_is_v2(as)
David Brownelldefbd3b2007-07-17 04:04:08 -07001154 && spi->chip_select == 0
1155 && (spi->mode & SPI_CS_HIGH)) {
1156 dev_dbg(&spi->dev, "setup: can't be active-high\n");
1157 return -EINVAL;
1158 }
1159
Richard Genoudd3b72c72013-11-07 10:34:06 +01001160 csr = SPI_BF(BITS, bits - 8);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001161 if (spi->mode & SPI_CPOL)
1162 csr |= SPI_BIT(CPOL);
1163 if (!(spi->mode & SPI_CPHA))
1164 csr |= SPI_BIT(NCPHA);
Cyrille Pitchen48203032015-06-09 13:53:52 +02001165 if (!as->use_cs_gpios)
1166 csr |= SPI_BIT(CSAAT);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001167
Haavard Skinnemoen1eed29d2008-02-06 01:38:11 -08001168 /* DLYBS is mostly irrelevant since we manage chipselect using GPIOs.
1169 *
1170 * DLYBCT would add delays between words, slowing down transfers.
1171 * It could potentially be useful to cope with DMA bottlenecks, but
1172 * in those cases it's probably best to just use a lower bitrate.
1173 */
1174 csr |= SPI_BF(DLYBS, 0);
1175 csr |= SPI_BF(DLYBCT, 0);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001176
1177 /* chipselect must have been muxed as GPIO (e.g. in board setup) */
Mark Brown67f08d62014-08-01 17:43:03 +01001178 npcs_pin = (unsigned long)spi->controller_data;
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001179
Cyrille Pitchen48203032015-06-09 13:53:52 +02001180 if (!as->use_cs_gpios)
1181 npcs_pin = spi->chip_select;
1182 else if (gpio_is_valid(spi->cs_gpio))
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001183 npcs_pin = spi->cs_gpio;
1184
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001185 asd = spi->controller_state;
1186 if (!asd) {
1187 asd = kzalloc(sizeof(struct atmel_spi_device), GFP_KERNEL);
1188 if (!asd)
1189 return -ENOMEM;
1190
Nicolas Ferre96106202016-11-08 18:48:52 +01001191 if (as->use_cs_gpios)
Cyrille Pitchen48203032015-06-09 13:53:52 +02001192 gpio_direction_output(npcs_pin,
1193 !(spi->mode & SPI_CS_HIGH));
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001194
1195 asd->npcs_pin = npcs_pin;
1196 spi->controller_state = asd;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001197 }
1198
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001199 asd->csr = csr;
1200
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001201 dev_dbg(&spi->dev,
Richard Genoudd3b72c72013-11-07 10:34:06 +01001202 "setup: bpw %u mode 0x%x -> csr%d %08x\n",
1203 bits, spi->mode, spi->chip_select, csr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001204
Wenyou Yangd4820b72013-03-19 15:42:15 +08001205 if (!atmel_spi_is_v2(as))
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001206 spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001207
1208 return 0;
1209}
1210
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001211static int atmel_spi_one_transfer(struct spi_master *master,
1212 struct spi_message *msg,
1213 struct spi_transfer *xfer)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001214{
1215 struct atmel_spi *as;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001216 struct spi_device *spi = msg->spi;
Matthias Bruggerb9d228f2010-10-13 17:51:02 +02001217 u8 bits;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001218 u32 len;
Matthias Bruggerb9d228f2010-10-13 17:51:02 +02001219 struct atmel_spi_device *asd;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001220 int timeout;
1221 int ret;
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001222 unsigned long dma_timeout;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001223
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001224 as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001225
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001226 if (!(xfer->tx_buf || xfer->rx_buf) && xfer->len) {
1227 dev_dbg(&spi->dev, "missing rx or tx buf\n");
1228 return -EINVAL;
1229 }
1230
Jarkko Nikulae8646582015-09-25 09:03:01 +03001231 asd = spi->controller_state;
1232 bits = (asd->csr >> 4) & 0xf;
1233 if (bits != xfer->bits_per_word - 8) {
1234 dev_dbg(&spi->dev,
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001235 "you can't yet change bits_per_word in transfers\n");
Jarkko Nikulae8646582015-09-25 09:03:01 +03001236 return -ENOPROTOOPT;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001237 }
1238
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001239 /*
1240 * DMA map early, for performance (empties dcache ASAP) and
1241 * better fault reporting.
1242 */
1243 if ((!msg->is_dma_mapped)
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001244 && as->use_pdc) {
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001245 if (atmel_spi_dma_map_xfer(as, xfer) < 0)
1246 return -ENOMEM;
1247 }
1248
1249 atmel_spi_set_xfer_speed(as, msg->spi, xfer);
1250
1251 as->done_status = 0;
1252 as->current_transfer = xfer;
1253 as->current_remaining_bytes = xfer->len;
1254 while (as->current_remaining_bytes) {
1255 reinit_completion(&as->xfer_completion);
1256
1257 if (as->use_pdc) {
1258 atmel_spi_pdc_next_xfer(master, msg, xfer);
1259 } else if (atmel_spi_use_dma(as, xfer)) {
1260 len = as->current_remaining_bytes;
1261 ret = atmel_spi_next_xfer_dma_submit(master,
1262 xfer, &len);
1263 if (ret) {
1264 dev_err(&spi->dev,
1265 "unable to use DMA, fallback to PIO\n");
1266 atmel_spi_next_xfer_pio(master, xfer);
1267 } else {
1268 as->current_remaining_bytes -= len;
Axel Lin0c3b9742014-03-27 09:26:38 +08001269 if (as->current_remaining_bytes < 0)
1270 as->current_remaining_bytes = 0;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001271 }
1272 } else {
1273 atmel_spi_next_xfer_pio(master, xfer);
1274 }
1275
Alexander Stein16760142014-04-13 12:45:10 +02001276 /* interrupts are disabled, so free the lock for schedule */
1277 atmel_spi_unlock(as);
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001278 dma_timeout = wait_for_completion_timeout(&as->xfer_completion,
1279 SPI_DMA_TIMEOUT);
Alexander Stein16760142014-04-13 12:45:10 +02001280 atmel_spi_lock(as);
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001281 if (WARN_ON(dma_timeout == 0)) {
1282 dev_err(&spi->dev, "spi transfer timeout\n");
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001283 as->done_status = -EIO;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001284 }
1285
1286 if (as->done_status)
1287 break;
1288 }
1289
1290 if (as->done_status) {
1291 if (as->use_pdc) {
1292 dev_warn(master->dev.parent,
1293 "overrun (%u/%u remaining)\n",
1294 spi_readl(as, TCR), spi_readl(as, RCR));
1295
1296 /*
1297 * Clean up DMA registers and make sure the data
1298 * registers are empty.
1299 */
1300 spi_writel(as, RNCR, 0);
1301 spi_writel(as, TNCR, 0);
1302 spi_writel(as, RCR, 0);
1303 spi_writel(as, TCR, 0);
1304 for (timeout = 1000; timeout; timeout--)
1305 if (spi_readl(as, SR) & SPI_BIT(TXEMPTY))
1306 break;
1307 if (!timeout)
1308 dev_warn(master->dev.parent,
1309 "timeout waiting for TXEMPTY");
1310 while (spi_readl(as, SR) & SPI_BIT(RDRF))
1311 spi_readl(as, RDR);
1312
1313 /* Clear any overrun happening while cleaning up */
1314 spi_readl(as, SR);
1315
1316 } else if (atmel_spi_use_dma(as, xfer)) {
1317 atmel_spi_stop_dma(as);
1318 }
1319
1320 if (!msg->is_dma_mapped
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001321 && as->use_pdc)
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001322 atmel_spi_dma_unmap_xfer(master, xfer);
1323
1324 return 0;
1325
1326 } else {
1327 /* only update length if no error */
1328 msg->actual_length += xfer->len;
1329 }
1330
1331 if (!msg->is_dma_mapped
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001332 && as->use_pdc)
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001333 atmel_spi_dma_unmap_xfer(master, xfer);
1334
1335 if (xfer->delay_usecs)
1336 udelay(xfer->delay_usecs);
1337
1338 if (xfer->cs_change) {
1339 if (list_is_last(&xfer->transfer_list,
1340 &msg->transfers)) {
1341 as->keep_cs = true;
1342 } else {
1343 as->cs_active = !as->cs_active;
1344 if (as->cs_active)
1345 cs_activate(as, msg->spi);
1346 else
1347 cs_deactivate(as, msg->spi);
1348 }
1349 }
1350
1351 return 0;
1352}
1353
1354static int atmel_spi_transfer_one_message(struct spi_master *master,
1355 struct spi_message *msg)
1356{
1357 struct atmel_spi *as;
1358 struct spi_transfer *xfer;
1359 struct spi_device *spi = msg->spi;
1360 int ret = 0;
1361
1362 as = spi_master_get_devdata(master);
1363
1364 dev_dbg(&spi->dev, "new message %p submitted for %s\n",
1365 msg, dev_name(&spi->dev));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001366
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001367 atmel_spi_lock(as);
1368 cs_activate(as, spi);
1369
1370 as->cs_active = true;
1371 as->keep_cs = false;
1372
1373 msg->status = 0;
1374 msg->actual_length = 0;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001375
1376 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001377 ret = atmel_spi_one_transfer(master, msg, xfer);
1378 if (ret)
1379 goto msg_done;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001380 }
1381
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001382 if (as->use_pdc)
1383 atmel_spi_disable_pdc_transfer(as);
1384
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001385 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001386 dev_dbg(&spi->dev,
Randy Dunlap54f4c512014-03-21 08:53:41 -07001387 " xfer %p: len %u tx %p/%pad rx %p/%pad\n",
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001388 xfer, xfer->len,
Randy Dunlap54f4c512014-03-21 08:53:41 -07001389 xfer->tx_buf, &xfer->tx_dma,
1390 xfer->rx_buf, &xfer->rx_dma);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001391 }
1392
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001393msg_done:
1394 if (!as->keep_cs)
1395 cs_deactivate(as, msg->spi);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001396
Nicolas Ferre8aad7922013-04-03 13:58:36 +08001397 atmel_spi_unlock(as);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001398
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001399 msg->status = as->done_status;
1400 spi_finalize_current_message(spi->master);
1401
1402 return ret;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001403}
1404
David Brownellbb2d1c32007-02-20 13:58:19 -08001405static void atmel_spi_cleanup(struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001406{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001407 struct atmel_spi_device *asd = spi->controller_state;
David Brownelldefbd3b2007-07-17 04:04:08 -07001408
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001409 if (!asd)
David Brownelldefbd3b2007-07-17 04:04:08 -07001410 return;
1411
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001412 spi->controller_state = NULL;
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001413 kfree(asd);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001414}
1415
Wenyou Yangd4820b72013-03-19 15:42:15 +08001416static inline unsigned int atmel_get_version(struct atmel_spi *as)
1417{
1418 return spi_readl(as, VERSION) & 0x00000fff;
1419}
1420
1421static void atmel_get_caps(struct atmel_spi *as)
1422{
1423 unsigned int version;
1424
1425 version = atmel_get_version(as);
1426 dev_info(&as->pdev->dev, "version: 0x%x\n", version);
1427
1428 as->caps.is_spi2 = version > 0x121;
1429 as->caps.has_wdrbt = version >= 0x210;
1430 as->caps.has_dma_support = version >= 0x212;
1431}
1432
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001433/*-------------------------------------------------------------------------*/
Nicolas Ferre96106202016-11-08 18:48:52 +01001434static int atmel_spi_gpio_cs(struct platform_device *pdev)
1435{
1436 struct spi_master *master = platform_get_drvdata(pdev);
1437 struct atmel_spi *as = spi_master_get_devdata(master);
1438 struct device_node *np = master->dev.of_node;
1439 int i;
1440 int ret = 0;
1441 int nb = 0;
1442
1443 if (!as->use_cs_gpios)
1444 return 0;
1445
1446 if (!np)
1447 return 0;
1448
1449 nb = of_gpio_named_count(np, "cs-gpios");
1450 for (i = 0; i < nb; i++) {
1451 int cs_gpio = of_get_named_gpio(pdev->dev.of_node,
1452 "cs-gpios", i);
1453
Dan Carpenterb52b3482016-11-14 17:26:44 +03001454 if (cs_gpio == -EPROBE_DEFER)
1455 return cs_gpio;
Nicolas Ferre96106202016-11-08 18:48:52 +01001456
Dan Carpenterb52b3482016-11-14 17:26:44 +03001457 if (gpio_is_valid(cs_gpio)) {
1458 ret = devm_gpio_request(&pdev->dev, cs_gpio,
1459 dev_name(&pdev->dev));
1460 if (ret)
1461 return ret;
1462 }
Nicolas Ferre96106202016-11-08 18:48:52 +01001463 }
1464
1465 return 0;
1466}
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001467
Grant Likelyfd4a3192012-12-07 16:57:14 +00001468static int atmel_spi_probe(struct platform_device *pdev)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001469{
1470 struct resource *regs;
1471 int irq;
1472 struct clk *clk;
1473 int ret;
1474 struct spi_master *master;
1475 struct atmel_spi *as;
1476
Wenyou Yang5bdfd492014-03-05 09:58:49 +08001477 /* Select default pin state */
1478 pinctrl_pm_select_default_state(&pdev->dev);
1479
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001480 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1481 if (!regs)
1482 return -ENXIO;
1483
1484 irq = platform_get_irq(pdev, 0);
1485 if (irq < 0)
1486 return irq;
1487
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001488 clk = devm_clk_get(&pdev->dev, "spi_clk");
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001489 if (IS_ERR(clk))
1490 return PTR_ERR(clk);
1491
1492 /* setup spi core then atmel-specific driver state */
1493 ret = -ENOMEM;
Sachin Kamata536d762013-09-10 17:06:27 +05301494 master = spi_alloc_master(&pdev->dev, sizeof(*as));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001495 if (!master)
1496 goto out_free;
1497
David Brownelle7db06b2009-06-17 16:26:04 -07001498 /* the spi->mode bits understood by this driver: */
1499 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Stephen Warren24778be2013-05-21 20:36:35 -06001500 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 16);
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001501 master->dev.of_node = pdev->dev.of_node;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001502 master->bus_num = pdev->id;
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001503 master->num_chipselect = master->dev.of_node ? 0 : 4;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001504 master->setup = atmel_spi_setup;
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001505 master->flags = (SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001506 master->transfer_one_message = atmel_spi_transfer_one_message;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001507 master->cleanup = atmel_spi_cleanup;
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001508 master->auto_runtime_pm = true;
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001509 master->max_dma_len = SPI_MAX_DMA_XFER;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001510 master->can_dma = atmel_spi_can_dma;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001511 platform_set_drvdata(pdev, master);
1512
1513 as = spi_master_get_devdata(master);
1514
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001515 spin_lock_init(&as->lock);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001516
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001517 as->pdev = pdev;
Mark Brown31407472013-10-16 13:22:35 +01001518 as->regs = devm_ioremap_resource(&pdev->dev, regs);
Wei Yongjun543c9542013-10-21 11:12:02 +08001519 if (IS_ERR(as->regs)) {
1520 ret = PTR_ERR(as->regs);
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001521 goto out_unmap_regs;
Wei Yongjun543c9542013-10-21 11:12:02 +08001522 }
Nicolas Ferredfab30e2013-04-03 13:57:42 +08001523 as->phybase = regs->start;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001524 as->irq = irq;
1525 as->clk = clk;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001526
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001527 init_completion(&as->xfer_completion);
1528
Wenyou Yangd4820b72013-03-19 15:42:15 +08001529 atmel_get_caps(as);
1530
Cyrille Pitchen48203032015-06-09 13:53:52 +02001531 as->use_cs_gpios = true;
1532 if (atmel_spi_is_v2(as) &&
Cyrille Pitchen70f340d2016-01-27 17:48:32 +01001533 pdev->dev.of_node &&
Cyrille Pitchen48203032015-06-09 13:53:52 +02001534 !of_get_property(pdev->dev.of_node, "cs-gpios", NULL)) {
1535 as->use_cs_gpios = false;
1536 master->num_chipselect = 4;
1537 }
1538
Nicolas Ferre96106202016-11-08 18:48:52 +01001539 ret = atmel_spi_gpio_cs(pdev);
1540 if (ret)
1541 goto out_unmap_regs;
1542
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001543 as->use_dma = false;
1544 as->use_pdc = false;
1545 if (as->caps.has_dma_support) {
Ludovic Desroches5e9af372014-11-14 17:12:54 +01001546 ret = atmel_spi_configure_dma(as);
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001547 if (ret == 0) {
1548 master->dma_tx = as->dma.chan_tx;
1549 master->dma_rx = as->dma.chan_rx;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001550 as->use_dma = true;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001551 } else if (ret == -EPROBE_DEFER) {
Ludovic Desroches5e9af372014-11-14 17:12:54 +01001552 return ret;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001553 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001554 } else {
1555 as->use_pdc = true;
1556 }
1557
1558 if (as->caps.has_dma_support && !as->use_dma)
1559 dev_info(&pdev->dev, "Atmel SPI Controller using PIO only\n");
1560
1561 if (as->use_pdc) {
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001562 ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pdc_interrupt,
1563 0, dev_name(&pdev->dev), master);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001564 } else {
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001565 ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pio_interrupt,
1566 0, dev_name(&pdev->dev), master);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001567 }
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001568 if (ret)
1569 goto out_unmap_regs;
1570
1571 /* Initialize the hardware */
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001572 ret = clk_prepare_enable(clk);
1573 if (ret)
Sachin Kamatde8cc232013-09-10 17:06:26 +05301574 goto out_free_irq;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001575 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001576 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Wenyou Yangd4820b72013-03-19 15:42:15 +08001577 if (as->caps.has_wdrbt) {
1578 spi_writel(as, MR, SPI_BIT(WDRBT) | SPI_BIT(MODFDIS)
1579 | SPI_BIT(MSTR));
1580 } else {
1581 spi_writel(as, MR, SPI_BIT(MSTR) | SPI_BIT(MODFDIS));
1582 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001583
1584 if (as->use_pdc)
1585 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001586 spi_writel(as, CR, SPI_BIT(SPIEN));
1587
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001588 as->fifo_size = 0;
1589 if (!of_property_read_u32(pdev->dev.of_node, "atmel,fifo-size",
1590 &as->fifo_size)) {
1591 dev_info(&pdev->dev, "Using FIFO (%u data)\n", as->fifo_size);
1592 spi_writel(as, CR, SPI_BIT(FIFOEN));
1593 }
1594
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001595 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT);
1596 pm_runtime_use_autosuspend(&pdev->dev);
1597 pm_runtime_set_active(&pdev->dev);
1598 pm_runtime_enable(&pdev->dev);
1599
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001600 ret = devm_spi_register_master(&pdev->dev, master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001601 if (ret)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001602 goto out_free_dma;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001603
Nicolas Ferrece24a512016-11-24 12:24:57 +01001604 /* go! */
1605 dev_info(&pdev->dev, "Atmel SPI Controller at 0x%08lx (irq %d)\n",
1606 (unsigned long)regs->start, irq);
1607
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001608 return 0;
1609
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001610out_free_dma:
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001611 pm_runtime_disable(&pdev->dev);
1612 pm_runtime_set_suspended(&pdev->dev);
1613
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001614 if (as->use_dma)
1615 atmel_spi_release_dma(as);
1616
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001617 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001618 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001619 clk_disable_unprepare(clk);
Sachin Kamatde8cc232013-09-10 17:06:26 +05301620out_free_irq:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001621out_unmap_regs:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001622out_free:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001623 spi_master_put(master);
1624 return ret;
1625}
1626
Grant Likelyfd4a3192012-12-07 16:57:14 +00001627static int atmel_spi_remove(struct platform_device *pdev)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001628{
1629 struct spi_master *master = platform_get_drvdata(pdev);
1630 struct atmel_spi *as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001631
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001632 pm_runtime_get_sync(&pdev->dev);
1633
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001634 /* reset the hardware and block queue progress */
1635 spin_lock_irq(&as->lock);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001636 if (as->use_dma) {
1637 atmel_spi_stop_dma(as);
1638 atmel_spi_release_dma(as);
1639 }
1640
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001641 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001642 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001643 spi_readl(as, SR);
1644 spin_unlock_irq(&as->lock);
1645
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001646 clk_disable_unprepare(as->clk);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001647
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001648 pm_runtime_put_noidle(&pdev->dev);
1649 pm_runtime_disable(&pdev->dev);
1650
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001651 return 0;
1652}
1653
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001654#ifdef CONFIG_PM
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001655static int atmel_spi_runtime_suspend(struct device *dev)
1656{
1657 struct spi_master *master = dev_get_drvdata(dev);
1658 struct atmel_spi *as = spi_master_get_devdata(master);
Jingoo Hanec60dd32013-09-09 17:54:12 +09001659
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001660 clk_disable_unprepare(as->clk);
1661 pinctrl_pm_select_sleep_state(dev);
1662
1663 return 0;
1664}
1665
1666static int atmel_spi_runtime_resume(struct device *dev)
1667{
1668 struct spi_master *master = dev_get_drvdata(dev);
1669 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001670
1671 pinctrl_pm_select_default_state(dev);
1672
Fengguang Wud0de6ff2014-10-17 00:18:56 +08001673 return clk_prepare_enable(as->clk);
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001674}
Wenyou Yangc1ee8f32014-10-21 11:43:34 +08001675
Alexandre Bellonid6305262015-09-10 10:19:52 +02001676#ifdef CONFIG_PM_SLEEP
Wenyou Yangc1ee8f32014-10-21 11:43:34 +08001677static int atmel_spi_suspend(struct device *dev)
1678{
1679 struct spi_master *master = dev_get_drvdata(dev);
1680 int ret;
1681
1682 /* Stop the queue running */
1683 ret = spi_master_suspend(master);
1684 if (ret) {
1685 dev_warn(dev, "cannot suspend master\n");
1686 return ret;
1687 }
1688
1689 if (!pm_runtime_suspended(dev))
1690 atmel_spi_runtime_suspend(dev);
1691
1692 return 0;
1693}
1694
1695static int atmel_spi_resume(struct device *dev)
1696{
1697 struct spi_master *master = dev_get_drvdata(dev);
1698 int ret;
1699
1700 if (!pm_runtime_suspended(dev)) {
1701 ret = atmel_spi_runtime_resume(dev);
1702 if (ret)
1703 return ret;
1704 }
1705
1706 /* Start the queue running */
1707 ret = spi_master_resume(master);
1708 if (ret)
1709 dev_err(dev, "problem starting queue (%d)\n", ret);
1710
1711 return ret;
1712}
Alexandre Bellonid6305262015-09-10 10:19:52 +02001713#endif
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001714
1715static const struct dev_pm_ops atmel_spi_pm_ops = {
1716 SET_SYSTEM_SLEEP_PM_OPS(atmel_spi_suspend, atmel_spi_resume)
1717 SET_RUNTIME_PM_OPS(atmel_spi_runtime_suspend,
1718 atmel_spi_runtime_resume, NULL)
1719};
Jingoo Hanec60dd32013-09-09 17:54:12 +09001720#define ATMEL_SPI_PM_OPS (&atmel_spi_pm_ops)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001721#else
Jingoo Hanec60dd32013-09-09 17:54:12 +09001722#define ATMEL_SPI_PM_OPS NULL
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001723#endif
1724
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001725#if defined(CONFIG_OF)
1726static const struct of_device_id atmel_spi_dt_ids[] = {
1727 { .compatible = "atmel,at91rm9200-spi" },
1728 { /* sentinel */ }
1729};
1730
1731MODULE_DEVICE_TABLE(of, atmel_spi_dt_ids);
1732#endif
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001733
1734static struct platform_driver atmel_spi_driver = {
1735 .driver = {
1736 .name = "atmel_spi",
Jingoo Hanec60dd32013-09-09 17:54:12 +09001737 .pm = ATMEL_SPI_PM_OPS,
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001738 .of_match_table = of_match_ptr(atmel_spi_dt_ids),
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001739 },
Jean-Christophe PLAGNIOL-VILLARD1cb201a2011-11-04 01:20:21 +08001740 .probe = atmel_spi_probe,
Grant Likely2deff8d2013-02-05 13:27:35 +00001741 .remove = atmel_spi_remove,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001742};
Grant Likely940ab882011-10-05 11:29:49 -06001743module_platform_driver(atmel_spi_driver);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001744
1745MODULE_DESCRIPTION("Atmel AT32/AT91 SPI Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001746MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001747MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001748MODULE_ALIAS("platform:atmel_spi");