blob: 86a9d0b91814477f325ff0d0ee79b190e0e8a2fd [file] [log] [blame]
Daniel Lezcanofa50ae92012-01-25 00:56:06 +01001/*
2 * AT91 Power Management
3 *
4 * Copyright (C) 2005 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11#ifndef __ARCH_ARM_MACH_AT91_PM
12#define __ARCH_ARM_MACH_AT91_PM
13
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020014#include <asm/proc-fns.h>
15
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +080016#include <mach/at91_ramc.h>
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010017
18/*
19 * The AT91RM9200 goes into self-refresh mode with this command, and will
20 * terminate self-refresh automatically on the next SDRAM access.
21 *
22 * Self-refresh mode is exited as soon as a memory access is made, but we don't
23 * know for sure when that happens. However, we need to restore the low-power
24 * mode if it was enabled before going idle. Restoring low-power mode while
25 * still in self-refresh is "not recommended", but seems to work.
26 */
27
Daniel Lezcano00482a42012-01-25 00:56:08 +010028static inline void at91rm9200_standby(void)
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010029{
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +080030 u32 lpr = at91_ramc_read(0, AT91RM9200_SDRAMC_LPR);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010031
Daniel Lezcano00482a42012-01-25 00:56:08 +010032 asm volatile(
33 "b 1f\n\t"
34 ".align 5\n\t"
35 "1: mcr p15, 0, %0, c7, c10, 4\n\t"
36 " str %0, [%1, %2]\n\t"
37 " str %3, [%1, %4]\n\t"
38 " mcr p15, 0, %0, c7, c0, 4\n\t"
39 " str %5, [%1, %2]"
40 :
Alexandre Belloni84e87162015-03-03 19:58:22 +010041 : "r" (0), "r" (at91_ramc_base[0]), "r" (AT91RM9200_SDRAMC_LPR),
Jean-Christophe PLAGNIOL-VILLARD1a269ad2011-11-16 02:58:31 +080042 "r" (1), "r" (AT91RM9200_SDRAMC_SRR),
Daniel Lezcano00482a42012-01-25 00:56:08 +010043 "r" (lpr));
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010044}
45
Nicolas Ferre7dca3342010-06-21 14:59:27 +010046/* We manage both DDRAM/SDRAM controllers, we need more than one value to
47 * remember.
48 */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020049static inline void at91_ddr_standby(void)
Nicolas Ferre7dca3342010-06-21 14:59:27 +010050{
Daniel Lezcano00482a42012-01-25 00:56:08 +010051 /* Those two values allow us to delay self-refresh activation
Nicolas Ferre7dca3342010-06-21 14:59:27 +010052 * to the maximum. */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020053 u32 lpr0, lpr1 = 0;
54 u32 saved_lpr0, saved_lpr1 = 0;
Nicolas Ferre7dca3342010-06-21 14:59:27 +010055
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020056 if (at91_ramc_base[1]) {
57 saved_lpr1 = at91_ramc_read(1, AT91_DDRSDRC_LPR);
58 lpr1 = saved_lpr1 & ~AT91_DDRSDRC_LPCB;
59 lpr1 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
60 }
Nicolas Ferre7dca3342010-06-21 14:59:27 +010061
62 saved_lpr0 = at91_ramc_read(0, AT91_DDRSDRC_LPR);
63 lpr0 = saved_lpr0 & ~AT91_DDRSDRC_LPCB;
64 lpr0 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
65
66 /* self-refresh mode now */
67 at91_ramc_write(0, AT91_DDRSDRC_LPR, lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020068 if (at91_ramc_base[1])
69 at91_ramc_write(1, AT91_DDRSDRC_LPR, lpr1);
Nicolas Ferre7dca3342010-06-21 14:59:27 +010070
Daniel Lezcano00482a42012-01-25 00:56:08 +010071 cpu_do_idle();
72
73 at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020074 if (at91_ramc_base[1])
75 at91_ramc_write(1, AT91_DDRSDRC_LPR, saved_lpr1);
Nicolas Ferre7dca3342010-06-21 14:59:27 +010076}
77
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000078/* We manage both DDRAM/SDRAM controllers, we need more than one value to
79 * remember.
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010080 */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020081static inline void at91sam9_sdram_standby(void)
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000082{
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020083 u32 lpr0, lpr1 = 0;
84 u32 saved_lpr0, saved_lpr1 = 0;
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000085
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020086 if (at91_ramc_base[1]) {
87 saved_lpr1 = at91_ramc_read(1, AT91_SDRAMC_LPR);
88 lpr1 = saved_lpr1 & ~AT91_SDRAMC_LPCB;
89 lpr1 |= AT91_SDRAMC_LPCB_SELF_REFRESH;
90 }
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000091
92 saved_lpr0 = at91_ramc_read(0, AT91_SDRAMC_LPR);
93 lpr0 = saved_lpr0 & ~AT91_SDRAMC_LPCB;
94 lpr0 |= AT91_SDRAMC_LPCB_SELF_REFRESH;
95
96 /* self-refresh mode now */
97 at91_ramc_write(0, AT91_SDRAMC_LPR, lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020098 if (at91_ramc_base[1])
99 at91_ramc_write(1, AT91_SDRAMC_LPR, lpr1);
Arnd Bergmannf5fa4092013-01-25 22:44:17 +0000100
101 cpu_do_idle();
102
103 at91_ramc_write(0, AT91_SDRAMC_LPR, saved_lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +0200104 if (at91_ramc_base[1])
105 at91_ramc_write(1, AT91_SDRAMC_LPR, saved_lpr1);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +0100106}
107
Daniel Lezcanofa50ae92012-01-25 00:56:06 +0100108#endif