blob: 2b7889e3b7bc4b283c8e993e0c5fc78b7db83cac [file] [log] [blame]
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -04001/*
2 * arch/arm/mach-orion5x/common.c
3 *
4 * Core functions for Marvell Orion 5x SoCs
5 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/platform_device.h>
Andrew Lunnee962722011-05-15 13:32:48 +020016#include <linux/dma-mapping.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040017#include <linux/serial_8250.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040018#include <linux/mv643xx_i2c.h>
19#include <linux/ata_platform.h>
Russell King764cbcc22011-11-05 10:13:41 +000020#include <linux/delay.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010021#include <linux/clk-provider.h>
Arnd Bergmann7b2fea12013-04-25 17:10:04 +020022#include <linux/cpu.h>
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +020023#include <net/dsa.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040024#include <asm/page.h>
25#include <asm/setup.h>
David Howells9f97da72012-03-28 18:30:01 +010026#include <asm/system_misc.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040027#include <asm/mach/arch.h>
28#include <asm/mach/map.h>
29#include <asm/mach/time.h>
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020030#include <mach/bridge-regs.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/hardware.h>
32#include <mach/orion5x.h>
Arnd Bergmannc02cecb2012-08-24 15:21:54 +020033#include <linux/platform_data/mtd-orion_nand.h>
34#include <linux/platform_data/usb-ehci-orion.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020035#include <plat/time.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020036#include <plat/common.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040037#include "common.h"
38
39/*****************************************************************************
40 * I/O Address Mapping
41 ****************************************************************************/
42static struct map_desc orion5x_io_desc[] __initdata = {
43 {
Thomas Petazzoni3904a392012-09-11 14:27:21 +020044 .virtual = (unsigned long) ORION5X_REGS_VIRT_BASE,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040045 .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
46 .length = ORION5X_REGS_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020047 .type = MT_DEVICE,
48 }, {
Thomas Petazzoni3904a392012-09-11 14:27:21 +020049 .virtual = (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040050 .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
51 .length = ORION5X_PCIE_WA_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020052 .type = MT_DEVICE,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040053 },
54};
55
56void __init orion5x_map_io(void)
57{
58 iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
59}
60
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020061
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040062/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010063 * CLK tree
64 ****************************************************************************/
65static struct clk *tclk;
66
Thomas Petazzoni1bffb4a82012-11-16 16:39:45 +010067void __init clk_init(void)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010068{
69 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
70 orion5x_tclk);
Andrew Lunn4574b882012-04-06 17:17:26 +020071
72 orion_clkdev_init(tclk);
Andrew Lunn2f129bf2011-12-15 08:15:07 +010073}
74
75/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020076 * EHCI0
77 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020078void __init orion5x_ehci0_init(void)
79{
Andrew Lunn72053352012-02-08 15:52:47 +010080 orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
81 EHCI_PHY_ORION);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020082}
83
84
85/*****************************************************************************
86 * EHCI1
87 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020088void __init orion5x_ehci1_init(void)
89{
Andrew Lunndb33f4d2011-12-07 21:48:08 +010090 orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020091}
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040092
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020093
94/*****************************************************************************
Andrew Lunn5c602552011-05-15 13:32:40 +020095 * GE00
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020096 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040097void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
98{
Andrew Lunndb33f4d2011-12-07 21:48:08 +010099 orion_ge00_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200100 ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
Arnaud Patard (Rtp)58569ae2012-07-26 12:15:46 +0200101 IRQ_ORION5X_ETH_ERR,
102 MV643XX_TX_CSUM_DEFAULT_LIMIT);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400103}
104
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400105
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200106/*****************************************************************************
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200107 * Ethernet switch
108 ****************************************************************************/
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200109void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
110{
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200111 orion_ge00_switch_init(d, irq);
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200112}
113
114
115/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200116 * I2C
117 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200118void __init orion5x_i2c_init(void)
119{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200120 orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
121
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200122}
123
124
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400125/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200126 * SATA
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400127 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400128void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
129{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100130 orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400131}
132
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200133
134/*****************************************************************************
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200135 * SPI
136 ****************************************************************************/
Andrew Lunn42366662013-10-23 16:12:51 +0200137void __init orion5x_spi_init(void)
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200138{
Andrew Lunn4574b882012-04-06 17:17:26 +0200139 orion_spi_init(SPI_PHYS_BASE);
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200140}
141
142
143/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200144 * UART0
145 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200146void __init orion5x_uart0_init(void)
147{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200148 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100149 IRQ_ORION5X_UART0, tclk);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200150}
151
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200152/*****************************************************************************
153 * UART1
154 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200155void __init orion5x_uart1_init(void)
156{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200157 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100158 IRQ_ORION5X_UART1, tclk);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200159}
160
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400161/*****************************************************************************
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100162 * XOR engine
163 ****************************************************************************/
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100164void __init orion5x_xor_init(void)
165{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100166 orion_xor0_init(ORION5X_XOR_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200167 ORION5X_XOR_PHYS_BASE + 0x200,
168 IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100169}
170
Andrew Lunn44350062011-05-15 13:32:51 +0200171/*****************************************************************************
172 * Cryptographic Engines and Security Accelerator (CESA)
173 ****************************************************************************/
174static void __init orion5x_crypto_init(void)
Sebastian Andrzej Siewior3a8f7442009-05-07 22:59:24 +0200175{
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300176 mvebu_mbus_add_window_by_id(ORION_MBUS_SRAM_TARGET,
177 ORION_MBUS_SRAM_ATTR,
178 ORION5X_SRAM_PHYS_BASE,
179 ORION5X_SRAM_SIZE);
Andrew Lunn44350062011-05-15 13:32:51 +0200180 orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
181 SZ_8K, IRQ_ORION5X_CESA);
Sebastian Andrzej Siewior3a8f7442009-05-07 22:59:24 +0200182}
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100183
184/*****************************************************************************
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800185 * Watchdog
186 ****************************************************************************/
Arnd Bergmann06f30082015-12-02 22:27:03 +0100187static struct resource orion_wdt_resource[] = {
188 DEFINE_RES_MEM(TIMER_PHYS_BASE, 0x04),
189 DEFINE_RES_MEM(RSTOUTn_MASK_PHYS, 0x04),
190};
191
192static struct platform_device orion_wdt_device = {
193 .name = "orion_wdt",
194 .id = -1,
195 .num_resources = ARRAY_SIZE(orion_wdt_resource),
196 .resource = orion_wdt_resource,
197};
198
Andrew Lunn42366662013-10-23 16:12:51 +0200199static void __init orion5x_wdt_init(void)
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800200{
Arnd Bergmann06f30082015-12-02 22:27:03 +0100201 platform_device_register(&orion_wdt_device);
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800202}
203
204
205/*****************************************************************************
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400206 * Time handling
207 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200208void __init orion5x_init_early(void)
209{
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100210 u32 rev, dev;
211 const char *mbus_soc_name;
212
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200213 orion_time_set_base(TIMER_VIRT_BASE);
Andrew Lunn84d5dfb2012-09-24 07:54:33 +0200214
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100215 /* Initialize the MBUS driver */
216 orion5x_pcie_id(&dev, &rev);
217 if (dev == MV88F5281_DEV_ID)
218 mbus_soc_name = "marvell,orion5x-88f5281-mbus";
219 else if (dev == MV88F5182_DEV_ID)
220 mbus_soc_name = "marvell,orion5x-88f5182-mbus";
221 else if (dev == MV88F5181_DEV_ID)
222 mbus_soc_name = "marvell,orion5x-88f5181-mbus";
223 else if (dev == MV88F6183_DEV_ID)
224 mbus_soc_name = "marvell,orion5x-88f6183-mbus";
225 else
226 mbus_soc_name = NULL;
227 mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
228 ORION5X_BRIDGE_WINS_SZ,
229 ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
230}
231
232void orion5x_setup_wins(void)
233{
234 /*
235 * The PCIe windows will no longer be statically allocated
236 * here once Orion5x is migrated to the pci-mvebu driver.
237 */
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300238 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCIE_IO_TARGET,
239 ORION_MBUS_PCIE_IO_ATTR,
240 ORION5X_PCIE_IO_PHYS_BASE,
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100241 ORION5X_PCIE_IO_SIZE,
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300242 ORION5X_PCIE_IO_BUS_BASE);
243 mvebu_mbus_add_window_by_id(ORION_MBUS_PCIE_MEM_TARGET,
244 ORION_MBUS_PCIE_MEM_ATTR,
245 ORION5X_PCIE_MEM_PHYS_BASE,
246 ORION5X_PCIE_MEM_SIZE);
247 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCI_IO_TARGET,
248 ORION_MBUS_PCI_IO_ATTR,
249 ORION5X_PCI_IO_PHYS_BASE,
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100250 ORION5X_PCI_IO_SIZE,
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300251 ORION5X_PCI_IO_BUS_BASE);
252 mvebu_mbus_add_window_by_id(ORION_MBUS_PCI_MEM_TARGET,
253 ORION_MBUS_PCI_MEM_ATTR,
254 ORION5X_PCI_MEM_PHYS_BASE,
255 ORION5X_PCI_MEM_SIZE);
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200256}
257
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200258int orion5x_tclk;
259
Andrew Lunn42366662013-10-23 16:12:51 +0200260static int __init orion5x_find_tclk(void)
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200261{
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200262 u32 dev, rev;
263
264 orion5x_pcie_id(&dev, &rev);
265 if (dev == MV88F6183_DEV_ID &&
266 (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
267 return 133333333;
268
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200269 return 166666667;
270}
271
Stephen Warren6bb27d72012-11-08 12:40:59 -0700272void __init orion5x_timer_init(void)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400273{
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200274 orion5x_tclk = orion5x_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200275
276 orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
277 IRQ_ORION5X_BRIDGE, orion5x_tclk);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400278}
279
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200280
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400281/*****************************************************************************
282 * General
283 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400284/*
Lennert Buytenhekb46926b2008-04-25 16:31:32 -0400285 * Identify device ID and rev from PCIe configuration header space '0'.
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400286 */
Thomas Petazzoni1bffb4a82012-11-16 16:39:45 +0100287void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400288{
289 orion5x_pcie_id(dev, rev);
290
291 if (*dev == MV88F5281_DEV_ID) {
292 if (*rev == MV88F5281_REV_D2) {
293 *dev_name = "MV88F5281-D2";
294 } else if (*rev == MV88F5281_REV_D1) {
295 *dev_name = "MV88F5281-D1";
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200296 } else if (*rev == MV88F5281_REV_D0) {
297 *dev_name = "MV88F5281-D0";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400298 } else {
299 *dev_name = "MV88F5281-Rev-Unsupported";
300 }
301 } else if (*dev == MV88F5182_DEV_ID) {
302 if (*rev == MV88F5182_REV_A2) {
303 *dev_name = "MV88F5182-A2";
304 } else {
305 *dev_name = "MV88F5182-Rev-Unsupported";
306 }
307 } else if (*dev == MV88F5181_DEV_ID) {
308 if (*rev == MV88F5181_REV_B1) {
309 *dev_name = "MV88F5181-Rev-B1";
Lennert Buytenhekd2b2a6b2008-05-31 08:30:40 +0200310 } else if (*rev == MV88F5181L_REV_A1) {
311 *dev_name = "MV88F5181L-Rev-A1";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400312 } else {
Lennert Buytenhekd2b2a6b2008-05-31 08:30:40 +0200313 *dev_name = "MV88F5181(L)-Rev-Unsupported";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400314 }
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200315 } else if (*dev == MV88F6183_DEV_ID) {
316 if (*rev == MV88F6183_REV_B0) {
317 *dev_name = "MV88F6183-Rev-B0";
318 } else {
319 *dev_name = "MV88F6183-Rev-Unsupported";
320 }
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400321 } else {
322 *dev_name = "Device-Unknown";
323 }
324}
325
326void __init orion5x_init(void)
327{
328 char *dev_name;
329 u32 dev, rev;
330
331 orion5x_id(&dev, &rev, &dev_name);
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200332 printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
333
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400334 /*
335 * Setup Orion address map
336 */
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100337 orion5x_setup_wins();
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200338
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100339 /* Setup root of clk tree */
340 clk_init();
341
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200342 /*
343 * Don't issue "Wait for Interrupt" instruction if we are
344 * running on D0 5281 silicon.
345 */
346 if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
347 printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
Thomas Gleixnerf7b861b2013-03-21 22:49:38 +0100348 cpu_idle_poll_ctrl(true);
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200349 }
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800350
351 /*
Nicolas Pitre3fade492009-06-11 22:27:20 +0200352 * The 5082/5181l/5182/6082/6082l/6183 have crypto
353 * while 5180n/5181/5281 don't have crypto.
354 */
355 if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
356 dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
357 orion5x_crypto_init();
358
359 /*
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800360 * Register watchdog driver
361 */
362 orion5x_wdt_init();
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400363}
364
Robin Holt7b6d8642013-07-08 16:01:40 -0700365void orion5x_restart(enum reboot_mode mode, const char *cmd)
Russell King764cbcc22011-11-05 10:13:41 +0000366{
367 /*
368 * Enable and issue soft reset
369 */
370 orion5x_setbits(RSTOUTn_MASK, (1 << 2));
371 orion5x_setbits(CPU_SOFT_RESET, 1);
372 mdelay(200);
373 orion5x_clrbits(CPU_SOFT_RESET, 1);
374}
375
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400376/*
377 * Many orion-based systems have buggy bootloader implementations.
378 * This is a common fixup for bogus memory tags.
379 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100380void __init tag_fixup_mem32(struct tag *t, char **from)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400381{
382 for (; t->hdr.size; t = tag_next(t))
383 if (t->hdr.tag == ATAG_MEM &&
384 (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
385 t->u.mem.start & ~PAGE_MASK)) {
386 printk(KERN_WARNING
387 "Clearing invalid memory bank %dKB@0x%08x\n",
388 t->u.mem.size / 1024, t->u.mem.start);
389 t->hdr.tag = 0;
390 }
391}