blob: 309bbb70cf7fa8c65c82ad2c7f5963ca55457313 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x.h: Broadcom Everest network driver.
2 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
Ariel Elior290ca2b2013-01-01 05:22:31 +000016
17#include <linux/pci.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000018#include <linux/netdevice.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000020#include <linux/types.h>
Ariel Elior290ca2b2013-01-01 05:22:31 +000021#include <linux/pci_regs.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020022
Eilon Greenstein34f80b02008-06-23 20:33:01 -070023/* compilation time flags */
24
25/* define this to make the driver freeze on error to allow getting debug info
26 * (you will need to reboot afterwards) */
27/* #define BNX2X_STOP_ON_ERROR */
28
Ariel Elior8395be52013-01-01 05:22:44 +000029#define DRV_MODULE_VERSION "1.78.01-0"
30#define DRV_MODULE_RELDATE "2012/10/30"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000031#define BNX2X_BC_VER 0x040200
32
Shmulik Ravid785b9b12010-12-30 06:27:03 +000033#if defined(CONFIG_DCB)
Shmulik Ravid98507672011-02-28 12:19:55 -080034#define BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000035#endif
Yuval Mintzb475d782012-04-03 18:41:29 +000036
37
38#include "bnx2x_hsi.h"
39
Dmitry Kravkov5d1e8592010-07-27 12:31:10 +000040#include "../cnic_if.h"
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000041
Merav Sicron55c11942012-11-07 00:45:48 +000042
43#define BNX2X_MIN_MSIX_VEC_CNT(bp) ((bp)->min_msix_vec_cnt)
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000044
Eilon Greenstein01cd4522009-08-12 08:23:08 +000045#include <linux/mdio.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030046
Eilon Greenstein359d8b12009-02-12 08:38:25 +000047#include "bnx2x_reg.h"
48#include "bnx2x_fw_defs.h"
Barak Witkowski2e499d32012-06-26 01:31:19 +000049#include "bnx2x_mfw_req.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000050#include "bnx2x_link.h"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030051#include "bnx2x_sp.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000052#include "bnx2x_dcb.h"
Dmitry Kravkov6c719d02010-07-27 12:36:15 +000053#include "bnx2x_stats.h"
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000054#include "bnx2x_vfpf.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000055
Ariel Elior1ab44342013-01-01 05:22:23 +000056enum bnx2x_int_mode {
57 BNX2X_INT_MODE_MSIX,
58 BNX2X_INT_MODE_INTX,
59 BNX2X_INT_MODE_MSI
60};
61
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020062/* error/debug prints */
63
Eilon Greenstein34f80b02008-06-23 20:33:01 -070064#define DRV_MODULE_NAME "bnx2x"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020065
66/* for messages that are currently off */
Merav Sicron51c1a582012-03-18 10:33:38 +000067#define BNX2X_MSG_OFF 0x0
68#define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */
69#define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */
70#define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */
71#define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */
72#define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */
73#define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */
74#define BNX2X_MSG_IOV 0x0800000
75#define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/
76#define BNX2X_MSG_ETHTOOL 0x4000000
77#define BNX2X_MSG_DCB 0x8000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020078
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020079/* regular debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000080#define DP(__mask, fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000081do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000082 if (unlikely(bp->msg_enable & (__mask))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000083 pr_notice("[%s:%d(%s)]" fmt, \
84 __func__, __LINE__, \
85 bp->dev ? (bp->dev->name) : "?", \
86 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +000087} while (0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070088
Joe Perchesf1deab52011-08-14 12:16:21 +000089#define DP_CONT(__mask, fmt, ...) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030090do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000091 if (unlikely(bp->msg_enable & (__mask))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000092 pr_cont(fmt, ##__VA_ARGS__); \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030093} while (0)
94
Eilon Greenstein34f80b02008-06-23 20:33:01 -070095/* errors debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000096#define BNX2X_DBG_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000097do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000098 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000099 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +0000100 __func__, __LINE__, \
101 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000102 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000103} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200104
105/* for errors (never masked) */
Joe Perchesf1deab52011-08-14 12:16:21 +0000106#define BNX2X_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000107do { \
Joe Perchesf1deab52011-08-14 12:16:21 +0000108 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +0000109 __func__, __LINE__, \
110 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000111 ##__VA_ARGS__); \
112} while (0)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000113
Joe Perchesf1deab52011-08-14 12:16:21 +0000114#define BNX2X_ERROR(fmt, ...) \
115 pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000116
Eliezer Tamirf1410642008-02-28 11:51:50 -0800117
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200118/* before we have a dev->name use dev_info() */
Joe Perchesf1deab52011-08-14 12:16:21 +0000119#define BNX2X_DEV_INFO(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000120do { \
Merav Sicron51c1a582012-03-18 10:33:38 +0000121 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +0000122 dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000123} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125#ifdef BNX2X_STOP_ON_ERROR
Ariel Elior6383c0b2011-07-14 08:31:57 +0000126void bnx2x_int_disable(struct bnx2x *bp);
Joe Perchesf1deab52011-08-14 12:16:21 +0000127#define bnx2x_panic() \
128do { \
129 bp->panic = 1; \
130 BNX2X_ERR("driver assert\n"); \
131 bnx2x_int_disable(bp); \
132 bnx2x_panic_dump(bp); \
133} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200134#else
Joe Perchesf1deab52011-08-14 12:16:21 +0000135#define bnx2x_panic() \
136do { \
137 bp->panic = 1; \
138 BNX2X_ERR("driver assert\n"); \
139 bnx2x_panic_dump(bp); \
140} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200141#endif
142
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000143#define bnx2x_mc_addr(ha) ((ha)->addr)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800144#define bnx2x_uc_addr(ha) ((ha)->addr)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200145
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700146#define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
147#define U64_HI(x) (u32)(((u64)(x)) >> 32)
148#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200149
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200150
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000151#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700152
153#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
154#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000155#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700156
157#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700159#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200160
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700161#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
162#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700164#define REG_RD_DMAE(bp, offset, valp, len32) \
165 do { \
166 bnx2x_read_dmae(bp, offset, len32);\
Eilon Greenstein573f2032009-08-12 08:24:14 +0000167 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700168 } while (0)
169
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700170#define REG_WR_DMAE(bp, offset, valp, len32) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200171 do { \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000172 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200173 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
174 offset, len32); \
175 } while (0)
176
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000177#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
178 REG_WR_DMAE(bp, offset, valp, len32)
179
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -0800180#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000181 do { \
182 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
183 bnx2x_write_big_buf_wb(bp, addr, len32); \
184 } while (0)
185
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700186#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
187 offsetof(struct shmem_region, field))
188#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
189#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200190
Eilon Greenstein2691d512009-08-12 08:22:08 +0000191#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
192 offsetof(struct shmem2_region, field))
193#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
194#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000195#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
196 offsetof(struct mf_cfg, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000197#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000198 offsetof(struct mf2_cfg, field))
Eilon Greenstein2691d512009-08-12 08:22:08 +0000199
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000200#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
201#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
202 MF_CFG_ADDR(bp, field), (val))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000203#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000204
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000205#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
206 (SHMEM2_RD((bp), size) > \
207 offsetof(struct shmem2_region, field)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000208
Eilon Greenstein345b5d52008-08-13 15:58:12 -0700209#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
Eilon Greenstein3196a882008-08-13 15:58:49 -0700210#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200211
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000212/* SP SB indices */
213
214/* General SP events - stats query, cfc delete, etc */
215#define HC_SP_INDEX_ETH_DEF_CONS 3
216
217/* EQ completions */
218#define HC_SP_INDEX_EQ_CONS 7
219
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000220/* FCoE L2 connection completions */
221#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
222#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000223/* iSCSI L2 */
224#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
225#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
226
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000227/* Special clients parameters */
228
229/* SB indices */
230/* FCoE L2 */
231#define BNX2X_FCOE_L2_RX_INDEX \
232 (&bp->def_status_blk->sp_sb.\
233 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
234
235#define BNX2X_FCOE_L2_TX_INDEX \
236 (&bp->def_status_blk->sp_sb.\
237 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
238
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000239/**
240 * CIDs and CLIDs:
241 * CLIDs below is a CLID for func 0, then the CLID for other
242 * functions will be calculated by the formula:
243 *
244 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
245 *
246 */
David S. Miller1805b2f2011-10-24 18:18:09 -0400247enum {
248 BNX2X_ISCSI_ETH_CL_ID_IDX,
249 BNX2X_FCOE_ETH_CL_ID_IDX,
250 BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
251};
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000252
Merav Sicron37ae41a2012-06-19 07:48:27 +0000253#define BNX2X_CNIC_START_ETH_CID(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) *\
254 (bp)->max_cos)
David S. Miller1805b2f2011-10-24 18:18:09 -0400255 /* iSCSI L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000256#define BNX2X_ISCSI_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp))
David S. Miller1805b2f2011-10-24 18:18:09 -0400257 /* FCoE L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000258#define BNX2X_FCOE_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp) + 1)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000259
Merav Sicron55c11942012-11-07 00:45:48 +0000260#define CNIC_SUPPORT(bp) ((bp)->cnic_support)
261#define CNIC_ENABLED(bp) ((bp)->cnic_enabled)
262#define CNIC_LOADED(bp) ((bp)->cnic_loaded)
263#define FCOE_INIT(bp) ((bp)->fcoe_init)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000264
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000265#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
266 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
267
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000268#define SM_RX_ID 0
269#define SM_TX_ID 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200270
Ariel Elior6383c0b2011-07-14 08:31:57 +0000271/* defines for multiple tx priority indices */
272#define FIRST_TX_ONLY_COS_INDEX 1
273#define FIRST_TX_COS_INDEX 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200274
Ariel Elior6383c0b2011-07-14 08:31:57 +0000275/* rules for calculating the cids of tx-only connections */
Merav Sicron65565882012-06-19 07:48:26 +0000276#define CID_TO_FP(cid, bp) ((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
277#define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
278 (cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000279
280/* fp index inside class of service range */
Merav Sicron65565882012-06-19 07:48:26 +0000281#define FP_COS_TO_TXQ(fp, cos, bp) \
282 ((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000283
Merav Sicron65565882012-06-19 07:48:26 +0000284/* Indexes for transmission queues array:
285 * txdata for RSS i CoS j is at location i + (j * num of RSS)
286 * txdata for FCoE (if exist) is at location max cos * num of RSS
287 * txdata for FWD (if exist) is one location after FCoE
288 * txdata for OOO (if exist) is one location after FWD
Ariel Elior6383c0b2011-07-14 08:31:57 +0000289 */
Merav Sicron65565882012-06-19 07:48:26 +0000290enum {
291 FCOE_TXQ_IDX_OFFSET,
292 FWD_TXQ_IDX_OFFSET,
293 OOO_TXQ_IDX_OFFSET,
294};
295#define MAX_ETH_TXQ_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
Merav Sicron65565882012-06-19 07:48:26 +0000296#define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
Ariel Elior6383c0b2011-07-14 08:31:57 +0000297
298/* fast path */
Eric Dumazete52fcb22011-11-14 06:05:34 +0000299/*
300 * This driver uses new build_skb() API :
301 * RX ring buffer contains pointer to kmalloc() data only,
302 * skb are built only after Hardware filled the frame.
303 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200304struct sw_rx_bd {
Eric Dumazete52fcb22011-11-14 06:05:34 +0000305 u8 *data;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000306 DEFINE_DMA_UNMAP_ADDR(mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200307};
308
309struct sw_tx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700310 struct sk_buff *skb;
311 u16 first_bd;
Eilon Greensteinca003922009-08-12 22:53:28 -0700312 u8 flags;
313/* Set on the first BD descriptor when there is a split BD */
314#define BNX2X_TSO_SPLIT_BD (1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200315};
316
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700317struct sw_rx_page {
318 struct page *page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000319 DEFINE_DMA_UNMAP_ADDR(mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700320};
321
Eilon Greensteinca003922009-08-12 22:53:28 -0700322union db_prod {
323 struct doorbell_set_prod data;
324 u32 raw;
325};
326
David S. Miller8decf862011-09-22 03:23:13 -0400327/* dropless fc FW/HW related params */
328#define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
329#define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
330 ETH_MAX_AGGREGATION_QUEUES_E1 :\
331 ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
332#define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
333#define FW_PREFETCH_CNT 16
334#define DROPLESS_FC_HEADROOM 100
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700335
336/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300337#define BCM_PAGE_SHIFT 12
338#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
339#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700340#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
341
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300342#define PAGES_PER_SGE_SHIFT 0
343#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
344#define SGE_PAGE_SIZE PAGE_SIZE
345#define SGE_PAGE_SHIFT PAGE_SHIFT
346#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
Ariel Elior8d9ac292013-01-01 05:22:27 +0000347#define SGE_PAGES (SGE_PAGE_SIZE * PAGES_PER_SGE)
348#define TPA_AGG_SIZE min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
349 SGE_PAGES), 0xffff)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700350
351/* SGE ring related macros */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300352#define NUM_RX_SGE_PAGES 2
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700353#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
David S. Miller8decf862011-09-22 03:23:13 -0400354#define NEXT_PAGE_SGE_DESC_CNT 2
355#define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
Eilon Greenstein33471622008-08-13 15:59:08 -0700356/* RX_SGE_CNT is promised to be a power of 2 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300357#define RX_SGE_MASK (RX_SGE_CNT - 1)
358#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
359#define MAX_RX_SGE (NUM_RX_SGE - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700360#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400361 (MAX_RX_SGE_CNT - 1)) ? \
362 (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
363 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300364#define RX_SGE(x) ((x) & MAX_RX_SGE)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700365
David S. Miller8decf862011-09-22 03:23:13 -0400366/*
367 * Number of required SGEs is the sum of two:
368 * 1. Number of possible opened aggregations (next packet for
369 * these aggregations will probably consume SGE immidiatelly)
370 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
371 * after placement on BD for new TPA aggregation)
372 *
373 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
374 */
375#define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
376 (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
377#define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
378 MAX_RX_SGE_CNT)
379#define SGE_TH_LO(bp) (NUM_SGE_REQ + \
380 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
381#define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
382
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300383/* Manipulate a bit vector defined as an array of u64 */
384
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700385/* Number of bits in one sge_mask array element */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300386#define BIT_VEC64_ELEM_SZ 64
387#define BIT_VEC64_ELEM_SHIFT 6
388#define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
389
390
391#define __BIT_VEC64_SET_BIT(el, bit) \
392 do { \
393 el = ((el) | ((u64)0x1 << (bit))); \
394 } while (0)
395
396#define __BIT_VEC64_CLEAR_BIT(el, bit) \
397 do { \
398 el = ((el) & (~((u64)0x1 << (bit)))); \
399 } while (0)
400
401
402#define BIT_VEC64_SET_BIT(vec64, idx) \
403 __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
404 (idx) & BIT_VEC64_ELEM_MASK)
405
406#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
407 __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
408 (idx) & BIT_VEC64_ELEM_MASK)
409
410#define BIT_VEC64_TEST_BIT(vec64, idx) \
411 (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
412 ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700413
414/* Creates a bitmask of all ones in less significant bits.
415 idx - index of the most significant bit in the created mask */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300416#define BIT_VEC64_ONES_MASK(idx) \
417 (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
418#define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
419
420/*******************************************************/
421
422
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700423
424/* Number of u64 elements in SGE mask array */
Dmitry Kravkovb3637822011-11-13 04:34:27 +0000425#define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700426#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
427#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
428
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000429union host_hc_status_block {
430 /* pointer to fp status block e1x */
431 struct host_hc_status_block_e1x *e1x_sb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000432 /* pointer to fp status block e2 */
433 struct host_hc_status_block_e2 *e2_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000434};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700435
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300436struct bnx2x_agg_info {
437 /*
Eric Dumazete52fcb22011-11-14 06:05:34 +0000438 * First aggregation buffer is a data buffer, the following - are pages.
439 * We will preallocate the data buffer for each aggregation when
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300440 * we open the interface and will replace the BD at the consumer
441 * with this one when we receive the TPA_START CQE in order to
442 * keep the Rx BD ring consistent.
443 */
444 struct sw_rx_bd first_buf;
445 u8 tpa_state;
446#define BNX2X_TPA_START 1
447#define BNX2X_TPA_STOP 2
448#define BNX2X_TPA_ERROR 3
449 u8 placement_offset;
450 u16 parsing_flags;
451 u16 vlan_tag;
452 u16 len_on_bd;
Eric Dumazete52fcb22011-11-14 06:05:34 +0000453 u32 rxhash;
Eric Dumazeta334b5f2012-07-09 06:02:24 +0000454 bool l4_rxhash;
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000455 u16 gro_size;
456 u16 full_page;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300457};
458
459#define Q_STATS_OFFSET32(stat_name) \
460 (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
461
Ariel Elior6383c0b2011-07-14 08:31:57 +0000462struct bnx2x_fp_txdata {
463
464 struct sw_tx_bd *tx_buf_ring;
465
466 union eth_tx_bd_types *tx_desc_ring;
467 dma_addr_t tx_desc_mapping;
468
469 u32 cid;
470
471 union db_prod tx_db;
472
473 u16 tx_pkt_prod;
474 u16 tx_pkt_cons;
475 u16 tx_bd_prod;
476 u16 tx_bd_cons;
477
478 unsigned long tx_pkt;
479
480 __le16 *tx_cons_sb;
481
482 int txq_index;
Merav Sicron65565882012-06-19 07:48:26 +0000483 struct bnx2x_fastpath *parent_fp;
484 int tx_ring_size;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000485};
486
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000487enum bnx2x_tpa_mode_t {
488 TPA_MODE_LRO,
489 TPA_MODE_GRO
490};
491
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200492struct bnx2x_fastpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300493 struct bnx2x *bp; /* parent */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200494
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000495#define BNX2X_NAPI_WEIGHT 128
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700496 struct napi_struct napi;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000497 union host_hc_status_block status_blk;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000498 /* chip independed shortcuts into sb structure */
499 __le16 *sb_index_values;
500 __le16 *sb_running_index;
501 /* chip independed shortcut into rx_prods_offset memory */
502 u32 ustorm_rx_prods_offset;
503
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800504 u32 rx_buf_size;
Eric Dumazetd46d1322012-12-10 12:16:06 +0000505 u32 rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700506 dma_addr_t status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200507
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000508 enum bnx2x_tpa_mode_t mode;
509
Ariel Elior6383c0b2011-07-14 08:31:57 +0000510 u8 max_cos; /* actual number of active tx coses */
Merav Sicron65565882012-06-19 07:48:26 +0000511 struct bnx2x_fp_txdata *txdata_ptr[BNX2X_MULTI_TX_COS];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200512
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700513 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
514 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200515
516 struct eth_rx_bd *rx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700517 dma_addr_t rx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200518
519 union eth_rx_cqe *rx_comp_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700520 dma_addr_t rx_comp_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200521
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700522 /* SGE ring */
523 struct eth_rx_sge *rx_sge_ring;
524 dma_addr_t rx_sge_mapping;
525
526 u64 sge_mask[RX_SGE_MASK_LEN];
527
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300528 u32 cid;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200529
Ariel Elior6383c0b2011-07-14 08:31:57 +0000530 __le16 fp_hc_idx;
531
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000532 u8 index; /* number in fp array */
Dmitry Kravkovf233caf2011-11-13 04:34:22 +0000533 u8 rx_queue; /* index for skb_record */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000534 u8 cl_id; /* eth client id */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000535 u8 cl_qzone_id;
536 u8 fw_sb_id; /* status block number in FW */
537 u8 igu_sb_id; /* status block number in HW */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200538
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700539 u16 rx_bd_prod;
540 u16 rx_bd_cons;
541 u16 rx_comp_prod;
542 u16 rx_comp_cons;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700543 u16 rx_sge_prod;
544 /* The last maximal completed SGE */
545 u16 last_max_sge;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000546 __le16 *rx_cons_sb;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000547 unsigned long rx_pkt,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700548 rx_calls;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000549
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700550 /* TPA related */
Barak Witkowski15192a82012-06-19 07:48:28 +0000551 struct bnx2x_agg_info *tpa_info;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700552 u8 disable_tpa;
553#ifdef BNX2X_STOP_ON_ERROR
554 u64 tpa_queue_used;
555#endif
Eilon Greensteinca003922009-08-12 22:53:28 -0700556 /* The size is calculated using the following:
557 sizeof name field from netdev structure +
558 4 ('-Xx-' string) +
559 4 (for the digits and to make it DWORD aligned) */
560#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
561 char name[FP_NAME_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200562};
563
Barak Witkowski15192a82012-06-19 07:48:28 +0000564#define bnx2x_fp(bp, nr, var) ((bp)->fp[(nr)].var)
565#define bnx2x_sp_obj(bp, fp) ((bp)->sp_objs[(fp)->index])
566#define bnx2x_fp_stats(bp, fp) (&((bp)->fp_stats[(fp)->index]))
567#define bnx2x_fp_qstats(bp, fp) (&((bp)->fp_stats[(fp)->index].eth_q_stats))
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800568
569/* Use 2500 as a mini-jumbo MTU for FCoE */
570#define BNX2X_FCOE_MINI_JUMBO_MTU 2500
571
Merav Sicron65565882012-06-19 07:48:26 +0000572#define FCOE_IDX_OFFSET 0
573
574#define FCOE_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
575 FCOE_IDX_OFFSET)
576#define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX(bp)])
577#define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
Barak Witkowski15192a82012-06-19 07:48:28 +0000578#define bnx2x_fcoe_inner_sp_obj(bp) (&bp->sp_objs[FCOE_IDX(bp)])
579#define bnx2x_fcoe_sp_obj(bp, var) (bnx2x_fcoe_inner_sp_obj(bp)->var)
Merav Sicron65565882012-06-19 07:48:26 +0000580#define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
581 txdata_ptr[FIRST_TX_COS_INDEX] \
582 ->var)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300583
584
Merav Sicron55c11942012-11-07 00:45:48 +0000585#define IS_ETH_FP(fp) ((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
586#define IS_FCOE_FP(fp) ((fp)->index == FCOE_IDX((fp)->bp))
587#define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX(bp))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700588
589
590/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300591#define MAX_FETCH_BD 13 /* HW max BDs per packet */
592#define RX_COPY_THRESH 92
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700593
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300594#define NUM_TX_RINGS 16
Eilon Greensteinca003922009-08-12 22:53:28 -0700595#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
David S. Miller8decf862011-09-22 03:23:13 -0400596#define NEXT_PAGE_TX_DESC_CNT 1
597#define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300598#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
599#define MAX_TX_BD (NUM_TX_BD - 1)
600#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700601#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400602 (MAX_TX_DESC_CNT - 1)) ? \
603 (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
604 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300605#define TX_BD(x) ((x) & MAX_TX_BD)
606#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700607
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000608/* number of NEXT_PAGE descriptors may be required during placement */
609#define NEXT_CNT_PER_TX_PKT(bds) \
610 (((bds) + MAX_TX_DESC_CNT - 1) / \
611 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
612/* max BDs per tx packet w/o next_pages:
613 * START_BD - describes packed
614 * START_BD(splitted) - includes unpaged data segment for GSO
615 * PARSING_BD - for TSO and CSUM data
616 * Frag BDs - decribes pages for frags
617 */
618#define BDS_PER_TX_PKT 3
619#define MAX_BDS_PER_TX_PKT (MAX_SKB_FRAGS + BDS_PER_TX_PKT)
620/* max BDs per tx packet including next pages */
621#define MAX_DESC_PER_TX_PKT (MAX_BDS_PER_TX_PKT + \
622 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
623
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700624/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300625#define NUM_RX_RINGS 8
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700626#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
David S. Miller8decf862011-09-22 03:23:13 -0400627#define NEXT_PAGE_RX_DESC_CNT 2
628#define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300629#define RX_DESC_MASK (RX_DESC_CNT - 1)
630#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
631#define MAX_RX_BD (NUM_RX_BD - 1)
632#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
David S. Miller8decf862011-09-22 03:23:13 -0400633
634/* dropless fc calculations for BDs
635 *
636 * Number of BDs should as number of buffers in BRB:
637 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
638 * "next" elements on each page
639 */
640#define NUM_BD_REQ BRB_SIZE(bp)
641#define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
642 MAX_RX_DESC_CNT)
643#define BD_TH_LO(bp) (NUM_BD_REQ + \
644 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
645 FW_DROP_LEVEL(bp))
646#define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
647
648#define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300649
650#define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
651 ETH_MIN_RX_CQES_WITH_TPA_E1 : \
652 ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
653#define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
654#define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
655#define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
656 MIN_RX_AVAIL))
657
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700658#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400659 (MAX_RX_DESC_CNT - 1)) ? \
660 (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
661 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300662#define RX_BD(x) ((x) & MAX_RX_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700663
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300664/*
665 * As long as CQE is X times bigger than BD entry we have to allocate X times
666 * more pages for CQ ring in order to keep it balanced with BD ring
667 */
668#define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
669#define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700670#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
David S. Miller8decf862011-09-22 03:23:13 -0400671#define NEXT_PAGE_RCQ_DESC_CNT 1
672#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300673#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
674#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
675#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700676#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400677 (MAX_RCQ_DESC_CNT - 1)) ? \
678 (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
679 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300680#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700681
David S. Miller8decf862011-09-22 03:23:13 -0400682/* dropless fc calculations for RCQs
683 *
684 * Number of RCQs should be as number of buffers in BRB:
685 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
686 * "next" elements on each page
687 */
688#define NUM_RCQ_REQ BRB_SIZE(bp)
689#define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
690 MAX_RCQ_DESC_CNT)
691#define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
692 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
693 FW_DROP_LEVEL(bp))
694#define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
695
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700696
Eilon Greenstein33471622008-08-13 15:59:08 -0700697/* This is needed for determining of last_max */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300698#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
699#define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700700
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700701
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300702#define BNX2X_SWCID_SHIFT 17
703#define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700704
705/* used on a CID received from the HW */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300706#define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700707#define CQE_CMD(x) (le32_to_cpu(x) >> \
708 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
709
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700710#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
711 le32_to_cpu((bd)->addr_lo))
712#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
713
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000714#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
715#define BNX2X_DB_SHIFT 7 /* 128 bytes*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300716#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
717#error "Min DB doorbell stride is 8"
718#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700719#define DPM_TRIGER_TYPE 0x40
720#define DOORBELL(bp, cid, val) \
721 do { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000722 writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700723 DPM_TRIGER_TYPE); \
724 } while (0)
725
726
727/* TX CSUM helpers */
728#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
729 skb->csum_offset)
730#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
731 skb->csum_offset))
732
733#define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
734
735#define XMIT_PLAIN 0
736#define XMIT_CSUM_V4 0x1
737#define XMIT_CSUM_V6 0x2
738#define XMIT_CSUM_TCP 0x4
739#define XMIT_GSO_V4 0x8
740#define XMIT_GSO_V6 0x10
741
742#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
743#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
744
745
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700746/* stuff added to make the code fit 80Col */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300747#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
748#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
749#define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
750#define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
751#define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700752
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -0700753#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
754
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000755#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
756 (((le16_to_cpu(flags) & \
757 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
758 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
759 == PRS_FLAG_OVERETH_IPV4)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700760#define BNX2X_RX_SUM_FIX(cqe) \
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000761 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700762
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300763
764#define FP_USB_FUNC_OFF \
765 offsetof(struct cstorm_status_block_u, func)
766#define FP_CSB_FUNC_OFF \
767 offsetof(struct cstorm_status_block_c, func)
768
David S. Miller8decf862011-09-22 03:23:13 -0400769#define HC_INDEX_ETH_RX_CQ_CONS 1
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300770
David S. Miller8decf862011-09-22 03:23:13 -0400771#define HC_INDEX_OOO_TX_CQ_CONS 4
772
773#define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
774
775#define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
776
777#define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300778
Ariel Elior6383c0b2011-07-14 08:31:57 +0000779#define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
780
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700781#define BNX2X_RX_SB_INDEX \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300782 (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200783
Ariel Elior6383c0b2011-07-14 08:31:57 +0000784#define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
785
786#define BNX2X_TX_SB_INDEX_COS0 \
787 (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700788
789/* end of fast path */
790
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700791/* common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200792
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700793struct bnx2x_common {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200794
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700795 u32 chip_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200796/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700797#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200798
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700799#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700800#define CHIP_NUM_57710 0x164e
801#define CHIP_NUM_57711 0x164f
802#define CHIP_NUM_57711E 0x1650
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000803#define CHIP_NUM_57712 0x1662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300804#define CHIP_NUM_57712_MF 0x1663
Ariel Elior8395be52013-01-01 05:22:44 +0000805#define CHIP_NUM_57712_VF 0x166f
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300806#define CHIP_NUM_57713 0x1651
807#define CHIP_NUM_57713E 0x1652
808#define CHIP_NUM_57800 0x168a
809#define CHIP_NUM_57800_MF 0x16a5
Ariel Elior8395be52013-01-01 05:22:44 +0000810#define CHIP_NUM_57800_VF 0x16a9
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300811#define CHIP_NUM_57810 0x168e
812#define CHIP_NUM_57810_MF 0x16ae
Ariel Elior8395be52013-01-01 05:22:44 +0000813#define CHIP_NUM_57810_VF 0x16af
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000814#define CHIP_NUM_57811 0x163d
815#define CHIP_NUM_57811_MF 0x163e
Ariel Elior8395be52013-01-01 05:22:44 +0000816#define CHIP_NUM_57811_VF 0x163f
Yuval Mintzc3def942012-07-23 10:25:43 +0300817#define CHIP_NUM_57840_OBSOLETE 0x168d
818#define CHIP_NUM_57840_MF_OBSOLETE 0x16ab
819#define CHIP_NUM_57840_4_10 0x16a1
820#define CHIP_NUM_57840_2_20 0x16a2
821#define CHIP_NUM_57840_MF 0x16a4
Ariel Elior8395be52013-01-01 05:22:44 +0000822#define CHIP_NUM_57840_VF 0x16ad
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700823#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
824#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
825#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000826#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
Ariel Elior8395be52013-01-01 05:22:44 +0000827#define CHIP_IS_57712_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_VF)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300828#define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
829#define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
830#define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000831#define CHIP_IS_57800_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_VF)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300832#define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
833#define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000834#define CHIP_IS_57810_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_VF)
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000835#define CHIP_IS_57811(bp) (CHIP_NUM(bp) == CHIP_NUM_57811)
836#define CHIP_IS_57811_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000837#define CHIP_IS_57811_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_VF)
Yuval Mintzc3def942012-07-23 10:25:43 +0300838#define CHIP_IS_57840(bp) \
839 ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
840 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
841 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
842#define CHIP_IS_57840_MF(bp) ((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
843 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
Ariel Elior8395be52013-01-01 05:22:44 +0000844#define CHIP_IS_57840_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_VF)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700845#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
846 CHIP_IS_57711E(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000847#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300848 CHIP_IS_57712_MF(bp))
849#define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
850 CHIP_IS_57800_MF(bp) || \
851 CHIP_IS_57810(bp) || \
852 CHIP_IS_57810_MF(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +0000853 CHIP_IS_57810_VF(bp) || \
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000854 CHIP_IS_57811(bp) || \
855 CHIP_IS_57811_MF(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +0000856 CHIP_IS_57811_VF(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300857 CHIP_IS_57840(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +0000858 CHIP_IS_57840_MF(bp) || \
859 CHIP_IS_57840_VF(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000860#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300861#define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
862#define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200863
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300864#define CHIP_REV_SHIFT 12
865#define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
866#define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
867#define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
868#define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700869/* assume maximum 5 revisions */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300870#define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700871/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
872#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300873 !(CHIP_REV_VAL(bp) & 0x00001000))
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700874/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
875#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300876 (CHIP_REV_VAL(bp) & 0x00001000))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200877
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700878#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
879 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
880
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700881#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
882#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300883#define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
884 (CHIP_REV_SHIFT + 1)) \
885 << CHIP_REV_SHIFT)
886#define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
887 CHIP_REV_SIM(bp) :\
888 CHIP_REV_VAL(bp))
889#define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
890 (CHIP_REV(bp) == CHIP_REV_Bx))
891#define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
892 (CHIP_REV(bp) == CHIP_REV_Ax))
Merav Sicron55c11942012-11-07 00:45:48 +0000893/* This define is used in two main places:
894 * 1. In the early stages of nic_load, to know if to configrue Parser / Searcher
895 * to nic-only mode or to offload mode. Offload mode is configured if either the
896 * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
897 * registered for this port (which means that the user wants storage services).
898 * 2. During cnic-related load, to know if offload mode is already configured in
899 * the HW or needs to be configrued.
900 * Since the transition from nic-mode to offload-mode in HW causes traffic
901 * coruption, nic-mode is configured only in ports on which storage services
902 * where never requested.
903 */
904#define CONFIGURE_NIC_MODE(bp) (!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700906 int flash_size;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +0000907#define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
908#define BNX2X_NVRAM_TIMEOUT_COUNT 30000
909#define BNX2X_NVRAM_PAGE_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200910
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700911 u32 shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +0000912 u32 shmem2_base;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000913 u32 mf_cfg_base;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000914 u32 mf2_cfg_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700915
916 u32 hw_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200917
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700918 u32 bc_ver;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000919
920 u8 int_block;
921#define INT_BLOCK_HC 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000922#define INT_BLOCK_IGU 1
923#define INT_BLOCK_MODE_NORMAL 0
924#define INT_BLOCK_MODE_BW_COMP 2
925#define CHIP_INT_MODE_IS_NBC(bp) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300926 (!CHIP_IS_E1x(bp) && \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000927 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
928#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
929
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000930 u8 chip_port_mode;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000931#define CHIP_4_PORT_MODE 0x0
932#define CHIP_2_PORT_MODE 0x1
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000933#define CHIP_PORT_MODE_NONE 0x2
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000934#define CHIP_MODE(bp) (bp->common.chip_port_mode)
935#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
Barak Witkowski1d187b32011-12-05 22:41:50 +0000936
937 u32 boot_mode;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700938};
939
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000940/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
941#define BNX2X_IGU_STAS_MSG_VF_CNT 64
942#define BNX2X_IGU_STAS_MSG_PF_CNT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700943
Yaniv Rosner27c11512012-12-02 04:05:54 +0000944#define MAX_IGU_ATTN_ACK_TO 100
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700945/* end of common */
946
947/* port */
948
949struct bnx2x_port {
950 u32 pmf;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200951
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000952 u32 link_config[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200953
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000954 u32 supported[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200955/* link settings - missing defines */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700956#define SUPPORTED_2500baseX_Full (1 << 15)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200957
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000958 u32 advertising[LINK_CONFIG_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700959/* link settings - missing defines */
960#define ADVERTISED_2500baseX_Full (1 << 15)
961
962 u32 phy_addr;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700963
964 /* used to synchronize phy accesses */
965 struct mutex phy_mutex;
966
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700967 u32 port_stx;
968
969 struct nig_stats old_nig_stats;
970};
971
972/* end of port */
973
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300974#define STATS_OFFSET32(stat_name) \
975 (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700976
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300977/* slow path */
978
979/* slow path work-queue */
980extern struct workqueue_struct *bnx2x_wq;
981
982#define BNX2X_MAX_NUM_OF_VFS 64
Ariel Elior1ab44342013-01-01 05:22:23 +0000983#define BNX2X_VF_CID_WND 0
984#define BNX2X_CIDS_PER_VF (1 << BNX2X_VF_CID_WND)
Ariel Elior8db573b2013-01-01 05:22:37 +0000985#define BNX2X_CLIENTS_PER_VF 1
Ariel Elior290ca2b2013-01-01 05:22:31 +0000986#define BNX2X_FIRST_VF_CID 256
Ariel Elior1ab44342013-01-01 05:22:23 +0000987#define BNX2X_VF_CIDS (BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000988#define BNX2X_VF_ID_INVALID 0xFF
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700989
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000990/*
991 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
992 * control by the number of fast-path status blocks supported by the
993 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
994 * status block represents an independent interrupts context that can
995 * serve a regular L2 networking queue. However special L2 queues such
996 * as the FCoE queue do not require a FP-SB and other components like
997 * the CNIC may consume FP-SB reducing the number of possible L2 queues
998 *
999 * If the maximum number of FP-SB available is X then:
1000 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
1001 * regular L2 queues is Y=X-1
1002 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
1003 * c. If the FCoE L2 queue is supported the actual number of L2 queues
1004 * is Y+1
1005 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
1006 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
1007 * FP interrupt context for the CNIC).
1008 * e. The number of HW context (CID count) is always X or X+1 if FCoE
1009 * L2 queue is supported. the cid for the FCoE L2 queue is always X.
1010 */
1011
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001012/* fast-path interrupt contexts E1x */
1013#define FP_SB_MAX_E1x 16
1014/* fast-path interrupt contexts E2 */
1015#define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001016
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001017union cdu_context {
1018 struct eth_context eth;
1019 char pad[1024];
1020};
1021
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001022/* CDU host DB constants */
Merav Sicrona0529972012-06-19 07:48:25 +00001023#define CDU_ILT_PAGE_SZ_HW 2
1024#define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001025#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1026
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001027#define CNIC_ISCSI_CID_MAX 256
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001028#define CNIC_FCOE_CID_MAX 2048
1029#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001030#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001031
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001032#define QM_ILT_PAGE_SZ_HW 0
1033#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001034#define QM_CID_ROUND 1024
1035
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001036/* TM (timers) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001037#define TM_ILT_PAGE_SZ_HW 0
1038#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001039/* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
1040#define TM_CONN_NUM 1024
1041#define TM_ILT_SZ (8 * TM_CONN_NUM)
1042#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1043
1044/* SRC (Searcher) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001045#define SRC_ILT_PAGE_SZ_HW 0
1046#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001047#define SRC_HASH_BITS 10
1048#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
1049#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
1050#define SRC_T2_SZ SRC_ILT_SZ
1051#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001052
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001053#define MAX_DMAE_C 8
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001054
1055/* DMA memory not used in fastpath */
1056struct bnx2x_slowpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001057 union {
1058 struct mac_configuration_cmd e1x;
1059 struct eth_classify_rules_ramrod_data e2;
1060 } mac_rdata;
1061
1062
1063 union {
1064 struct tstorm_eth_mac_filter_config e1x;
1065 struct eth_filter_rules_ramrod_data e2;
1066 } rx_mode_rdata;
1067
1068 union {
1069 struct mac_configuration_cmd e1;
1070 struct eth_multicast_rules_ramrod_data e2;
1071 } mcast_rdata;
1072
1073 struct eth_rss_update_ramrod_data rss_rdata;
1074
1075 /* Queue State related ramrods are always sent under rtnl_lock */
1076 union {
1077 struct client_init_ramrod_data init_data;
1078 struct client_update_ramrod_data update_data;
1079 } q_rdata;
1080
1081 union {
1082 struct function_start_data func_start;
Dmitry Kravkov6debea82011-07-19 01:42:04 +00001083 /* pfc configuration for DCBX ramrod */
1084 struct flow_control_configuration pfc_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001085 } func_rdata;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001086
Barak Witkowskia3348722012-04-23 03:04:46 +00001087 /* afex ramrod can not be a part of func_rdata union because these
1088 * events might arrive in parallel to other events from func_rdata.
1089 * Therefore, if they would have been defined in the same union,
1090 * data can get corrupted.
1091 */
1092 struct afex_vif_list_ramrod_data func_afex_rdata;
1093
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001094 /* used by dmae command executer */
1095 struct dmae_command dmae[MAX_DMAE_C];
1096
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001097 u32 stats_comp;
1098 union mac_stats mac_stats;
1099 struct nig_stats nig_stats;
1100 struct host_port_stats port_stats;
1101 struct host_func_stats func_stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001102
1103 u32 wb_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001104 u32 wb_data[4];
Barak Witkowski1d187b32011-12-05 22:41:50 +00001105
1106 union drv_info_to_mcp drv_info_to_mcp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001107};
1108
1109#define bnx2x_sp(bp, var) (&bp->slowpath->var)
1110#define bnx2x_sp_mapping(bp, var) \
1111 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001112
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001113
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001114/* attn group wiring */
1115#define MAX_DYNAMIC_ATTN_GRPS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001116
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001117struct attn_route {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001118 u32 sig[5];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001119};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001120
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001121struct iro {
1122 u32 base;
1123 u16 m1;
1124 u16 m2;
1125 u16 m3;
1126 u16 size;
1127};
1128
1129struct hw_context {
1130 union cdu_context *vcxt;
1131 dma_addr_t cxt_mapping;
1132 size_t size;
1133};
1134
1135/* forward */
1136struct bnx2x_ilt;
1137
Ariel Elior290ca2b2013-01-01 05:22:31 +00001138struct bnx2x_vfdb;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001139
1140enum bnx2x_recovery_state {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001141 BNX2X_RECOVERY_DONE,
1142 BNX2X_RECOVERY_INIT,
1143 BNX2X_RECOVERY_WAIT,
Ariel Elior95c6c6162012-01-26 06:01:52 +00001144 BNX2X_RECOVERY_FAILED,
1145 BNX2X_RECOVERY_NIC_LOADING
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001146};
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001147
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001148/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001149 * Event queue (EQ or event ring) MC hsi
1150 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1151 */
1152#define NUM_EQ_PAGES 1
1153#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1154#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
1155#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1156#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
1157#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1158
1159/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1160#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
1161 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1162
1163/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1164#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
1165
1166#define BNX2X_EQ_INDEX \
1167 (&bp->def_status_blk->sp_sb.\
1168 index_values[HC_SP_INDEX_EQ_CONS])
1169
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001170/* This is a data that will be used to create a link report message.
1171 * We will keep the data used for the last link report in order
1172 * to prevent reporting the same link parameters twice.
1173 */
1174struct bnx2x_link_report_data {
1175 u16 line_speed; /* Effective line speed */
1176 unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1177};
1178
1179enum {
1180 BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
1181 BNX2X_LINK_REPORT_LINK_DOWN,
1182 BNX2X_LINK_REPORT_RX_FC_ON,
1183 BNX2X_LINK_REPORT_TX_FC_ON,
1184};
1185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001186enum {
1187 BNX2X_PORT_QUERY_IDX,
1188 BNX2X_PF_QUERY_IDX,
Barak Witkowski50f0a562011-12-05 21:52:23 +00001189 BNX2X_FCOE_QUERY_IDX,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001190 BNX2X_FIRST_QUEUE_QUERY_IDX,
1191};
1192
1193struct bnx2x_fw_stats_req {
1194 struct stats_query_header hdr;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001195 struct stats_query_entry query[FP_SB_MAX_E1x+
1196 BNX2X_FIRST_QUEUE_QUERY_IDX];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001197};
1198
1199struct bnx2x_fw_stats_data {
1200 struct stats_counter storm_counters;
1201 struct per_port_stats port;
1202 struct per_pf_stats pf;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001203 struct fcoe_statistics_params fcoe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001204 struct per_queue_stats queue_stats[1];
1205};
1206
Ariel Elior7be08a72011-07-14 08:31:19 +00001207/* Public slow path states */
1208enum {
Ariel Elior6383c0b2011-07-14 08:31:57 +00001209 BNX2X_SP_RTNL_SETUP_TC,
Ariel Elior7be08a72011-07-14 08:31:19 +00001210 BNX2X_SP_RTNL_TX_TIMEOUT,
Ariel Elior83048592011-11-13 04:34:29 +00001211 BNX2X_SP_RTNL_FAN_FAILURE,
Ariel Elior8395be52013-01-01 05:22:44 +00001212 BNX2X_SP_RTNL_AFEX_F_UPDATE,
1213 BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior381ac162013-01-01 05:22:29 +00001214 BNX2X_SP_RTNL_VFPF_MCAST,
1215 BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
Ariel Elior7be08a72011-07-14 08:31:19 +00001216};
1217
1218
Yuval Mintz452427b2012-03-26 20:47:07 +00001219struct bnx2x_prev_path_list {
1220 u8 bus;
1221 u8 slot;
1222 u8 path;
1223 struct list_head list;
Barak Witkowskic63da992012-12-05 23:04:03 +00001224 u8 undi;
Yuval Mintz452427b2012-03-26 20:47:07 +00001225};
1226
Barak Witkowski15192a82012-06-19 07:48:28 +00001227struct bnx2x_sp_objs {
1228 /* MACs object */
1229 struct bnx2x_vlan_mac_obj mac_obj;
1230
1231 /* Queue State object */
1232 struct bnx2x_queue_sp_obj q_obj;
1233};
1234
1235struct bnx2x_fp_stats {
1236 struct tstorm_per_queue_stats old_tclient;
1237 struct ustorm_per_queue_stats old_uclient;
1238 struct xstorm_per_queue_stats old_xclient;
1239 struct bnx2x_eth_q_stats eth_q_stats;
1240 struct bnx2x_eth_q_stats_old eth_q_stats_old;
1241};
1242
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001243struct bnx2x {
1244 /* Fields used in the tx and intr/napi performance paths
1245 * are grouped together in the beginning of the structure
1246 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001247 struct bnx2x_fastpath *fp;
Barak Witkowski15192a82012-06-19 07:48:28 +00001248 struct bnx2x_sp_objs *sp_objs;
1249 struct bnx2x_fp_stats *fp_stats;
Merav Sicron65565882012-06-19 07:48:26 +00001250 struct bnx2x_fp_txdata *bnx2x_txq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001251 void __iomem *regview;
1252 void __iomem *doorbells;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001253 u16 db_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001254
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001255 u8 pf_num; /* absolute PF number */
1256 u8 pfid; /* per-path PF number */
1257 int base_fw_ndsb; /**/
1258#define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1259#define BP_PORT(bp) (bp->pfid & 1)
1260#define BP_FUNC(bp) (bp->pfid)
1261#define BP_ABS_FUNC(bp) (bp->pf_num)
David S. Miller8decf862011-09-22 03:23:13 -04001262#define BP_VN(bp) ((bp)->pfid >> 1)
1263#define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
1264#define BP_L_ID(bp) (BP_VN(bp) << 2)
1265#define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
1266 (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
1267#define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001268
Ariel Elior64112802013-01-07 00:50:23 +00001269#ifdef CONFIG_BNX2X_SRIOV
Ariel Elior1ab44342013-01-01 05:22:23 +00001270 /* vf pf channel mailbox contains request and response buffers */
1271 struct bnx2x_vf_mbx_msg *vf2pf_mbox;
1272 dma_addr_t vf2pf_mbox_mapping;
1273
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00001274 /* we set aside a copy of the acquire response */
1275 struct pfvf_acquire_resp_tlv acquire_resp;
1276
Ariel Eliorabc5a022013-01-01 05:22:43 +00001277 /* bulletin board for messages from pf to vf */
1278 union pf_vf_bulletin *pf2vf_bulletin;
1279 dma_addr_t pf2vf_bulletin_mapping;
1280
1281 struct pf_vf_bulletin_content old_bulletin;
Ariel Elior64112802013-01-07 00:50:23 +00001282#endif /* CONFIG_BNX2X_SRIOV */
Ariel Eliorabc5a022013-01-01 05:22:43 +00001283
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001284 struct net_device *dev;
1285 struct pci_dev *pdev;
1286
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001287 const struct iro *iro_arr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001288#define IRO (bp->iro_arr)
1289
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001290 enum bnx2x_recovery_state recovery_state;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001291 int is_leader;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001292 struct msix_entry *msix_table;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001293
1294 int tx_ring_size;
1295
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001296/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1297#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001298#define ETH_MIN_PACKET_SIZE 60
1299#define ETH_MAX_PACKET_SIZE 1500
1300#define ETH_MAX_JUMBO_PACKET_SIZE 9600
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001301/* TCP with Timestamp Option (32) + IPv6 (40) */
1302#define ETH_MAX_TPA_HEADER_SIZE 72
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001303
Eilon Greenstein0f008462009-02-12 08:36:18 +00001304 /* Max supported alignment is 256 (8 shift) */
Eric Dumazete52fcb22011-11-14 06:05:34 +00001305#define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT)
1306
1307 /* FW uses 2 Cache lines Alignment for start packet and size
1308 *
1309 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1310 * at the end of skb->data, to avoid wasting a full cache line.
1311 * This reduces memory use (skb->truesize).
1312 */
1313#define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT)
1314
1315#define BNX2X_FW_RX_ALIGN_END \
Joren Van Onderf57b07c2012-08-11 17:10:35 +00001316 max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT, \
Eric Dumazete52fcb22011-11-14 06:05:34 +00001317 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1318
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001319#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
Eilon Greenstein0f008462009-02-12 08:36:18 +00001320
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001321 struct host_sp_status_block *def_status_blk;
1322#define DEF_SB_IGU_ID 16
1323#define DEF_SB_ID HC_SP_SB_ID
1324 __le16 def_idx;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001325 __le16 def_att_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001326 u32 attn_state;
1327 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001328
1329 /* slow path ring */
1330 struct eth_spe *spq;
1331 dma_addr_t spq_mapping;
1332 u16 spq_prod_idx;
1333 struct eth_spe *spq_prod_bd;
1334 struct eth_spe *spq_last_bd;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001335 __le16 *dsb_sp_prod;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001336 atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001337 /* used to synchronize spq accesses */
1338 spinlock_t spq_lock;
1339
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001340 /* event queue */
1341 union event_ring_elem *eq_ring;
1342 dma_addr_t eq_mapping;
1343 u16 eq_prod;
1344 u16 eq_cons;
1345 __le16 *eq_cons_sb;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001346 atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001347
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001348
1349
1350 /* Counter for marking that there is a STAT_QUERY ramrod pending */
1351 u16 stats_pending;
1352 /* Counter for completed statistics ramrods */
1353 u16 stats_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001354
Eilon Greenstein33471622008-08-13 15:59:08 -07001355 /* End of fields used in the performance code paths */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001356
1357 int panic;
Joe Perches7995c642010-02-17 15:01:52 +00001358 int msg_enable;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001359
1360 u32 flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001361#define PCIX_FLAG (1 << 0)
1362#define PCI_32BIT_FLAG (1 << 1)
1363#define ONE_PORT_FLAG (1 << 2)
1364#define NO_WOL_FLAG (1 << 3)
1365#define USING_DAC_FLAG (1 << 4)
1366#define USING_MSIX_FLAG (1 << 5)
1367#define USING_MSI_FLAG (1 << 6)
1368#define DISABLE_MSI_FLAG (1 << 7)
1369#define TPA_ENABLE_FLAG (1 << 8)
1370#define NO_MCP_FLAG (1 << 9)
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001371#define GRO_ENABLE_FLAG (1 << 10)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001372#define MF_FUNC_DIS (1 << 11)
1373#define OWN_CNIC_IRQ (1 << 12)
1374#define NO_ISCSI_OOO_FLAG (1 << 13)
1375#define NO_ISCSI_FLAG (1 << 14)
1376#define NO_FCOE_FLAG (1 << 15)
Barak Witkowski0e898dd2011-12-05 21:52:22 +00001377#define BC_SUPPORTS_PFC_STATS (1 << 17)
Barak Witkowski2e499d32012-06-26 01:31:19 +00001378#define BC_SUPPORTS_FCOE_FEATURES (1 << 19)
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001379#define USING_SINGLE_MSIX_FLAG (1 << 20)
Barak Witkowski98768792012-06-19 07:48:31 +00001380#define BC_SUPPORTS_DCBX_MSG_NON_PMF (1 << 21)
Ariel Elior1ab44342013-01-01 05:22:23 +00001381#define IS_VF_FLAG (1 << 22)
1382
1383#define BP_NOMCP(bp) ((bp)->flags & NO_MCP_FLAG)
Ariel Elior64112802013-01-07 00:50:23 +00001384
1385#ifdef CONFIG_BNX2X_SRIOV
Ariel Elior1ab44342013-01-01 05:22:23 +00001386#define IS_VF(bp) ((bp)->flags & IS_VF_FLAG)
1387#define IS_PF(bp) (!((bp)->flags & IS_VF_FLAG))
Ariel Elior64112802013-01-07 00:50:23 +00001388#else
1389#define IS_VF(bp) false
1390#define IS_PF(bp) true
1391#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001392
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00001393#define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
1394#define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001395#define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
Michael Chan37b091b2009-10-10 13:46:55 +00001396
Merav Sicron55c11942012-11-07 00:45:48 +00001397 u8 cnic_support;
1398 bool cnic_enabled;
1399 bool cnic_loaded;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +00001400 struct cnic_eth_dev *(*cnic_probe)(struct net_device *);
Merav Sicron55c11942012-11-07 00:45:48 +00001401
1402 /* Flag that indicates that we can start looking for FCoE L2 queue
1403 * completions in the default status block.
1404 */
1405 bool fcoe_init;
1406
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001407 int pm_cap;
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00001408 int mrrs;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001409
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001410 struct delayed_work sp_task;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001411 atomic_t interrupt_occurred;
Ariel Elior7be08a72011-07-14 08:31:19 +00001412 struct delayed_work sp_rtnl_task;
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001413
1414 struct delayed_work period_task;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001415 struct timer_list timer;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001416 int current_interval;
1417
1418 u16 fw_seq;
1419 u16 fw_drv_pulse_wr_seq;
1420 u32 func_stx;
1421
1422 struct link_params link_params;
1423 struct link_vars link_vars;
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001424 u32 link_cnt;
1425 struct bnx2x_link_report_data last_reported_link;
1426
Eilon Greenstein01cd4522009-08-12 08:23:08 +00001427 struct mdio_if_info mdio;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001428
1429 struct bnx2x_common common;
1430 struct bnx2x_port port;
1431
Yuval Mintzb475d782012-04-03 18:41:29 +00001432 struct cmng_init cmng;
1433
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001434 u32 mf_config[E1HVN_MAX];
Barak Witkowskia3348722012-04-23 03:04:46 +00001435 u32 mf_ext_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001436 u32 path_has_ovlan; /* E3 */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001437 u16 mf_ov;
1438 u8 mf_mode;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001439#define IS_MF(bp) (bp->mf_mode != 0)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001440#define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1441#define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
Barak Witkowskia3348722012-04-23 03:04:46 +00001442#define IS_MF_AFEX(bp) (bp->mf_mode == MULTI_FUNCTION_AFEX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001443
Eliezer Tamirf1410642008-02-28 11:51:50 -08001444 u8 wol;
1445
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001446 int rx_ring_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001447
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001448 u16 tx_quick_cons_trip_int;
1449 u16 tx_quick_cons_trip;
1450 u16 tx_ticks_int;
1451 u16 tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001452
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001453 u16 rx_quick_cons_trip_int;
1454 u16 rx_quick_cons_trip;
1455 u16 rx_ticks_int;
1456 u16 rx_ticks;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001457/* Maximal coalescing timeout in us */
1458#define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001459
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001460 u32 lin_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001461
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001462 u16 state;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001463#define BNX2X_STATE_CLOSED 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001464#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1465#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001466#define BNX2X_STATE_OPEN 0x3000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001467#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001468#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001469
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001470#define BNX2X_STATE_DIAG 0xe000
1471#define BNX2X_STATE_ERROR 0xf000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001472
Ariel Elior6383c0b2011-07-14 08:31:57 +00001473#define BNX2X_MAX_PRIORITY 8
1474#define BNX2X_MAX_ENTRIES_PER_PRI 16
1475#define BNX2X_MAX_COS 3
1476#define BNX2X_MAX_TX_COS 2
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001477 int num_queues;
Merav Sicron55c11942012-11-07 00:45:48 +00001478 uint num_ethernet_queues;
1479 uint num_cnic_queues;
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00001480 int num_napi_queues;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00001481 int disable_tpa;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001482
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001483 u32 rx_mode;
1484#define BNX2X_RX_MODE_NONE 0
1485#define BNX2X_RX_MODE_NORMAL 1
1486#define BNX2X_RX_MODE_ALLMULTI 2
1487#define BNX2X_RX_MODE_PROMISC 3
1488#define BNX2X_MAX_MULTICAST 64
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001489
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001490 u8 igu_dsb_id;
1491 u8 igu_base_sb;
1492 u8 igu_sb_cnt;
Merav Sicron55c11942012-11-07 00:45:48 +00001493 u8 min_msix_vec_cnt;
Merav Sicron65565882012-06-19 07:48:26 +00001494
Ariel Elior1ab44342013-01-01 05:22:23 +00001495 u32 igu_base_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001496 dma_addr_t def_status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001497
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001498 struct bnx2x_slowpath *slowpath;
1499 dma_addr_t slowpath_mapping;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001500
1501 /* Total number of FW statistics requests */
1502 u8 fw_stats_num;
1503
1504 /*
1505 * This is a memory buffer that will contain both statistics
1506 * ramrod request and data.
1507 */
1508 void *fw_stats;
1509 dma_addr_t fw_stats_mapping;
1510
1511 /*
1512 * FW statistics request shortcut (points at the
1513 * beginning of fw_stats buffer).
1514 */
1515 struct bnx2x_fw_stats_req *fw_stats_req;
1516 dma_addr_t fw_stats_req_mapping;
1517 int fw_stats_req_sz;
1518
1519 /*
Anatol Pomozov4907cb72012-09-01 10:31:09 -07001520 * FW statistics data shortcut (points at the beginning of
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001521 * fw_stats buffer + fw_stats_req_sz).
1522 */
1523 struct bnx2x_fw_stats_data *fw_stats_data;
1524 dma_addr_t fw_stats_data_mapping;
1525 int fw_stats_data_sz;
1526
Merav Sicrona0529972012-06-19 07:48:25 +00001527 /* For max 196 cids (64*3 + non-eth), 32KB ILT page size and 1KB
1528 * context size we need 8 ILT entries.
1529 */
1530#define ILT_MAX_L2_LINES 8
1531 struct hw_context context[ILT_MAX_L2_LINES];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001532
1533 struct bnx2x_ilt *ilt;
1534#define BP_ILT(bp) ((bp)->ilt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001535#define ILT_MAX_LINES 256
Ariel Elior6383c0b2011-07-14 08:31:57 +00001536/*
1537 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1538 * to CNIC.
1539 */
Merav Sicron55c11942012-11-07 00:45:48 +00001540#define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001541
Ariel Elior6383c0b2011-07-14 08:31:57 +00001542/*
1543 * Maximum CID count that might be required by the bnx2x:
Merav Sicron37ae41a2012-06-19 07:48:27 +00001544 * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
Ariel Elior6383c0b2011-07-14 08:31:57 +00001545 */
Merav Sicron37ae41a2012-06-19 07:48:27 +00001546#define BNX2X_L2_CID_COUNT(bp) (BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
Merav Sicron55c11942012-11-07 00:45:48 +00001547 + 2 * CNIC_SUPPORT(bp))
Merav Sicron37ae41a2012-06-19 07:48:27 +00001548#define BNX2X_L2_MAX_CID(bp) (BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
Merav Sicron55c11942012-11-07 00:45:48 +00001549 + 2 * CNIC_SUPPORT(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +00001550#define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1551 ILT_PAGE_CIDS))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001552
1553 int qm_cid_count;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001554
Yuval Mintz79642112012-12-02 04:05:50 +00001555 bool dropless_fc;
Eilon Greensteina18f5122009-08-12 08:23:26 +00001556
Michael Chan37b091b2009-10-10 13:46:55 +00001557 void *t2;
1558 dma_addr_t t2_mapping;
Eric Dumazet13707f92011-01-26 19:28:23 +00001559 struct cnic_ops __rcu *cnic_ops;
Michael Chan37b091b2009-10-10 13:46:55 +00001560 void *cnic_data;
1561 u32 cnic_tag;
1562 struct cnic_eth_dev cnic_eth_dev;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001563 union host_hc_status_block cnic_sb;
Michael Chan37b091b2009-10-10 13:46:55 +00001564 dma_addr_t cnic_sb_mapping;
Michael Chan37b091b2009-10-10 13:46:55 +00001565 struct eth_spe *cnic_kwq;
1566 struct eth_spe *cnic_kwq_prod;
1567 struct eth_spe *cnic_kwq_cons;
1568 struct eth_spe *cnic_kwq_last;
1569 u16 cnic_kwq_pending;
1570 u16 cnic_spq_pending;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001571 u8 fip_mac[ETH_ALEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001572 struct mutex cnic_mutex;
1573 struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1574
1575 /* Start index of the "special" (CNIC related) L2 cleints */
1576 u8 cnic_base_cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00001577
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001578 int dmae_ready;
1579 /* used to synchronize dmae accesses */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001580 spinlock_t dmae_lock;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001581
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001582 /* used to protect the FW mail box */
1583 struct mutex fw_mb_mutex;
1584
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001585 /* used to synchronize stats collecting */
1586 int stats_state;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00001587
1588 /* used for synchronization of concurrent threads statistics handling */
1589 spinlock_t stats_lock;
1590
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001591 /* used by dmae command loader */
1592 struct dmae_command stats_dmae;
1593 int executer_idx;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001594
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001595 u16 stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001596 struct bnx2x_eth_stats eth_stats;
Yuval Mintzcb4dca22012-03-18 10:33:44 +00001597 struct host_func_stats func_stats;
Mintz Yuval1355b702012-02-15 02:10:22 +00001598 struct bnx2x_eth_stats_old eth_stats_old;
1599 struct bnx2x_net_stats_old net_stats_old;
1600 struct bnx2x_fw_port_stats_old fw_stats_old;
1601 bool stats_init;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001602
1603 struct z_stream_s *strm;
1604 void *gunzip_buf;
1605 dma_addr_t gunzip_mapping;
1606 int gunzip_outlen;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001607#define FW_BUF_SIZE 0x8000
Eilon Greenstein573f2032009-08-12 08:24:14 +00001608#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1609#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1610#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001612 struct raw_op *init_ops;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001613 /* Init blocks offsets inside init_ops */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001614 u16 *init_ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001615 /* Data blob - has 32 bit granularity */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001616 u32 *init_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001617 u32 init_mode_flags;
1618#define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001619 /* Zipped PRAM blobs - raw data */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001620 const u8 *tsem_int_table_data;
1621 const u8 *tsem_pram_data;
1622 const u8 *usem_int_table_data;
1623 const u8 *usem_pram_data;
1624 const u8 *xsem_int_table_data;
1625 const u8 *xsem_pram_data;
1626 const u8 *csem_int_table_data;
1627 const u8 *csem_pram_data;
Eilon Greenstein573f2032009-08-12 08:24:14 +00001628#define INIT_OPS(bp) (bp->init_ops)
1629#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1630#define INIT_DATA(bp) (bp->init_data)
1631#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1632#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1633#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1634#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1635#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1636#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1637#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1638#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1639
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001640#define PHY_FW_VER_LEN 20
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001641 char fw_ver[32];
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001642 const struct firmware *firmware;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001643
Ariel Elior290ca2b2013-01-01 05:22:31 +00001644 struct bnx2x_vfdb *vfdb;
1645#define IS_SRIOV(bp) ((bp)->vfdb)
1646
Shmulik Ravid785b9b12010-12-30 06:27:03 +00001647 /* DCB support on/off */
1648 u16 dcb_state;
1649#define BNX2X_DCB_STATE_OFF 0
1650#define BNX2X_DCB_STATE_ON 1
1651
1652 /* DCBX engine mode */
1653 int dcbx_enabled;
1654#define BNX2X_DCBX_ENABLED_OFF 0
1655#define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
1656#define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
1657#define BNX2X_DCBX_ENABLED_INVALID (-1)
1658
1659 bool dcbx_mode_uset;
1660
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001661 struct bnx2x_config_dcbx_params dcbx_config_params;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001662 struct bnx2x_dcbx_port_params dcbx_port_params;
1663 int dcb_version;
1664
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001665 /* CAM credit pools */
Ariel Eliorb56e9672013-01-01 05:22:32 +00001666
1667 /* used only in sriov */
1668 struct bnx2x_credit_pool_obj vlans_pool;
1669
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001670 struct bnx2x_credit_pool_obj macs_pool;
1671
1672 /* RX_MODE object */
1673 struct bnx2x_rx_mode_obj rx_mode_obj;
1674
1675 /* MCAST object */
1676 struct bnx2x_mcast_obj mcast_obj;
1677
1678 /* RSS configuration object */
1679 struct bnx2x_rss_config_obj rss_conf_obj;
1680
1681 /* Function State controlling object */
1682 struct bnx2x_func_sp_obj func_obj;
1683
1684 unsigned long sp_state;
1685
Ariel Elior7be08a72011-07-14 08:31:19 +00001686 /* operation indication for the sp_rtnl task */
1687 unsigned long sp_rtnl_state;
1688
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001689 /* DCBX Negotation results */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001690 struct dcbx_features dcbx_local_feat;
1691 u32 dcbx_error;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001692
Shmulik Ravid0be6bc62011-05-18 02:55:31 +00001693#ifdef BCM_DCBNL
1694 struct dcbx_features dcbx_remote_feat;
1695 u32 dcbx_remote_flags;
1696#endif
Barak Witkowskia3348722012-04-23 03:04:46 +00001697 /* AFEX: store default vlan used */
1698 int afex_def_vlan_tag;
1699 enum mf_cfg_afex_vlan_mode afex_vlan_mode;
Dmitry Kravkove3835b92011-03-06 10:50:44 +00001700 u32 pending_max;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001701
1702 /* multiple tx classes of service */
1703 u8 max_cos;
1704
1705 /* priority to cos mapping */
1706 u8 prio_to_cos[8];
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001707 u32 dump_preset_idx;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001708};
1709
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001710/* Tx queues may be less or equal to Rx queues */
1711extern int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001712#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
Merav Sicron55c11942012-11-07 00:45:48 +00001713#define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
Merav Sicron65565882012-06-19 07:48:26 +00001714#define BNX2X_NUM_NON_CNIC_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - \
Merav Sicron55c11942012-11-07 00:45:48 +00001715 (bp)->num_cnic_queues)
Ariel Elior6383c0b2011-07-14 08:31:57 +00001716#define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001717
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001718#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001719
Ariel Elior6383c0b2011-07-14 08:31:57 +00001720#define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
1721/* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001722
1723#define RSS_IPV4_CAP_MASK \
1724 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1725
1726#define RSS_IPV4_TCP_CAP_MASK \
1727 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1728
1729#define RSS_IPV6_CAP_MASK \
1730 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1731
1732#define RSS_IPV6_TCP_CAP_MASK \
1733 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1734
1735/* func init flags */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001736#define FUNC_FLG_RSS 0x0001
1737#define FUNC_FLG_STATS 0x0002
1738/* removed FUNC_FLG_UNMATCHED 0x0004 */
1739#define FUNC_FLG_TPA 0x0008
1740#define FUNC_FLG_SPQ 0x0010
1741#define FUNC_FLG_LEADING 0x0020 /* PF only */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001742
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001743
1744struct bnx2x_func_init_params {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001745 /* dma */
1746 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
1747 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
1748
1749 u16 func_flgs;
1750 u16 func_id; /* abs fid */
1751 u16 pf_id;
1752 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
1753};
1754
Merav Sicron55c11942012-11-07 00:45:48 +00001755#define for_each_cnic_queue(bp, var) \
1756 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1757 (var)++) \
1758 if (skip_queue(bp, var)) \
1759 continue; \
1760 else
1761
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001762#define for_each_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001763 for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001764
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001765#define for_each_nondefault_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001766 for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001767
1768#define for_each_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001769 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001770 if (skip_queue(bp, var)) \
1771 continue; \
1772 else
1773
Ariel Elior6383c0b2011-07-14 08:31:57 +00001774/* Skip forwarding FP */
Merav Sicron55c11942012-11-07 00:45:48 +00001775#define for_each_valid_rx_queue(bp, var) \
1776 for ((var) = 0; \
1777 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1778 BNX2X_NUM_ETH_QUEUES(bp)); \
1779 (var)++) \
1780 if (skip_rx_queue(bp, var)) \
1781 continue; \
1782 else
1783
1784#define for_each_rx_queue_cnic(bp, var) \
1785 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1786 (var)++) \
1787 if (skip_rx_queue(bp, var)) \
1788 continue; \
1789 else
1790
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001791#define for_each_rx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001792 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001793 if (skip_rx_queue(bp, var)) \
1794 continue; \
1795 else
1796
Ariel Elior6383c0b2011-07-14 08:31:57 +00001797/* Skip OOO FP */
Merav Sicron55c11942012-11-07 00:45:48 +00001798#define for_each_valid_tx_queue(bp, var) \
1799 for ((var) = 0; \
1800 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1801 BNX2X_NUM_ETH_QUEUES(bp)); \
1802 (var)++) \
1803 if (skip_tx_queue(bp, var)) \
1804 continue; \
1805 else
1806
1807#define for_each_tx_queue_cnic(bp, var) \
1808 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1809 (var)++) \
1810 if (skip_tx_queue(bp, var)) \
1811 continue; \
1812 else
1813
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001814#define for_each_tx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001815 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001816 if (skip_tx_queue(bp, var)) \
1817 continue; \
1818 else
1819
1820#define for_each_nondefault_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001821 for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001822 if (skip_queue(bp, var)) \
1823 continue; \
1824 else
1825
Ariel Elior6383c0b2011-07-14 08:31:57 +00001826#define for_each_cos_in_tx_queue(fp, var) \
1827 for ((var) = 0; (var) < (fp)->max_cos; (var)++)
1828
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001829/* skip rx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001830 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001831 */
1832#define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1833
1834/* skip tx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001835 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001836 */
1837#define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1838
1839#define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
Eilon Greenstein3196a882008-08-13 15:58:49 -07001840
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001841
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001842
1843
1844/**
1845 * bnx2x_set_mac_one - configure a single MAC address
1846 *
1847 * @bp: driver handle
1848 * @mac: MAC to configure
1849 * @obj: MAC object handle
1850 * @set: if 'true' add a new MAC, otherwise - delete
1851 * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
1852 * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1853 *
1854 * Configures one MAC according to provided parameters or continues the
1855 * execution of previously scheduled commands if RAMROD_CONT is set in
1856 * ramrod_flags.
1857 *
1858 * Returns zero if operation has successfully completed, a positive value if the
1859 * operation has been successfully scheduled and a negative - if a requested
1860 * operations has failed.
1861 */
1862int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
1863 struct bnx2x_vlan_mac_obj *obj, bool set,
1864 int mac_type, unsigned long *ramrod_flags);
1865/**
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001866 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
1867 *
1868 * @bp: driver handle
1869 * @mac_obj: MAC object handle
1870 * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
1871 * @wait_for_comp: if 'true' block until completion
1872 *
1873 * Deletes all MACs of the specific type (e.g. ETH, UC list).
1874 *
1875 * Returns zero if operation has successfully completed, a positive value if the
1876 * operation has been successfully scheduled and a negative - if a requested
1877 * operations has failed.
1878 */
1879int bnx2x_del_all_macs(struct bnx2x *bp,
1880 struct bnx2x_vlan_mac_obj *mac_obj,
1881 int mac_type, bool wait_for_comp);
1882
1883/* Init Function API */
1884void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
Ariel Eliorb93288d2013-01-01 05:22:35 +00001885void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
1886 u8 vf_valid, int fw_sb_id, int igu_sb_id);
Ariel Eliorb56e9672013-01-01 05:22:32 +00001887u32 bnx2x_get_pretend_reg(struct bnx2x *bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001888int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
1889int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1890int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
1891int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001892void bnx2x_read_mf_cfg(struct bnx2x *bp);
1893
Ariel Eliorb56e9672013-01-01 05:22:32 +00001894int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001895
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001896/* dmae */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001897void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1898void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1899 u32 len32);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001900void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1901u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1902u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1903u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1904 bool with_comp, u8 comp_type);
1905
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001906void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
1907 u8 src_type, u8 dst_type);
1908int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae);
1909void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae, int msglvl);
1910
Ariel Eliord16132c2013-01-01 05:22:42 +00001911/* FLR related routines */
1912u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
1913void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
1914int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
Ariel Eliorb56e9672013-01-01 05:22:32 +00001915u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
Ariel Eliord16132c2013-01-01 05:22:42 +00001916int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1917 char *msg, u32 poll_cnt);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001918
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001919void bnx2x_calc_fc_adv(struct bnx2x *bp);
1920int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001921 u32 data_hi, u32 data_lo, int cmd_type);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001922void bnx2x_update_coalesce(struct bnx2x *bp);
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00001923int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001924
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001925static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1926 int wait)
1927{
1928 u32 val;
1929
1930 do {
1931 val = REG_RD(bp, reg);
1932 if (val == expected)
1933 break;
1934 ms -= wait;
1935 msleep(wait);
1936
1937 } while (ms > 0);
1938
1939 return val;
1940}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001941
Ariel Eliorb56e9672013-01-01 05:22:32 +00001942void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
1943 bool is_pf);
1944
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001945#define BNX2X_ILT_ZALLOC(x, y, size) \
1946 do { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001947 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001948 if (x) \
1949 memset(x, 0, size); \
1950 } while (0)
1951
1952#define BNX2X_ILT_FREE(x, y, size) \
1953 do { \
1954 if (x) { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001955 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001956 x = NULL; \
1957 y = 0; \
1958 } \
1959 } while (0)
1960
1961#define ILOG2(x) (ilog2((x)))
1962
1963#define ILT_NUM_PAGE_ENTRIES (3072)
1964/* In 57710/11 we use whole table since we have 8 func
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001965 * In 57712 we have only 4 func, but use same size per func, then only half of
1966 * the table in use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001967 */
1968#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
1969
1970#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
1971/*
1972 * the phys address is shifted right 12 bits and has an added
1973 * 1=valid bit added to the 53rd bit
1974 * then since this is a wide register(TM)
1975 * we split it into two 32 bit writes
1976 */
1977#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1978#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001979
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001980/* load/unload mode */
1981#define LOAD_NORMAL 0
1982#define LOAD_OPEN 1
1983#define LOAD_DIAG 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00001984#define LOAD_LOOPBACK_EXT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001985#define UNLOAD_NORMAL 0
1986#define UNLOAD_CLOSE 1
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001987#define UNLOAD_RECOVERY 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001988
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001989
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001990/* DMAE command defines */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001991#define DMAE_TIMEOUT -1
1992#define DMAE_PCI_ERROR -2 /* E2 and onward */
1993#define DMAE_NOT_RDY -3
1994#define DMAE_PCI_ERR_FLAG 0x80000000
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001995
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001996#define DMAE_SRC_PCI 0
1997#define DMAE_SRC_GRC 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001998
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001999#define DMAE_DST_NONE 0
2000#define DMAE_DST_PCI 1
2001#define DMAE_DST_GRC 2
2002
2003#define DMAE_COMP_PCI 0
2004#define DMAE_COMP_GRC 1
2005
2006/* E2 and onward - PCI error handling in the completion */
2007
2008#define DMAE_COMP_REGULAR 0
2009#define DMAE_COM_SET_ERR 1
2010
2011#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
2012 DMAE_COMMAND_SRC_SHIFT)
2013#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
2014 DMAE_COMMAND_SRC_SHIFT)
2015
2016#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
2017 DMAE_COMMAND_DST_SHIFT)
2018#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
2019 DMAE_COMMAND_DST_SHIFT)
2020
2021#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
2022 DMAE_COMMAND_C_DST_SHIFT)
2023#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
2024 DMAE_COMMAND_C_DST_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002025
2026#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
2027
2028#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
2029#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
2030#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
2031#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
2032
2033#define DMAE_CMD_PORT_0 0
2034#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
2035
2036#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
2037#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
2038#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
2039
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002040#define DMAE_SRC_PF 0
2041#define DMAE_SRC_VF 1
2042
2043#define DMAE_DST_PF 0
2044#define DMAE_DST_VF 1
2045
2046#define DMAE_C_SRC 0
2047#define DMAE_C_DST 1
2048
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002049#define DMAE_LEN32_RD_MAX 0x80
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +00002050#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002051
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002052#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
2053 indicates eror */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002054
2055#define MAX_DMAE_C_PER_PORT 8
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002056#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
David S. Miller8decf862011-09-22 03:23:13 -04002057 BP_VN(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002058#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002059 E1HVN_MAX)
2060
Eliezer Tamir25047952008-02-28 11:50:16 -08002061/* PCIE link and speed */
2062#define PCICFG_LINK_WIDTH 0x1f00000
2063#define PCICFG_LINK_WIDTH_SHIFT 20
2064#define PCICFG_LINK_SPEED 0xf0000
2065#define PCICFG_LINK_SPEED_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002066
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002067#define BNX2X_NUM_TESTS_SF 7
2068#define BNX2X_NUM_TESTS_MF 3
2069#define BNX2X_NUM_TESTS(bp) (IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
2070 BNX2X_NUM_TESTS_SF)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002071
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002072#define BNX2X_PHY_LOOPBACK 0
2073#define BNX2X_MAC_LOOPBACK 1
Merav Sicron8970b2e2012-06-19 07:48:22 +00002074#define BNX2X_EXT_LOOPBACK 2
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002075#define BNX2X_PHY_LOOPBACK_FAILED 1
2076#define BNX2X_MAC_LOOPBACK_FAILED 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00002077#define BNX2X_EXT_LOOPBACK_FAILED 3
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002078#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
2079 BNX2X_PHY_LOOPBACK_FAILED)
Eliezer Tamir96fc1782008-02-28 11:57:55 -08002080
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002081
2082#define STROM_ASSERT_ARRAY_SIZE 50
2083
Eliezer Tamir96fc1782008-02-28 11:57:55 -08002084
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002085/* must be used on a CID before placing it on a HW ring */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002086#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
David S. Miller8decf862011-09-22 03:23:13 -04002087 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002088 (x))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002089
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002090#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
2091#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
2092
2093
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002094#define BNX2X_BTR 4
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002095#define MAX_SPQ_PENDING 8
2096
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002097/* CMNG constants, as derived from system spec calculations */
2098/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
2099#define DEF_MIN_RATE 100
Dmitry Kravkov9b3de1ef2011-03-06 10:51:37 +00002100/* resolution of the rate shaping timer - 400 usec */
2101#define RS_PERIODIC_TIMEOUT_USEC 400
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002102/* number of bytes in single QM arbitration cycle -
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002103 * coefficient for calculating the fairness timer */
2104#define QM_ARB_BYTES 160000
2105/* resolution of Min algorithm 1:100 */
2106#define MIN_RES 100
2107/* how many bytes above threshold for the minimal credit of Min algorithm*/
2108#define MIN_ABOVE_THRESH 32768
2109/* Fairness algorithm integration time coefficient -
2110 * for calculating the actual Tfair */
2111#define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
2112/* Memory of fairness algorithm . 2 cycles */
2113#define FAIR_MEM 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002114
2115
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002116#define ATTN_NIG_FOR_FUNC (1L << 8)
2117#define ATTN_SW_TIMER_4_FUNC (1L << 9)
2118#define GPIO_2_FUNC (1L << 10)
2119#define GPIO_3_FUNC (1L << 11)
2120#define GPIO_4_FUNC (1L << 12)
2121#define ATTN_GENERAL_ATTN_1 (1L << 13)
2122#define ATTN_GENERAL_ATTN_2 (1L << 14)
2123#define ATTN_GENERAL_ATTN_3 (1L << 15)
2124#define ATTN_GENERAL_ATTN_4 (1L << 13)
2125#define ATTN_GENERAL_ATTN_5 (1L << 14)
2126#define ATTN_GENERAL_ATTN_6 (1L << 15)
2127
2128#define ATTN_HARD_WIRED_MASK 0xff00
2129#define ATTENTION_ID 4
2130
2131
2132/* stuff added to make the code fit 80Col */
2133
2134#define BNX2X_PMF_LINK_ASSERT \
2135 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
2136
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002137#define BNX2X_MC_ASSERT_BITS \
2138 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2139 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2140 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2141 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2142
2143#define BNX2X_MCP_ASSERT \
2144 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2145
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002146#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
2147#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
2148 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
2149 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
2150 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
2151 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
2152 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
2153
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002154#define HW_INTERRUT_ASSERT_SET_0 \
2155 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2156 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2157 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
Dmitry Kravkovc14a09b2013-01-14 05:11:42 +00002158 AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002159 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002160#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002161 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2162 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2163 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002164 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2165 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2166 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002167#define HW_INTERRUT_ASSERT_SET_1 \
2168 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2169 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2170 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2171 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2172 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2173 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2174 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2175 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2176 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2177 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2178 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002179#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002180 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002181 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002182 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002183 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002184 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002185 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002186 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002187 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002188 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2189 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002190 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002191 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2192 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002193 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2194 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002195#define HW_INTERRUT_ASSERT_SET_2 \
2196 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2197 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2198 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2199 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2200 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002201#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002202 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2203 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2204 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2205 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002206 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002207 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2208 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2209
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002210#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
2211 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
2212 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
2213 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002214
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00002215#define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
2216 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
2217
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002218#define MULTI_MASK 0x7f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002219
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002220
2221#define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
2222#define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
2223#define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
2224#define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
2225
2226#define DEF_USB_IGU_INDEX_OFF \
2227 offsetof(struct cstorm_def_status_block_u, igu_index)
2228#define DEF_CSB_IGU_INDEX_OFF \
2229 offsetof(struct cstorm_def_status_block_c, igu_index)
2230#define DEF_XSB_IGU_INDEX_OFF \
2231 offsetof(struct xstorm_def_status_block, igu_index)
2232#define DEF_TSB_IGU_INDEX_OFF \
2233 offsetof(struct tstorm_def_status_block, igu_index)
2234
2235#define DEF_USB_SEGMENT_OFF \
2236 offsetof(struct cstorm_def_status_block_u, segment)
2237#define DEF_CSB_SEGMENT_OFF \
2238 offsetof(struct cstorm_def_status_block_c, segment)
2239#define DEF_XSB_SEGMENT_OFF \
2240 offsetof(struct xstorm_def_status_block, segment)
2241#define DEF_TSB_SEGMENT_OFF \
2242 offsetof(struct tstorm_def_status_block, segment)
2243
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002244#define BNX2X_SP_DSB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002245 (&bp->def_status_blk->sp_sb.\
2246 index_values[HC_SP_INDEX_ETH_DEF_CONS])
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002247
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002248#define SET_FLAG(value, mask, flag) \
2249 do {\
2250 (value) &= ~(mask);\
2251 (value) |= ((flag) << (mask##_SHIFT));\
2252 } while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002253
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002254#define GET_FLAG(value, mask) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002255 (((value) & (mask)) >> (mask##_SHIFT))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002256
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002257#define GET_FIELD(value, fname) \
2258 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
2259
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002260#define CAM_IS_INVALID(x) \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002261 (GET_FLAG(x.flags, \
2262 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2263 (T_ETH_MAC_COMMAND_INVALIDATE))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002264
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002265/* Number of u32 elements in MC hash array */
2266#define MC_HASH_SIZE 8
2267#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
2268 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
2269
2270
2271#ifndef PXP2_REG_PXP2_INT_STS
2272#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
2273#endif
2274
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002275#ifndef ETH_MAX_RX_CLIENTS_E2
2276#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
2277#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002278
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00002279#define BNX2X_VPD_LEN 128
2280#define VENDOR_ID_LEN 4
2281
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00002282#define VF_ACQUIRE_THRESH 3
2283#define VF_ACQUIRE_MAC_FILTERS 1
2284#define VF_ACQUIRE_MC_FILTERS 10
2285
2286#define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
2287 (!((me_reg) & ME_REG_VF_ERR)))
Ariel Eliorad5afc82013-01-01 05:22:26 +00002288int bnx2x_nic_load_analyze_req(struct bnx2x *bp, u32 load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002289/* Congestion management fairness mode */
2290#define CMNG_FNS_NONE 0
2291#define CMNG_FNS_MINMAX 1
2292
2293#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
2294#define HC_SEG_ACCESS_ATTN 4
2295#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
2296
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002297static const u32 dmae_reg_go_c[] = {
2298 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2299 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2300 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2301 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2302};
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00002303
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002304void bnx2x_set_ethtool_ops(struct net_device *netdev);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002305void bnx2x_notify_link_changed(struct bnx2x *bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002306
2307
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002308#define BNX2X_MF_SD_PROTOCOL(bp) \
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002309 ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2310
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002311#define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
2312 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002313
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002314#define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
2315 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
2316
2317#define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
2318#define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
2319
Barak Witkowskia3348722012-04-23 03:04:46 +00002320#define BNX2X_MF_EXT_PROTOCOL_FCOE(bp) ((bp)->mf_ext_config & \
2321 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2322
2323#define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002324#define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
2325 (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
2326 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002327
Merav Sicron55c11942012-11-07 00:45:48 +00002328enum {
2329 SWITCH_UPDATE,
2330 AFEX_UPDATE,
2331};
2332
2333#define NUM_MACS 8
Barak Witkowskia3348722012-04-23 03:04:46 +00002334
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002335#endif /* bnx2x.h */