blob: 5de092eab0fa0080977cdf001a67d14d76e015ec [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Marek Olšák7ca24cf2017-09-12 22:42:14 +020028#include <linux/sync_file.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
Dave Airlie660e8552017-03-13 22:18:15 +000031#include <drm/drm_syncobj.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu.h"
33#include "amdgpu_trace.h"
34
Christian König91acbeb2015-12-14 16:42:31 +010035static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020036 struct drm_amdgpu_cs_chunk_fence *data,
37 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010038{
39 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020040 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010041
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010042 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010043 if (gobj == NULL)
44 return -EINVAL;
45
Christian König758ac172016-05-06 22:14:00 +020046 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +010047 p->uf_entry.priority = 0;
48 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
49 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +010050 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +020051
52 size = amdgpu_bo_size(p->uf_entry.robj);
53 if (size != PAGE_SIZE || (data->offset + 8) > size)
54 return -EINVAL;
55
Christian König758ac172016-05-06 22:14:00 +020056 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +010057
Cihangir Akturkf62facc2017-08-03 14:58:16 +030058 drm_gem_object_put_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +020059
60 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
61 amdgpu_bo_unref(&p->uf_entry.robj);
62 return -EINVAL;
63 }
64
Christian König91acbeb2015-12-14 16:42:31 +010065 return 0;
66}
67
Alex Xie9211c782017-06-20 16:35:04 -040068static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040069{
Christian König4c0b2422016-02-01 11:20:37 +010070 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +080071 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 union drm_amdgpu_cs *cs = data;
73 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +030074 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +010075 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +020076 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +030077 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +030078 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079
Dan Carpenter1d263472015-09-23 13:59:28 +030080 if (cs->in.num_chunks == 0)
81 return 0;
82
83 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
84 if (!chunk_array)
85 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086
Christian König3cb485f2015-05-11 15:34:59 +020087 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
88 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +030089 ret = -EINVAL;
90 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +020091 }
Dan Carpenter1d263472015-09-23 13:59:28 +030092
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -040093 mutex_lock(&p->ctx->lock);
94
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095 /* get chunks */
Christian König7ecc2452017-07-26 17:02:52 +020096 chunk_array_user = u64_to_user_ptr(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097 if (copy_from_user(chunk_array, chunk_array_user,
98 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +030099 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +0100100 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101 }
102
103 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800104 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300106 if (!p->chunks) {
107 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100108 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109 }
110
111 for (i = 0; i < p->nchunks; i++) {
112 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
113 struct drm_amdgpu_cs_chunk user_chunk;
114 uint32_t __user *cdata;
115
Christian König7ecc2452017-07-26 17:02:52 +0200116 chunk_ptr = u64_to_user_ptr(chunk_array[i]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400117 if (copy_from_user(&user_chunk, chunk_ptr,
118 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300119 ret = -EFAULT;
120 i--;
121 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 }
123 p->chunks[i].chunk_id = user_chunk.chunk_id;
124 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125
126 size = p->chunks[i].length_dw;
Christian König7ecc2452017-07-26 17:02:52 +0200127 cdata = u64_to_user_ptr(user_chunk.chunk_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128
Michal Hocko20981052017-05-17 14:23:12 +0200129 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300131 ret = -ENOMEM;
132 i--;
133 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134 }
135 size *= sizeof(uint32_t);
136 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300137 ret = -EFAULT;
138 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139 }
140
Christian König9a5e8fb2015-06-23 17:07:03 +0200141 switch (p->chunks[i].chunk_id) {
142 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100143 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200144 break;
145
146 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100148 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300149 ret = -EINVAL;
150 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151 }
Christian König91acbeb2015-12-14 16:42:31 +0100152
Christian König758ac172016-05-06 22:14:00 +0200153 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
154 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100155 if (ret)
156 goto free_partial_kdata;
157
Christian König9a5e8fb2015-06-23 17:07:03 +0200158 break;
159
Christian König2b48d322015-06-19 17:31:29 +0200160 case AMDGPU_CHUNK_ID_DEPENDENCIES:
Dave Airlie660e8552017-03-13 22:18:15 +0000161 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
162 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
Christian König2b48d322015-06-19 17:31:29 +0200163 break;
164
Christian König9a5e8fb2015-06-23 17:07:03 +0200165 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300166 ret = -EINVAL;
167 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 }
169 }
170
Monk Liuc5637832016-04-19 20:11:32 +0800171 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100172 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100173 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174
Christian Königb5f5acb2016-06-29 13:26:41 +0200175 if (p->uf_entry.robj)
176 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400177 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300178 return 0;
179
180free_all_kdata:
181 i = p->nchunks - 1;
182free_partial_kdata:
183 for (; i >= 0; i--)
Michal Hocko20981052017-05-17 14:23:12 +0200184 kvfree(p->chunks[i].kdata);
Dan Carpenter1d263472015-09-23 13:59:28 +0300185 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000186 p->chunks = NULL;
187 p->nchunks = 0;
Christian König2a7d9bd2015-12-18 20:33:52 +0100188put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300189 amdgpu_ctx_put(p->ctx);
190free_chunk:
191 kfree(chunk_array);
192
193 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400194}
195
Marek Olšák95844d22016-08-17 23:49:27 +0200196/* Convert microseconds to bytes. */
197static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
198{
199 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
200 return 0;
201
202 /* Since accum_us is incremented by a million per second, just
203 * multiply it by the number of MB/s to get the number of bytes.
204 */
205 return us << adev->mm_stats.log2_max_MBps;
206}
207
208static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
209{
210 if (!adev->mm_stats.log2_max_MBps)
211 return 0;
212
213 return bytes >> adev->mm_stats.log2_max_MBps;
214}
215
216/* Returns how many bytes TTM can move right now. If no bytes can be moved,
217 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
218 * which means it can go over the threshold once. If that happens, the driver
219 * will be in debt and no other buffer migrations can be done until that debt
220 * is repaid.
221 *
222 * This approach allows moving a buffer of any size (it's important to allow
223 * that).
224 *
225 * The currency is simply time in microseconds and it increases as the clock
226 * ticks. The accumulated microseconds (us) are converted to bytes and
227 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400228 */
John Brooks00f06b22017-06-27 22:33:18 -0400229static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
230 u64 *max_bytes,
231 u64 *max_vis_bytes)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400232{
Marek Olšák95844d22016-08-17 23:49:27 +0200233 s64 time_us, increment_us;
Marek Olšák95844d22016-08-17 23:49:27 +0200234 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400235
Marek Olšák95844d22016-08-17 23:49:27 +0200236 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
237 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400238 *
Marek Olšák95844d22016-08-17 23:49:27 +0200239 * It means that in order to get full max MBps, at least 5 IBs per
240 * second must be submitted and not more than 200ms apart from each
241 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400242 */
Marek Olšák95844d22016-08-17 23:49:27 +0200243 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400244
John Brooks00f06b22017-06-27 22:33:18 -0400245 if (!adev->mm_stats.log2_max_MBps) {
246 *max_bytes = 0;
247 *max_vis_bytes = 0;
248 return;
249 }
Marek Olšák95844d22016-08-17 23:49:27 +0200250
251 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200252 used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Marek Olšák95844d22016-08-17 23:49:27 +0200253 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
254
255 spin_lock(&adev->mm_stats.lock);
256
257 /* Increase the amount of accumulated us. */
258 time_us = ktime_to_us(ktime_get());
259 increment_us = time_us - adev->mm_stats.last_update_us;
260 adev->mm_stats.last_update_us = time_us;
261 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
262 us_upper_bound);
263
264 /* This prevents the short period of low performance when the VRAM
265 * usage is low and the driver is in debt or doesn't have enough
266 * accumulated us to fill VRAM quickly.
267 *
268 * The situation can occur in these cases:
269 * - a lot of VRAM is freed by userspace
270 * - the presence of a big buffer causes a lot of evictions
271 * (solution: split buffers into smaller ones)
272 *
273 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
274 * accum_us to a positive number.
275 */
276 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
277 s64 min_us;
278
279 /* Be more aggresive on dGPUs. Try to fill a portion of free
280 * VRAM now.
281 */
282 if (!(adev->flags & AMD_IS_APU))
283 min_us = bytes_to_us(adev, free_vram / 4);
284 else
285 min_us = 0; /* Reset accum_us on APUs. */
286
287 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
288 }
289
John Brooks00f06b22017-06-27 22:33:18 -0400290 /* This is set to 0 if the driver is in debt to disallow (optional)
Marek Olšák95844d22016-08-17 23:49:27 +0200291 * buffer moves.
292 */
John Brooks00f06b22017-06-27 22:33:18 -0400293 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
294
295 /* Do the same for visible VRAM if half of it is free */
296 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
297 u64 total_vis_vram = adev->mc.visible_vram_size;
Christian König3c848bb2017-08-07 17:46:49 +0200298 u64 used_vis_vram =
299 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
John Brooks00f06b22017-06-27 22:33:18 -0400300
301 if (used_vis_vram < total_vis_vram) {
302 u64 free_vis_vram = total_vis_vram - used_vis_vram;
303 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
304 increment_us, us_upper_bound);
305
306 if (free_vis_vram >= total_vis_vram / 2)
307 adev->mm_stats.accum_us_vis =
308 max(bytes_to_us(adev, free_vis_vram / 2),
309 adev->mm_stats.accum_us_vis);
310 }
311
312 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
313 } else {
314 *max_vis_bytes = 0;
315 }
Marek Olšák95844d22016-08-17 23:49:27 +0200316
317 spin_unlock(&adev->mm_stats.lock);
Marek Olšák95844d22016-08-17 23:49:27 +0200318}
319
320/* Report how many bytes have really been moved for the last command
321 * submission. This can result in a debt that can stop buffer migrations
322 * temporarily.
323 */
John Brooks00f06b22017-06-27 22:33:18 -0400324void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
325 u64 num_vis_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200326{
327 spin_lock(&adev->mm_stats.lock);
328 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
John Brooks00f06b22017-06-27 22:33:18 -0400329 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
Marek Olšák95844d22016-08-17 23:49:27 +0200330 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400331}
332
Chunming Zhou14fd8332016-08-04 13:05:46 +0800333static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
334 struct amdgpu_bo *bo)
335{
Christian Königa7d64de2016-09-15 14:58:48 +0200336 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400337 u64 initial_bytes_moved, bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800338 uint32_t domain;
339 int r;
340
341 if (bo->pin_count)
342 return 0;
343
Marek Olšák95844d22016-08-17 23:49:27 +0200344 /* Don't move this buffer if we have depleted our allowance
345 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800346 */
John Brooks00f06b22017-06-27 22:33:18 -0400347 if (p->bytes_moved < p->bytes_moved_threshold) {
348 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
349 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
350 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
351 * visible VRAM if we've depleted our allowance to do
352 * that.
353 */
354 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
Kent Russell6d7d9c52017-08-08 07:58:01 -0400355 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400356 else
357 domain = bo->allowed_domains;
358 } else {
Kent Russell6d7d9c52017-08-08 07:58:01 -0400359 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400360 }
361 } else {
Chunming Zhou14fd8332016-08-04 13:05:46 +0800362 domain = bo->allowed_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400363 }
Chunming Zhou14fd8332016-08-04 13:05:46 +0800364
365retry:
366 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königa7d64de2016-09-15 14:58:48 +0200367 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800368 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
John Brooks00f06b22017-06-27 22:33:18 -0400369 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
370 initial_bytes_moved;
371 p->bytes_moved += bytes_moved;
372 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
373 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
374 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
375 p->bytes_moved_vis += bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800376
Christian König1abdc3d2016-08-31 17:28:11 +0200377 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
378 domain = bo->allowed_domains;
379 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800380 }
381
382 return r;
383}
384
Christian König662bfa62016-09-01 12:13:18 +0200385/* Last resort, try to evict something from the current working set */
386static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200387 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200388{
Christian Königf7da30d2016-09-28 12:03:04 +0200389 uint32_t domain = validated->allowed_domains;
Christian König662bfa62016-09-01 12:13:18 +0200390 int r;
391
392 if (!p->evictable)
393 return false;
394
395 for (;&p->evictable->tv.head != &p->validated;
396 p->evictable = list_prev_entry(p->evictable, tv.head)) {
397
398 struct amdgpu_bo_list_entry *candidate = p->evictable;
399 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200400 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400401 u64 initial_bytes_moved, bytes_moved;
402 bool update_bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +0200403 uint32_t other;
404
405 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200406 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200407 break;
408
409 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
410
411 /* Check if this BO is in one of the domains we need space for */
412 if (!(other & domain))
413 continue;
414
415 /* Check if we can move this BO somewhere else */
416 other = bo->allowed_domains & ~domain;
417 if (!other)
418 continue;
419
420 /* Good we can try to move this BO somewhere else */
421 amdgpu_ttm_placement_from_domain(bo, other);
John Brooks00f06b22017-06-27 22:33:18 -0400422 update_bytes_moved_vis =
423 adev->mc.visible_vram_size < adev->mc.real_vram_size &&
424 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
425 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200426 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian König662bfa62016-09-01 12:13:18 +0200427 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
John Brooks00f06b22017-06-27 22:33:18 -0400428 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
Christian König662bfa62016-09-01 12:13:18 +0200429 initial_bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400430 p->bytes_moved += bytes_moved;
431 if (update_bytes_moved_vis)
432 p->bytes_moved_vis += bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200433
434 if (unlikely(r))
435 break;
436
437 p->evictable = list_prev_entry(p->evictable, tv.head);
438 list_move(&candidate->tv.head, &p->validated);
439
440 return true;
441 }
442
443 return false;
444}
445
Christian Königf7da30d2016-09-28 12:03:04 +0200446static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
447{
448 struct amdgpu_cs_parser *p = param;
449 int r;
450
451 do {
452 r = amdgpu_cs_bo_validate(p, bo);
453 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
454 if (r)
455 return r;
456
457 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500458 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200459
460 return r;
461}
462
Baoyou Xie761c2e82016-09-03 13:57:14 +0800463static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200464 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400465{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400466 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400467 int r;
468
Christian Königa5b75052015-09-03 16:40:39 +0200469 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100470 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100471 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100472 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400473
Christian Königcc325d12016-02-08 11:08:35 +0100474 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
475 if (usermm && usermm != current->mm)
476 return -EPERM;
477
Christian König2f568db2016-02-23 12:36:59 +0100478 /* Check if we have user pages and nobody bound the BO already */
Christian Königca666a32017-09-05 14:30:05 +0200479 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
480 lobj->user_pages) {
Christian König1b0c0f92017-09-05 14:36:44 +0200481 amdgpu_ttm_placement_from_domain(bo,
482 AMDGPU_GEM_DOMAIN_CPU);
483 r = ttm_bo_validate(&bo->tbo, &bo->placement, true,
484 false);
485 if (r)
486 return r;
Christian Königa216ab02017-09-02 13:21:31 +0200487 amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
488 lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100489 binding_userptr = true;
490 }
491
Christian König662bfa62016-09-01 12:13:18 +0200492 if (p->evictable == lobj)
493 p->evictable = NULL;
494
Christian Königf7da30d2016-09-28 12:03:04 +0200495 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800496 if (r)
Christian König36409d122015-12-21 20:31:35 +0100497 return r;
Christian König662bfa62016-09-01 12:13:18 +0200498
Christian König2f568db2016-02-23 12:36:59 +0100499 if (binding_userptr) {
Michal Hocko20981052017-05-17 14:23:12 +0200500 kvfree(lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100501 lobj->user_pages = NULL;
502 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400503 }
504 return 0;
505}
506
Christian König2a7d9bd2015-12-18 20:33:52 +0100507static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
508 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400509{
510 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100511 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200512 struct list_head duplicates;
Christian König2f568db2016-02-23 12:36:59 +0100513 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100514 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400515
Christian König2a7d9bd2015-12-18 20:33:52 +0100516 INIT_LIST_HEAD(&p->validated);
517
518 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
Christian König3fe89772017-09-12 14:25:14 -0400519 if (p->bo_list) {
Christian König636ce252015-12-18 21:26:47 +0100520 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
Christian König3fe89772017-09-12 14:25:14 -0400521 if (p->bo_list->first_userptr != p->bo_list->num_entries)
522 p->mn = amdgpu_mn_get(p->adev);
523 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524
Christian König3c0eea62015-12-11 14:39:05 +0100525 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100526 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400527
Christian König758ac172016-05-06 22:14:00 +0200528 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100529 list_add(&p->uf_entry.tv.head, &p->validated);
530
Christian König2f568db2016-02-23 12:36:59 +0100531 while (1) {
532 struct list_head need_pages;
533 unsigned i;
534
535 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
536 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200537 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800538 if (r != -ERESTARTSYS)
539 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100540 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200541 }
Christian König2f568db2016-02-23 12:36:59 +0100542
543 /* Without a BO list we don't have userptr BOs */
544 if (!p->bo_list)
545 break;
546
547 INIT_LIST_HEAD(&need_pages);
548 for (i = p->bo_list->first_userptr;
549 i < p->bo_list->num_entries; ++i) {
Christian Königca666a32017-09-05 14:30:05 +0200550 struct amdgpu_bo *bo;
Christian König2f568db2016-02-23 12:36:59 +0100551
552 e = &p->bo_list->array[i];
Christian Königca666a32017-09-05 14:30:05 +0200553 bo = e->robj;
Christian König2f568db2016-02-23 12:36:59 +0100554
Christian Königca666a32017-09-05 14:30:05 +0200555 if (amdgpu_ttm_tt_userptr_invalidated(bo->tbo.ttm,
Christian König2f568db2016-02-23 12:36:59 +0100556 &e->user_invalidated) && e->user_pages) {
557
558 /* We acquired a page array, but somebody
Alex Xie9f69c0f2017-06-20 16:33:02 -0400559 * invalidated it. Free it and try again
Christian König2f568db2016-02-23 12:36:59 +0100560 */
561 release_pages(e->user_pages,
Christian Königca666a32017-09-05 14:30:05 +0200562 bo->tbo.ttm->num_pages,
Christian König2f568db2016-02-23 12:36:59 +0100563 false);
Michal Hocko20981052017-05-17 14:23:12 +0200564 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100565 e->user_pages = NULL;
566 }
567
Christian Königca666a32017-09-05 14:30:05 +0200568 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
Christian König2f568db2016-02-23 12:36:59 +0100569 !e->user_pages) {
570 list_del(&e->tv.head);
571 list_add(&e->tv.head, &need_pages);
572
573 amdgpu_bo_unreserve(e->robj);
574 }
575 }
576
577 if (list_empty(&need_pages))
578 break;
579
580 /* Unreserve everything again. */
581 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
582
Marek Olšákf1037952016-07-30 00:48:39 +0200583 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100584 if (!--tries) {
585 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200586 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100587 goto error_free_pages;
588 }
589
Alex Xieeb0f0372017-06-08 14:53:26 -0400590 /* Fill the page arrays for all userptrs. */
Christian König2f568db2016-02-23 12:36:59 +0100591 list_for_each_entry(e, &need_pages, tv.head) {
592 struct ttm_tt *ttm = e->robj->tbo.ttm;
593
Michal Hocko20981052017-05-17 14:23:12 +0200594 e->user_pages = kvmalloc_array(ttm->num_pages,
595 sizeof(struct page*),
596 GFP_KERNEL | __GFP_ZERO);
Christian König2f568db2016-02-23 12:36:59 +0100597 if (!e->user_pages) {
598 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200599 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100600 goto error_free_pages;
601 }
602
603 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
604 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200605 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Michal Hocko20981052017-05-17 14:23:12 +0200606 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100607 e->user_pages = NULL;
608 goto error_free_pages;
609 }
610 }
611
612 /* And try again. */
613 list_splice(&need_pages, &p->validated);
614 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400615
John Brooks00f06b22017-06-27 22:33:18 -0400616 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
617 &p->bytes_moved_vis_threshold);
Christian Königf69f90a12015-12-21 19:47:42 +0100618 p->bytes_moved = 0;
John Brooks00f06b22017-06-27 22:33:18 -0400619 p->bytes_moved_vis = 0;
Christian König662bfa62016-09-01 12:13:18 +0200620 p->evictable = list_last_entry(&p->validated,
621 struct amdgpu_bo_list_entry,
622 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100623
Christian Königf7da30d2016-09-28 12:03:04 +0200624 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
625 amdgpu_cs_validate, p);
626 if (r) {
627 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
628 goto error_validate;
629 }
630
Christian Königf69f90a12015-12-21 19:47:42 +0100631 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200632 if (r) {
633 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200634 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200635 }
Christian Königa5b75052015-09-03 16:40:39 +0200636
Christian Königf69f90a12015-12-21 19:47:42 +0100637 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200638 if (r) {
639 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100640 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200641 }
Christian Königa8480302016-01-05 16:03:39 +0100642
John Brooks00f06b22017-06-27 22:33:18 -0400643 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
644 p->bytes_moved_vis);
Christian Königa8480302016-01-05 16:03:39 +0100645 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200646 struct amdgpu_bo *gds = p->bo_list->gds_obj;
647 struct amdgpu_bo *gws = p->bo_list->gws_obj;
648 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100649 struct amdgpu_vm *vm = &fpriv->vm;
650 unsigned i;
651
652 for (i = 0; i < p->bo_list->num_entries; i++) {
653 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
654
655 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
656 }
Christian Königd88bf582016-05-06 17:50:03 +0200657
658 if (gds) {
659 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
660 p->job->gds_size = amdgpu_bo_size(gds);
661 }
662 if (gws) {
663 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
664 p->job->gws_size = amdgpu_bo_size(gws);
665 }
666 if (oa) {
667 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
668 p->job->oa_size = amdgpu_bo_size(oa);
669 }
Christian Königa8480302016-01-05 16:03:39 +0100670 }
Christian Königa5b75052015-09-03 16:40:39 +0200671
Christian Königc855e252016-09-05 17:00:57 +0200672 if (!r && p->uf_entry.robj) {
673 struct amdgpu_bo *uf = p->uf_entry.robj;
674
Christian Königbb990bb2016-09-09 16:32:33 +0200675 r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200676 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
677 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200678
Christian Königa5b75052015-09-03 16:40:39 +0200679error_validate:
Christian Königb6369222017-08-03 11:44:01 -0400680 if (r)
Christian Königa5b75052015-09-03 16:40:39 +0200681 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
682
Christian König2f568db2016-02-23 12:36:59 +0100683error_free_pages:
684
Christian König2f568db2016-02-23 12:36:59 +0100685 if (p->bo_list) {
686 for (i = p->bo_list->first_userptr;
687 i < p->bo_list->num_entries; ++i) {
688 e = &p->bo_list->array[i];
689
690 if (!e->user_pages)
691 continue;
692
693 release_pages(e->user_pages,
694 e->robj->tbo.ttm->num_pages,
695 false);
Michal Hocko20981052017-05-17 14:23:12 +0200696 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100697 }
698 }
699
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400700 return r;
701}
702
703static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
704{
705 struct amdgpu_bo_list_entry *e;
706 int r;
707
708 list_for_each_entry(e, &p->validated, tv.head) {
709 struct reservation_object *resv = e->robj->tbo.resv;
Andres Rodriguez177ae092017-09-15 20:44:06 -0400710 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
711 amdgpu_bo_explicit_sync(e->robj));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712
713 if (r)
714 return r;
715 }
716 return 0;
717}
718
Christian König984810f2015-11-14 21:05:35 +0100719/**
720 * cs_parser_fini() - clean parser states
721 * @parser: parser structure holding parsing context.
722 * @error: error number
723 *
724 * If error is set than unvalidate buffer, otherwise just free memory
725 * used by parsing context.
726 **/
Christian Königb6369222017-08-03 11:44:01 -0400727static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
728 bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800729{
Christian König984810f2015-11-14 21:05:35 +0100730 unsigned i;
731
Christian König3fe89772017-09-12 14:25:14 -0400732 if (error && backoff)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400733 ttm_eu_backoff_reservation(&parser->ticket,
734 &parser->validated);
Dave Airlie660e8552017-03-13 22:18:15 +0000735
736 for (i = 0; i < parser->num_post_dep_syncobjs; i++)
737 drm_syncobj_put(parser->post_dep_syncobjs[i]);
738 kfree(parser->post_dep_syncobjs);
739
Chris Wilsonf54d1862016-10-25 13:00:45 +0100740 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100741
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400742 if (parser->ctx) {
743 mutex_unlock(&parser->ctx->lock);
Christian König3cb485f2015-05-11 15:34:59 +0200744 amdgpu_ctx_put(parser->ctx);
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400745 }
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800746 if (parser->bo_list)
747 amdgpu_bo_list_put(parser->bo_list);
748
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400749 for (i = 0; i < parser->nchunks; i++)
Michal Hocko20981052017-05-17 14:23:12 +0200750 kvfree(parser->chunks[i].kdata);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400751 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100752 if (parser->job)
753 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100754 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400755}
756
Junwei Zhangb85891b2017-01-16 13:59:01 +0800757static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400758{
759 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800760 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
761 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400762 struct amdgpu_bo_va *bo_va;
763 struct amdgpu_bo *bo;
764 int i, r;
765
Christian König194d2162016-10-12 15:13:52 +0200766 r = amdgpu_vm_update_directories(adev, vm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767 if (r)
768 return r;
769
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100770 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400771 if (r)
772 return r;
773
Junwei Zhangb85891b2017-01-16 13:59:01 +0800774 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
775 if (r)
776 return r;
777
778 r = amdgpu_sync_fence(adev, &p->job->sync,
779 fpriv->prt_va->last_pt_update);
780 if (r)
781 return r;
782
Monk Liu24936642017-01-09 15:54:32 +0800783 if (amdgpu_sriov_vf(adev)) {
784 struct dma_fence *f;
Christian König0f4b3c62017-07-31 15:32:40 +0200785
786 bo_va = fpriv->csa_va;
Monk Liu24936642017-01-09 15:54:32 +0800787 BUG_ON(!bo_va);
788 r = amdgpu_vm_bo_update(adev, bo_va, false);
789 if (r)
790 return r;
791
792 f = bo_va->last_pt_update;
793 r = amdgpu_sync_fence(adev, &p->job->sync, f);
794 if (r)
795 return r;
796 }
797
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400798 if (p->bo_list) {
799 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100800 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200801
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400802 /* ignore duplicates */
803 bo = p->bo_list->array[i].robj;
804 if (!bo)
805 continue;
806
807 bo_va = p->bo_list->array[i].bo_va;
808 if (bo_va == NULL)
809 continue;
810
Christian König99e124f2016-08-16 14:43:17 +0200811 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400812 if (r)
813 return r;
814
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800815 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100816 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200817 if (r)
818 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400819 }
Christian Königb495bd32015-09-10 14:00:35 +0200820
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821 }
822
Christian König4e55eb32017-09-11 16:54:59 +0200823 r = amdgpu_vm_handle_moved(adev, vm);
Christian Königd5884512017-09-08 14:09:41 +0200824 if (r)
825 return r;
826
827 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_update);
828 if (r)
829 return r;
Christian Königb495bd32015-09-10 14:00:35 +0200830
831 if (amdgpu_vm_debug && p->bo_list) {
832 /* Invalidate all BOs to test for userspace bugs */
833 for (i = 0; i < p->bo_list->num_entries; i++) {
834 /* ignore duplicates */
835 bo = p->bo_list->array[i].robj;
836 if (!bo)
837 continue;
838
Christian König3f3333f2017-08-03 14:02:13 +0200839 amdgpu_vm_bo_invalidate(adev, bo, false);
Christian Königb495bd32015-09-10 14:00:35 +0200840 }
841 }
842
843 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400844}
845
846static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100847 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400848{
Christian Königb07c60c2016-01-31 12:29:04 +0100849 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400850 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100851 struct amdgpu_ring *ring = p->job->ring;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400852 int i, j, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400853
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400854 for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
855
856 struct amdgpu_cs_chunk *chunk;
857 struct amdgpu_ib *ib;
858 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
859
860 chunk = &p->chunks[i];
861 ib = &p->job->ibs[j];
862 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
863
864 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
865 continue;
866
867 if (p->job->ring->funcs->parse_cs) {
868 struct amdgpu_bo_va_mapping *m;
869 struct amdgpu_bo *aobj = NULL;
870 uint64_t offset;
871 uint8_t *kptr;
872
873 r = amdgpu_cs_find_mapping(p, chunk_ib->va_start,
874 &aobj, &m);
875 if (r) {
876 DRM_ERROR("IB va_start is invalid\n");
877 return r;
878 }
879
880 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
881 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
882 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
883 return -EINVAL;
884 }
885
886 /* the IB should be reserved at this point */
887 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
888 if (r) {
889 return r;
890 }
891
892 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
893 kptr += chunk_ib->va_start - offset;
894
895 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
896 amdgpu_bo_kunmap(aobj);
897
898 /* Only for UVD/VCE VM emulation */
899 r = amdgpu_ring_parse_cs(ring, p, j);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400900 if (r)
901 return r;
902 }
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400903 j++;
Christian König45088ef2016-10-05 16:49:19 +0200904 }
905
906 if (p->job->vm) {
Christian König3f3333f2017-08-03 14:02:13 +0200907 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.base.bo);
Christian König9a795882016-06-22 14:25:55 +0200908
Junwei Zhangb85891b2017-01-16 13:59:01 +0800909 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200910 if (r)
911 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400912 }
913
Christian König9a795882016-06-22 14:25:55 +0200914 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400915}
916
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400917static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
918 struct amdgpu_cs_parser *parser)
919{
920 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
921 struct amdgpu_vm *vm = &fpriv->vm;
922 int i, j;
Monk Liu9a1b3af2017-03-08 15:51:13 +0800923 int r, ce_preempt = 0, de_preempt = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400924
Christian König50838c82016-02-03 13:44:52 +0100925 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400926 struct amdgpu_cs_chunk *chunk;
927 struct amdgpu_ib *ib;
928 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400929 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400930
931 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100932 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
934
935 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
936 continue;
937
Monk Liu65333e42017-03-27 15:14:53 +0800938 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
Harry Wentlande51a3222017-03-28 11:29:53 -0400939 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
Monk Liu65333e42017-03-27 15:14:53 +0800940 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
941 ce_preempt++;
942 else
943 de_preempt++;
Harry Wentlande51a3222017-03-28 11:29:53 -0400944 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800945
Monk Liu65333e42017-03-27 15:14:53 +0800946 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
947 if (ce_preempt > 1 || de_preempt > 1)
Monk Liue9d672b2017-03-15 12:18:57 +0800948 return -EINVAL;
Monk Liu65333e42017-03-27 15:14:53 +0800949 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800950
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500951 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
952 chunk_ib->ip_instance, chunk_ib->ring, &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200953 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400954 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400955
Monk Liu2a9ceb82017-03-28 11:00:03 +0800956 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
Monk Liu753ad492016-08-26 13:28:28 +0800957 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
958 if (!parser->ctx->preamble_presented) {
959 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
960 parser->ctx->preamble_presented = true;
961 }
962 }
963
Christian Königb07c60c2016-01-31 12:29:04 +0100964 if (parser->job->ring && parser->job->ring != ring)
965 return -EINVAL;
966
967 parser->job->ring = ring;
968
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400969 r = amdgpu_ib_get(adev, vm,
970 ring->funcs->parse_cs ? chunk_ib->ib_bytes : 0,
971 ib);
972 if (r) {
973 DRM_ERROR("Failed to get ib !\n");
974 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400975 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400976
Christian König45088ef2016-10-05 16:49:19 +0200977 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200978 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800979 ib->flags = chunk_ib->flags;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400980
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400981 j++;
982 }
983
Christian König758ac172016-05-06 22:14:00 +0200984 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200985 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +0200986 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
987 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +0200988 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400989
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400990 return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->job->ring->idx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400991}
992
Dave Airlie6f0308e2017-03-09 03:45:52 +0000993static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
994 struct amdgpu_cs_chunk *chunk)
995{
996 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
997 unsigned num_deps;
998 int i, r;
999 struct drm_amdgpu_cs_chunk_dep *deps;
1000
1001 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
1002 num_deps = chunk->length_dw * 4 /
1003 sizeof(struct drm_amdgpu_cs_chunk_dep);
1004
1005 for (i = 0; i < num_deps; ++i) {
1006 struct amdgpu_ring *ring;
1007 struct amdgpu_ctx *ctx;
1008 struct dma_fence *fence;
1009
1010 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1011 if (ctx == NULL)
1012 return -EINVAL;
1013
1014 r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
1015 deps[i].ip_type,
1016 deps[i].ip_instance,
1017 deps[i].ring, &ring);
1018 if (r) {
1019 amdgpu_ctx_put(ctx);
1020 return r;
1021 }
1022
1023 fence = amdgpu_ctx_get_fence(ctx, ring,
1024 deps[i].handle);
1025 if (IS_ERR(fence)) {
1026 r = PTR_ERR(fence);
1027 amdgpu_ctx_put(ctx);
1028 return r;
1029 } else if (fence) {
1030 r = amdgpu_sync_fence(p->adev, &p->job->sync,
1031 fence);
1032 dma_fence_put(fence);
1033 amdgpu_ctx_put(ctx);
1034 if (r)
1035 return r;
1036 }
1037 }
1038 return 0;
1039}
1040
Dave Airlie660e8552017-03-13 22:18:15 +00001041static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1042 uint32_t handle)
1043{
1044 int r;
1045 struct dma_fence *fence;
Jason Ekstrandafaf5922017-08-25 10:52:19 -07001046 r = drm_syncobj_find_fence(p->filp, handle, &fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001047 if (r)
1048 return r;
1049
1050 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence);
1051 dma_fence_put(fence);
1052
1053 return r;
1054}
1055
1056static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1057 struct amdgpu_cs_chunk *chunk)
1058{
1059 unsigned num_deps;
1060 int i, r;
1061 struct drm_amdgpu_cs_chunk_sem *deps;
1062
1063 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1064 num_deps = chunk->length_dw * 4 /
1065 sizeof(struct drm_amdgpu_cs_chunk_sem);
1066
1067 for (i = 0; i < num_deps; ++i) {
1068 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
1069 if (r)
1070 return r;
1071 }
1072 return 0;
1073}
1074
1075static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1076 struct amdgpu_cs_chunk *chunk)
1077{
1078 unsigned num_deps;
1079 int i;
1080 struct drm_amdgpu_cs_chunk_sem *deps;
1081 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1082 num_deps = chunk->length_dw * 4 /
1083 sizeof(struct drm_amdgpu_cs_chunk_sem);
1084
1085 p->post_dep_syncobjs = kmalloc_array(num_deps,
1086 sizeof(struct drm_syncobj *),
1087 GFP_KERNEL);
1088 p->num_post_dep_syncobjs = 0;
1089
Christophe JAILLET06f10a52017-08-23 07:52:36 +02001090 if (!p->post_dep_syncobjs)
1091 return -ENOMEM;
1092
Dave Airlie660e8552017-03-13 22:18:15 +00001093 for (i = 0; i < num_deps; ++i) {
1094 p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
1095 if (!p->post_dep_syncobjs[i])
1096 return -EINVAL;
1097 p->num_post_dep_syncobjs++;
1098 }
1099 return 0;
1100}
1101
Christian König2b48d322015-06-19 17:31:29 +02001102static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1103 struct amdgpu_cs_parser *p)
1104{
Dave Airlie6f0308e2017-03-09 03:45:52 +00001105 int i, r;
Christian König2b48d322015-06-19 17:31:29 +02001106
Christian König2b48d322015-06-19 17:31:29 +02001107 for (i = 0; i < p->nchunks; ++i) {
Christian König2b48d322015-06-19 17:31:29 +02001108 struct amdgpu_cs_chunk *chunk;
Christian König2b48d322015-06-19 17:31:29 +02001109
1110 chunk = &p->chunks[i];
1111
Dave Airlie6f0308e2017-03-09 03:45:52 +00001112 if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
1113 r = amdgpu_cs_process_fence_dep(p, chunk);
1114 if (r)
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001115 return r;
Dave Airlie660e8552017-03-13 22:18:15 +00001116 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
1117 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1118 if (r)
1119 return r;
1120 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
1121 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1122 if (r)
1123 return r;
Christian König2b48d322015-06-19 17:31:29 +02001124 }
1125 }
1126
1127 return 0;
1128}
1129
Dave Airlie660e8552017-03-13 22:18:15 +00001130static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1131{
1132 int i;
1133
Chris Wilson00fc2c22017-07-05 21:12:44 +01001134 for (i = 0; i < p->num_post_dep_syncobjs; ++i)
1135 drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001136}
1137
Christian Königcd75dc62016-01-31 11:30:55 +01001138static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1139 union drm_amdgpu_cs *cs)
1140{
Christian Königb07c60c2016-01-31 12:29:04 +01001141 struct amdgpu_ring *ring = p->job->ring;
Christian König92f25092016-05-06 15:57:42 +02001142 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001143 struct amdgpu_job *job;
Christian König3fe89772017-09-12 14:25:14 -04001144 unsigned i;
Monk Liueb01abc2017-09-15 13:40:31 +08001145 uint64_t seq;
1146
Monk Liue6869412016-03-07 12:49:55 +08001147 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001148
Christian König3fe89772017-09-12 14:25:14 -04001149 amdgpu_mn_lock(p->mn);
1150 if (p->bo_list) {
1151 for (i = p->bo_list->first_userptr;
1152 i < p->bo_list->num_entries; ++i) {
1153 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
1154
1155 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm)) {
1156 amdgpu_mn_unlock(p->mn);
1157 return -ERESTARTSYS;
1158 }
1159 }
1160 }
1161
Christian König50838c82016-02-03 13:44:52 +01001162 job = p->job;
1163 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001164
Christian König595a9cd2016-06-30 10:52:03 +02001165 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001166 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001167 amdgpu_job_free(job);
Christian König3fe89772017-09-12 14:25:14 -04001168 amdgpu_mn_unlock(p->mn);
Monk Liue6869412016-03-07 12:49:55 +08001169 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001170 }
1171
Monk Liue6869412016-03-07 12:49:55 +08001172 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001173 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001174 p->fence = dma_fence_get(&job->base.s_fence->finished);
Dave Airlie660e8552017-03-13 22:18:15 +00001175
Monk Liueb01abc2017-09-15 13:40:31 +08001176 r = amdgpu_ctx_add_fence(p->ctx, ring, p->fence, &seq);
1177 if (r) {
1178 dma_fence_put(p->fence);
1179 dma_fence_put(&job->base.s_fence->finished);
1180 amdgpu_job_free(job);
1181 amdgpu_mn_unlock(p->mn);
1182 return r;
1183 }
1184
Dave Airlie660e8552017-03-13 22:18:15 +00001185 amdgpu_cs_post_dependencies(p);
1186
Monk Liueb01abc2017-09-15 13:40:31 +08001187 cs->out.handle = seq;
1188 job->uf_sequence = seq;
1189
Christian Königa5fb4ec2016-06-29 15:10:31 +02001190 amdgpu_job_free_resources(job);
Andres Rodriguezb2ff0e82017-02-20 17:53:19 -05001191 amdgpu_ring_priority_get(job->ring,
1192 amd_sched_get_job_priority(&job->base));
Christian Königcd75dc62016-01-31 11:30:55 +01001193
1194 trace_amdgpu_cs_ioctl(job);
1195 amd_sched_entity_push_job(&job->base);
Christian König3fe89772017-09-12 14:25:14 -04001196
1197 ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1198 amdgpu_mn_unlock(p->mn);
1199
Christian Königcd75dc62016-01-31 11:30:55 +01001200 return 0;
1201}
1202
Chunming Zhou049fc522015-07-21 14:36:51 +08001203int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1204{
1205 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001206 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Chunming Zhou049fc522015-07-21 14:36:51 +08001207 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001208 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001209 bool reserved_buffers = false;
1210 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001211
Christian König0c418f12015-09-01 15:13:53 +02001212 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001213 return -EBUSY;
Chunming Zhouf1892132017-05-15 16:48:27 +08001214 if (amdgpu_kms_vram_lost(adev, fpriv))
1215 return -ENODEV;
Chunming Zhou049fc522015-07-21 14:36:51 +08001216
Christian König7e52a812015-11-04 15:44:39 +01001217 parser.adev = adev;
1218 parser.filp = filp;
1219
1220 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001221 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001222 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001223 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001224 }
Huang Ruia414cd72016-10-30 23:05:47 +08001225
Andrey Grodzovskyad864d22017-10-10 16:50:16 -04001226 r = amdgpu_cs_ib_fill(adev, &parser);
1227 if (r)
1228 goto out;
1229
Christian König2a7d9bd2015-12-18 20:33:52 +01001230 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001231 if (r) {
1232 if (r == -ENOMEM)
1233 DRM_ERROR("Not enough memory for command submission!\n");
1234 else if (r != -ERESTARTSYS)
1235 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1236 goto out;
Christian König26a69802015-08-18 21:09:33 +02001237 }
1238
Huang Ruia414cd72016-10-30 23:05:47 +08001239 reserved_buffers = true;
Christian König26a69802015-08-18 21:09:33 +02001240
Huang Ruia414cd72016-10-30 23:05:47 +08001241 r = amdgpu_cs_dependencies(adev, &parser);
1242 if (r) {
1243 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1244 goto out;
1245 }
1246
Christian König50838c82016-02-03 13:44:52 +01001247 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001248 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001249
Christian König7e52a812015-11-04 15:44:39 +01001250 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001251 if (r)
1252 goto out;
1253
Christian König4acabfe2016-01-31 11:32:04 +01001254 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001255
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001256out:
Christian König7e52a812015-11-04 15:44:39 +01001257 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001258 return r;
1259}
1260
1261/**
1262 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1263 *
1264 * @dev: drm device
1265 * @data: data from userspace
1266 * @filp: file private
1267 *
1268 * Wait for the command submission identified by handle to finish.
1269 */
1270int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1271 struct drm_file *filp)
1272{
1273 union drm_amdgpu_wait_cs *wait = data;
1274 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001275 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001276 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001277 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001278 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001279 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001280 long r;
1281
Chunming Zhouf1892132017-05-15 16:48:27 +08001282 if (amdgpu_kms_vram_lost(adev, fpriv))
1283 return -ENODEV;
Christian König21c16bf2015-07-07 17:24:49 +02001284
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001285 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1286 if (ctx == NULL)
1287 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001288
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001289 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1290 wait->in.ip_type, wait->in.ip_instance,
1291 wait->in.ring, &ring);
1292 if (r) {
1293 amdgpu_ctx_put(ctx);
1294 return r;
1295 }
1296
Chunming Zhou4b559c92015-07-21 15:53:04 +08001297 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1298 if (IS_ERR(fence))
1299 r = PTR_ERR(fence);
1300 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001301 r = dma_fence_wait_timeout(fence, true, timeout);
1302 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001303 } else
Christian König21c16bf2015-07-07 17:24:49 +02001304 r = 1;
1305
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001306 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001307 if (r < 0)
1308 return r;
1309
1310 memset(wait, 0, sizeof(*wait));
1311 wait->out.status = (r == 0);
1312
1313 return 0;
1314}
1315
1316/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001317 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1318 *
1319 * @adev: amdgpu device
1320 * @filp: file private
1321 * @user: drm_amdgpu_fence copied from user space
1322 */
1323static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1324 struct drm_file *filp,
1325 struct drm_amdgpu_fence *user)
1326{
1327 struct amdgpu_ring *ring;
1328 struct amdgpu_ctx *ctx;
1329 struct dma_fence *fence;
1330 int r;
1331
Junwei Zhangeef18a82016-11-04 16:16:10 -04001332 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1333 if (ctx == NULL)
1334 return ERR_PTR(-EINVAL);
1335
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001336 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1337 user->ip_instance, user->ring, &ring);
1338 if (r) {
1339 amdgpu_ctx_put(ctx);
1340 return ERR_PTR(r);
1341 }
1342
Junwei Zhangeef18a82016-11-04 16:16:10 -04001343 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1344 amdgpu_ctx_put(ctx);
1345
1346 return fence;
1347}
1348
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001349int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1350 struct drm_file *filp)
1351{
1352 struct amdgpu_device *adev = dev->dev_private;
1353 struct amdgpu_fpriv *fpriv = filp->driver_priv;
1354 union drm_amdgpu_fence_to_handle *info = data;
1355 struct dma_fence *fence;
1356 struct drm_syncobj *syncobj;
1357 struct sync_file *sync_file;
1358 int fd, r;
1359
1360 if (amdgpu_kms_vram_lost(adev, fpriv))
1361 return -ENODEV;
1362
1363 fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1364 if (IS_ERR(fence))
1365 return PTR_ERR(fence);
1366
1367 switch (info->in.what) {
1368 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1369 r = drm_syncobj_create(&syncobj, 0, fence);
1370 dma_fence_put(fence);
1371 if (r)
1372 return r;
1373 r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1374 drm_syncobj_put(syncobj);
1375 return r;
1376
1377 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1378 r = drm_syncobj_create(&syncobj, 0, fence);
1379 dma_fence_put(fence);
1380 if (r)
1381 return r;
1382 r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
1383 drm_syncobj_put(syncobj);
1384 return r;
1385
1386 case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1387 fd = get_unused_fd_flags(O_CLOEXEC);
1388 if (fd < 0) {
1389 dma_fence_put(fence);
1390 return fd;
1391 }
1392
1393 sync_file = sync_file_create(fence);
1394 dma_fence_put(fence);
1395 if (!sync_file) {
1396 put_unused_fd(fd);
1397 return -ENOMEM;
1398 }
1399
1400 fd_install(fd, sync_file->file);
1401 info->out.handle = fd;
1402 return 0;
1403
1404 default:
1405 return -EINVAL;
1406 }
1407}
1408
Junwei Zhangeef18a82016-11-04 16:16:10 -04001409/**
1410 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1411 *
1412 * @adev: amdgpu device
1413 * @filp: file private
1414 * @wait: wait parameters
1415 * @fences: array of drm_amdgpu_fence
1416 */
1417static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1418 struct drm_file *filp,
1419 union drm_amdgpu_wait_fences *wait,
1420 struct drm_amdgpu_fence *fences)
1421{
1422 uint32_t fence_count = wait->in.fence_count;
1423 unsigned int i;
1424 long r = 1;
1425
1426 for (i = 0; i < fence_count; i++) {
1427 struct dma_fence *fence;
1428 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1429
1430 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1431 if (IS_ERR(fence))
1432 return PTR_ERR(fence);
1433 else if (!fence)
1434 continue;
1435
1436 r = dma_fence_wait_timeout(fence, true, timeout);
Chunming Zhou32df87d2017-04-07 17:05:45 +08001437 dma_fence_put(fence);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001438 if (r < 0)
1439 return r;
1440
1441 if (r == 0)
1442 break;
1443 }
1444
1445 memset(wait, 0, sizeof(*wait));
1446 wait->out.status = (r > 0);
1447
1448 return 0;
1449}
1450
1451/**
1452 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1453 *
1454 * @adev: amdgpu device
1455 * @filp: file private
1456 * @wait: wait parameters
1457 * @fences: array of drm_amdgpu_fence
1458 */
1459static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1460 struct drm_file *filp,
1461 union drm_amdgpu_wait_fences *wait,
1462 struct drm_amdgpu_fence *fences)
1463{
1464 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1465 uint32_t fence_count = wait->in.fence_count;
1466 uint32_t first = ~0;
1467 struct dma_fence **array;
1468 unsigned int i;
1469 long r;
1470
1471 /* Prepare the fence array */
1472 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1473
1474 if (array == NULL)
1475 return -ENOMEM;
1476
1477 for (i = 0; i < fence_count; i++) {
1478 struct dma_fence *fence;
1479
1480 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1481 if (IS_ERR(fence)) {
1482 r = PTR_ERR(fence);
1483 goto err_free_fence_array;
1484 } else if (fence) {
1485 array[i] = fence;
1486 } else { /* NULL, the fence has been already signaled */
1487 r = 1;
Monk Liua2138ea2017-08-11 17:49:48 +08001488 first = i;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001489 goto out;
1490 }
1491 }
1492
1493 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1494 &first);
1495 if (r < 0)
1496 goto err_free_fence_array;
1497
1498out:
1499 memset(wait, 0, sizeof(*wait));
1500 wait->out.status = (r > 0);
1501 wait->out.first_signaled = first;
1502 /* set return value 0 to indicate success */
1503 r = 0;
1504
1505err_free_fence_array:
1506 for (i = 0; i < fence_count; i++)
1507 dma_fence_put(array[i]);
1508 kfree(array);
1509
1510 return r;
1511}
1512
1513/**
1514 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1515 *
1516 * @dev: drm device
1517 * @data: data from userspace
1518 * @filp: file private
1519 */
1520int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1521 struct drm_file *filp)
1522{
1523 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001524 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001525 union drm_amdgpu_wait_fences *wait = data;
1526 uint32_t fence_count = wait->in.fence_count;
1527 struct drm_amdgpu_fence *fences_user;
1528 struct drm_amdgpu_fence *fences;
1529 int r;
1530
Chunming Zhouf1892132017-05-15 16:48:27 +08001531 if (amdgpu_kms_vram_lost(adev, fpriv))
1532 return -ENODEV;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001533 /* Get the fences from userspace */
1534 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1535 GFP_KERNEL);
1536 if (fences == NULL)
1537 return -ENOMEM;
1538
Christian König7ecc2452017-07-26 17:02:52 +02001539 fences_user = u64_to_user_ptr(wait->in.fences);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001540 if (copy_from_user(fences, fences_user,
1541 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1542 r = -EFAULT;
1543 goto err_free_fences;
1544 }
1545
1546 if (wait->in.wait_all)
1547 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1548 else
1549 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1550
1551err_free_fences:
1552 kfree(fences);
1553
1554 return r;
1555}
1556
1557/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001558 * amdgpu_cs_find_bo_va - find bo_va for VM address
1559 *
1560 * @parser: command submission parser context
1561 * @addr: VM address
1562 * @bo: resulting BO of the mapping found
1563 *
1564 * Search the buffer objects in the command submission context for a certain
1565 * virtual memory address. Returns allocation structure when found, NULL
1566 * otherwise.
1567 */
Christian König9cca0b82017-09-06 16:15:28 +02001568int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1569 uint64_t addr, struct amdgpu_bo **bo,
1570 struct amdgpu_bo_va_mapping **map)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001571{
Christian Königaebc5e62017-09-06 16:55:16 +02001572 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
1573 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001574 struct amdgpu_bo_va_mapping *mapping;
Christian König9cca0b82017-09-06 16:15:28 +02001575 int r;
Christian König15486fd22015-12-22 16:06:12 +01001576
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001577 addr /= AMDGPU_GPU_PAGE_SIZE;
1578
Christian Königaebc5e62017-09-06 16:55:16 +02001579 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1580 if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1581 return -EINVAL;
Christian König15486fd22015-12-22 16:06:12 +01001582
Christian Königaebc5e62017-09-06 16:55:16 +02001583 *bo = mapping->bo_va->base.bo;
1584 *map = mapping;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001585
Christian Königaebc5e62017-09-06 16:55:16 +02001586 /* Double check that the BO is reserved by this CS */
1587 if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
1588 return -EINVAL;
Christian König7fc11952015-07-30 11:53:42 +02001589
Christian König9cca0b82017-09-06 16:15:28 +02001590 r = amdgpu_ttm_bind(&(*bo)->tbo, &(*bo)->tbo.mem);
1591 if (unlikely(r))
1592 return r;
Christian Königc855e252016-09-05 17:00:57 +02001593
Christian König9cca0b82017-09-06 16:15:28 +02001594 if ((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
Christian Königc855e252016-09-05 17:00:57 +02001595 return 0;
1596
Christian König9cca0b82017-09-06 16:15:28 +02001597 (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1598 amdgpu_ttm_placement_from_domain(*bo, (*bo)->allowed_domains);
1599 return ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, false, false);
Christian Königc855e252016-09-05 17:00:57 +02001600}