blob: 1855ac732718d1ac502f04120c24c44d6a66be16 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
Eugeni Dodonov2b139522012-03-29 12:32:22 -030030#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
Daniel Vetter6b26c862012-04-24 14:04:12 +020032#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
33#define _MASKED_BIT_DISABLE(a) ((a) << 16)
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035/*
36 * The Bridge device's PCI config space has information about the
37 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020038 * This is all handled in the intel-gtt.ko module. i915.ko only
39 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070040 */
41#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100042#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Zhenyu Wang14bc4902009-11-11 01:25:25 +080043
Jesse Barnes585fb112008-07-29 11:54:06 -070044/* PCI config space */
45
46#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070047#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070048#define GC_CLOCK_133_200 (0 << 0)
49#define GC_CLOCK_100_200 (1 << 0)
50#define GC_CLOCK_100_133 (2 << 0)
51#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080052#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070053#define GCFGC 0xf0 /* 915+ only */
54#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
55#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
56#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070058#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070077#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070078
79/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070080#define I965_GDRST 0xc0 /* PCI config register */
81#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070082#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Daniel Vetter5eb719c2012-02-09 17:15:48 +010095#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
Eric Anholtcff458c2010-11-18 09:31:14 +0800102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100108/* PPGTT stuff */
109#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
110
111#define GEN6_PDE_VALID (1 << 0)
112#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
113/* gen6+ has bit 11-4 for physical addr bit 39-32 */
114#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
115
116#define GEN6_PTE_VALID (1 << 0)
117#define GEN6_PTE_UNCACHED (1 << 1)
118#define GEN6_PTE_CACHE_LLC (2 << 1)
119#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
120#define GEN6_PTE_CACHE_BITS (3 << 1)
121#define GEN6_PTE_GFDT (1 << 3)
122#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
123
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100124#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
125#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
126#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
127#define PP_DIR_DCLV_2G 0xffffffff
128
129#define GAM_ECOCHK 0x4090
130#define ECOCHK_SNB_BIT (1<<10)
131#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
132#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
133
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200134#define GAC_ECO_BITS 0x14090
135#define ECOBITS_PPGTT_CACHE64B (3<<8)
136#define ECOBITS_PPGTT_CACHE4B (0<<8)
137
Daniel Vetterbe901a52012-04-11 20:42:39 +0200138#define GAB_CTL 0x24000
139#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
140
Jesse Barnes585fb112008-07-29 11:54:06 -0700141/* VGA stuff */
142
143#define VGA_ST01_MDA 0x3ba
144#define VGA_ST01_CGA 0x3da
145
146#define VGA_MSR_WRITE 0x3c2
147#define VGA_MSR_READ 0x3cc
148#define VGA_MSR_MEM_EN (1<<1)
149#define VGA_MSR_CGA_MODE (1<<0)
150
151#define VGA_SR_INDEX 0x3c4
152#define VGA_SR_DATA 0x3c5
153
154#define VGA_AR_INDEX 0x3c0
155#define VGA_AR_VID_EN (1<<5)
156#define VGA_AR_DATA_WRITE 0x3c0
157#define VGA_AR_DATA_READ 0x3c1
158
159#define VGA_GR_INDEX 0x3ce
160#define VGA_GR_DATA 0x3cf
161/* GR05 */
162#define VGA_GR_MEM_READ_MODE_SHIFT 3
163#define VGA_GR_MEM_READ_MODE_PLANE 1
164/* GR06 */
165#define VGA_GR_MEM_MODE_MASK 0xc
166#define VGA_GR_MEM_MODE_SHIFT 2
167#define VGA_GR_MEM_A0000_AFFFF 0
168#define VGA_GR_MEM_A0000_BFFFF 1
169#define VGA_GR_MEM_B0000_B7FFF 2
170#define VGA_GR_MEM_B0000_BFFFF 3
171
172#define VGA_DACMASK 0x3c6
173#define VGA_DACRX 0x3c7
174#define VGA_DACWX 0x3c8
175#define VGA_DACDATA 0x3c9
176
177#define VGA_CR_INDEX_MDA 0x3b4
178#define VGA_CR_DATA_MDA 0x3b5
179#define VGA_CR_INDEX_CGA 0x3d4
180#define VGA_CR_DATA_CGA 0x3d5
181
182/*
183 * Memory interface instructions used by the kernel
184 */
185#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
186
187#define MI_NOOP MI_INSTR(0, 0)
188#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
189#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200190#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700191#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
192#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
193#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
194#define MI_FLUSH MI_INSTR(0x04, 0)
195#define MI_READ_FLUSH (1 << 0)
196#define MI_EXE_FLUSH (1 << 1)
197#define MI_NO_WRITE_FLUSH (1 << 2)
198#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
199#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800200#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700201#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800202#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
203#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700204#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400205#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200206#define MI_OVERLAY_CONTINUE (0x0<<21)
207#define MI_OVERLAY_ON (0x1<<21)
208#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700209#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500210#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700211#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500212#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800213#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
214#define MI_MM_SPACE_GTT (1<<8)
215#define MI_MM_SPACE_PHYSICAL (0<<8)
216#define MI_SAVE_EXT_STATE_EN (1<<3)
217#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800218#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800219#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700220#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
221#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
222#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
223#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000224/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
225 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
226 * simply ignores the register load under certain conditions.
227 * - One can actually load arbitrary many arbitrary registers: Simply issue x
228 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
229 */
230#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000231#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
232#define MI_INVALIDATE_TLB (1<<18)
233#define MI_INVALIDATE_BSD (1<<7)
Jesse Barnes585fb112008-07-29 11:54:06 -0700234#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
235#define MI_BATCH_NON_SECURE (1)
236#define MI_BATCH_NON_SECURE_I965 (1<<8)
237#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100238#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000239#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
240#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
241#define MI_SEMAPHORE_UPDATE (1<<21)
242#define MI_SEMAPHORE_COMPARE (1<<20)
243#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700244#define MI_SEMAPHORE_SYNC_RV (2<<16)
245#define MI_SEMAPHORE_SYNC_RB (0<<16)
246#define MI_SEMAPHORE_SYNC_VR (0<<16)
247#define MI_SEMAPHORE_SYNC_VB (2<<16)
248#define MI_SEMAPHORE_SYNC_BR (2<<16)
249#define MI_SEMAPHORE_SYNC_BV (0<<16)
250#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700251/*
252 * 3D instructions used by the kernel
253 */
254#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
255
256#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
257#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
258#define SC_UPDATE_SCISSOR (0x1<<1)
259#define SC_ENABLE_MASK (0x1<<0)
260#define SC_ENABLE (0x1<<0)
261#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
262#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
263#define SCI_YMIN_MASK (0xffff<<16)
264#define SCI_XMIN_MASK (0xffff<<0)
265#define SCI_YMAX_MASK (0xffff<<16)
266#define SCI_XMAX_MASK (0xffff<<0)
267#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
268#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
269#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
270#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
271#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
272#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
273#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
274#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
275#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
276#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
277#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
278#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
279#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
280#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
281#define BLT_DEPTH_8 (0<<24)
282#define BLT_DEPTH_16_565 (1<<24)
283#define BLT_DEPTH_16_1555 (2<<24)
284#define BLT_DEPTH_32 (3<<24)
285#define BLT_ROP_GXCOPY (0xcc<<16)
286#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
287#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
288#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
289#define ASYNC_FLIP (1<<22)
290#define DISPLAY_PLANE_A (0<<20)
291#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200292#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Jesse Barnes8d315282011-10-16 10:23:31 +0200293#define PIPE_CONTROL_CS_STALL (1<<20)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200294#define PIPE_CONTROL_QW_WRITE (1<<14)
295#define PIPE_CONTROL_DEPTH_STALL (1<<13)
296#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200297#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200298#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
299#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
300#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
301#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200302#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
303#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
304#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200305#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200306#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700307#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700308
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100309
310/*
311 * Reset registers
312 */
313#define DEBUG_RESET_I830 0x6070
314#define DEBUG_RESET_FULL (1<<7)
315#define DEBUG_RESET_RENDER (1<<8)
316#define DEBUG_RESET_DISPLAY (1<<9)
317
Jesse Barnes57f350b2012-03-28 13:39:25 -0700318/*
319 * DPIO - a special bus for various display related registers to hide behind:
320 * 0x800c: m1, m2, n, p1, p2, k dividers
321 * 0x8014: REF and SFR select
322 * 0x8014: N divider, VCO select
323 * 0x801c/3c: core clock bits
324 * 0x8048/68: low pass filter coefficients
325 * 0x8100: fast clock controls
326 */
327#define DPIO_PKT 0x2100
328#define DPIO_RID (0<<24)
329#define DPIO_OP_WRITE (1<<16)
330#define DPIO_OP_READ (0<<16)
331#define DPIO_PORTID (0x12<<8)
332#define DPIO_BYTE (0xf<<4)
333#define DPIO_BUSY (1<<0) /* status only */
334#define DPIO_DATA 0x2104
335#define DPIO_REG 0x2108
336#define DPIO_CTL 0x2110
337#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
338#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
339#define DPIO_SFR_BYPASS (1<<1)
340#define DPIO_RESET (1<<0)
341
342#define _DPIO_DIV_A 0x800c
343#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
344#define DPIO_K_SHIFT (24) /* 4 bits */
345#define DPIO_P1_SHIFT (21) /* 3 bits */
346#define DPIO_P2_SHIFT (16) /* 5 bits */
347#define DPIO_N_SHIFT (12) /* 4 bits */
348#define DPIO_ENABLE_CALIBRATION (1<<11)
349#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
350#define DPIO_M2DIV_MASK 0xff
351#define _DPIO_DIV_B 0x802c
352#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
353
354#define _DPIO_REFSFR_A 0x8014
355#define DPIO_REFSEL_OVERRIDE 27
356#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
357#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
358#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
359#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
360#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
361#define _DPIO_REFSFR_B 0x8034
362#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
363
364#define _DPIO_CORE_CLK_A 0x801c
365#define _DPIO_CORE_CLK_B 0x803c
366#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
367
368#define _DPIO_LFP_COEFF_A 0x8048
369#define _DPIO_LFP_COEFF_B 0x8068
370#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
371
372#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100373
Jesse Barnes585fb112008-07-29 11:54:06 -0700374/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800375 * Fence registers
376 */
377#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700378#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800379#define I830_FENCE_START_MASK 0x07f80000
380#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800381#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800382#define I830_FENCE_PITCH_SHIFT 4
383#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200384#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700385#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200386#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800387
388#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800389#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800390
391#define FENCE_REG_965_0 0x03000
392#define I965_FENCE_PITCH_SHIFT 2
393#define I965_FENCE_TILING_Y_SHIFT 1
394#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200395#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800396
Eric Anholt4e901fd2009-10-26 16:44:17 -0700397#define FENCE_REG_SANDYBRIDGE_0 0x100000
398#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
399
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100400/* control register for cpu gtt access */
401#define TILECTL 0x101000
402#define TILECTL_SWZCTL (1 << 0)
403#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
404#define TILECTL_BACKSNOOP_DIS (1 << 3)
405
Jesse Barnesde151cf2008-11-12 10:03:55 -0800406/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700407 * Instruction and interrupt control regs
408 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700409#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200410#define RENDER_RING_BASE 0x02000
411#define BSD_RING_BASE 0x04000
412#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100413#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200414#define RING_TAIL(base) ((base)+0x30)
415#define RING_HEAD(base) ((base)+0x34)
416#define RING_START(base) ((base)+0x38)
417#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000418#define RING_SYNC_0(base) ((base)+0x40)
419#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700420#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
421#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
422#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
423#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
424#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
425#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000426#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200427#define RING_HWS_PGA(base) ((base)+0x80)
428#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100429#define ARB_MODE 0x04030
430#define ARB_MODE_SWIZZLE_SNB (1<<4)
431#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700432#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100433#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
434#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700435#define BSD_HWS_PGA_GEN7 (0x04180)
436#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200437#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000438#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000439#define RING_IMR(base) ((base)+0xa8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700440#define TAIL_ADDR 0x001FFFF8
441#define HEAD_WRAP_COUNT 0xFFE00000
442#define HEAD_WRAP_ONE 0x00200000
443#define HEAD_ADDR 0x001FFFFC
444#define RING_NR_PAGES 0x001FF000
445#define RING_REPORT_MASK 0x00000006
446#define RING_REPORT_64K 0x00000002
447#define RING_REPORT_128K 0x00000004
448#define RING_NO_REPORT 0x00000000
449#define RING_VALID_MASK 0x00000001
450#define RING_VALID 0x00000001
451#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100452#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
453#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000454#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000455#if 0
456#define PRB0_TAIL 0x02030
457#define PRB0_HEAD 0x02034
458#define PRB0_START 0x02038
459#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700460#define PRB1_TAIL 0x02040 /* 915+ only */
461#define PRB1_HEAD 0x02044 /* 915+ only */
462#define PRB1_START 0x02048 /* 915+ only */
463#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000464#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700465#define IPEIR_I965 0x02064
466#define IPEHR_I965 0x02068
467#define INSTDONE_I965 0x0206c
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100468#define RING_IPEIR(base) ((base)+0x64)
469#define RING_IPEHR(base) ((base)+0x68)
470#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100471#define RING_INSTPS(base) ((base)+0x70)
472#define RING_DMA_FADD(base) ((base)+0x78)
473#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700474#define INSTPS 0x02070 /* 965+ only */
475#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700476#define ACTHD_I965 0x02074
477#define HWS_PGA 0x02080
478#define HWS_ADDRESS_MASK 0xfffff000
479#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700480#define PWRCTXA 0x2088 /* 965GM+ only */
481#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700482#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700483#define IPEHR 0x0208c
484#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700485#define NOPID 0x02094
486#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200487#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800488
Chris Wilsonf4068392010-10-27 20:36:41 +0100489#define ERROR_GEN6 0x040a0
490
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700491/* GM45+ chicken bits -- debug workaround bits that may be required
492 * for various sorts of correct behavior. The top 16 bits of each are
493 * the enables for writing to the corresponding low bit.
494 */
495#define _3D_CHICKEN 0x02084
496#define _3D_CHICKEN2 0x0208c
497/* Disables pipelining of read flushes past the SF-WIZ interface.
498 * Required on all Ironlake steppings according to the B-Spec, but the
499 * particular danger of not doing so is not specified.
500 */
501# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
502#define _3D_CHICKEN3 0x02090
Daniel Vetterbf97b272012-04-11 20:42:41 +0200503#define _3D_CHICKEN_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700504
Eric Anholt71cf39b2010-03-08 23:41:55 -0800505#define MI_MODE 0x0209c
506# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800507# define MI_FLUSH_ENABLE (1 << 12)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800508
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000509#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700510#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100511#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000512#define GFX_RUN_LIST_ENABLE (1<<15)
513#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
514#define GFX_SURFACE_FAULT_ENABLE (1<<12)
515#define GFX_REPLAY_MODE (1<<11)
516#define GFX_PSMI_GRANULARITY (1<<10)
517#define GFX_PPGTT_ENABLE (1<<9)
518
Jesse Barnes585fb112008-07-29 11:54:06 -0700519#define SCPD0 0x0209c /* 915+ only */
520#define IER 0x020a0
521#define IIR 0x020a4
522#define IMR 0x020a8
523#define ISR 0x020ac
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700524#define VLV_IIR_RW 0x182084
525#define VLV_IER 0x1820a0
526#define VLV_IIR 0x1820a4
527#define VLV_IMR 0x1820a8
528#define VLV_ISR 0x1820ac
Jesse Barnes585fb112008-07-29 11:54:06 -0700529#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
530#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
531#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800532#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700533#define I915_HWB_OOM_INTERRUPT (1<<13)
534#define I915_SYNC_STATUS_INTERRUPT (1<<12)
535#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
536#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
537#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
538#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
539#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
540#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
541#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
542#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
543#define I915_DEBUG_INTERRUPT (1<<2)
544#define I915_USER_INTERRUPT (1<<1)
545#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800546#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700547#define EIR 0x020b0
548#define EMR 0x020b4
549#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700550#define GM45_ERROR_PAGE_TABLE (1<<5)
551#define GM45_ERROR_MEM_PRIV (1<<4)
552#define I915_ERROR_PAGE_TABLE (1<<4)
553#define GM45_ERROR_CP_PRIV (1<<3)
554#define I915_ERROR_MEMORY_REFRESH (1<<1)
555#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700556#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800557#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000558#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
559 will not assert AGPBUSY# and will only
560 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800561#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700562#define ACTHD 0x020c8
563#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000564#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700565#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800566#define FW_BLC_SELF_EN_MASK (1<<31)
567#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
568#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800569#define MM_BURST_LENGTH 0x00700000
570#define MM_FIFO_WATERMARK 0x0001F000
571#define LM_BURST_LENGTH 0x00000700
572#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700573#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700574
575/* Make render/texture TLB fetches lower priorty than associated data
576 * fetches. This is not turned on by default
577 */
578#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
579
580/* Isoch request wait on GTT enable (Display A/B/C streams).
581 * Make isoch requests stall on the TLB update. May cause
582 * display underruns (test mode only)
583 */
584#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
585
586/* Block grant count for isoch requests when block count is
587 * set to a finite value.
588 */
589#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
590#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
591#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
592#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
593#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
594
595/* Enable render writes to complete in C2/C3/C4 power states.
596 * If this isn't enabled, render writes are prevented in low
597 * power states. That seems bad to me.
598 */
599#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
600
601/* This acknowledges an async flip immediately instead
602 * of waiting for 2TLB fetches.
603 */
604#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
605
606/* Enables non-sequential data reads through arbiter
607 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400608#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700609
610/* Disable FSB snooping of cacheable write cycles from binner/render
611 * command stream
612 */
613#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
614
615/* Arbiter time slice for non-isoch streams */
616#define MI_ARB_TIME_SLICE_MASK (7 << 5)
617#define MI_ARB_TIME_SLICE_1 (0 << 5)
618#define MI_ARB_TIME_SLICE_2 (1 << 5)
619#define MI_ARB_TIME_SLICE_4 (2 << 5)
620#define MI_ARB_TIME_SLICE_6 (3 << 5)
621#define MI_ARB_TIME_SLICE_8 (4 << 5)
622#define MI_ARB_TIME_SLICE_10 (5 << 5)
623#define MI_ARB_TIME_SLICE_14 (6 << 5)
624#define MI_ARB_TIME_SLICE_16 (7 << 5)
625
626/* Low priority grace period page size */
627#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
628#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
629
630/* Disable display A/B trickle feed */
631#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
632
633/* Set display plane priority */
634#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
635#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
636
Jesse Barnes585fb112008-07-29 11:54:06 -0700637#define CACHE_MODE_0 0x02120 /* 915+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700638#define CM0_IZ_OPT_DISABLE (1<<6)
639#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200640#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700641#define CM0_DEPTH_EVICT_DISABLE (1<<4)
642#define CM0_COLOR_EVICT_DISABLE (1<<3)
643#define CM0_DEPTH_WRITE_DISABLE (1<<1)
644#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000645#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700646#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700647#define ECOSKPD 0x021d0
648#define ECO_GATING_CX_ONLY (1<<3)
649#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700650
Jesse Barnesfb046852012-03-28 13:39:26 -0700651#define CACHE_MODE_1 0x7004 /* IVB+ */
652#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
653
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700654/* GEN6 interrupt control
655 * Note that the per-ring interrupt bits do alias with the global interrupt bits
656 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800657#define GEN6_RENDER_HWSTAM 0x2098
658#define GEN6_RENDER_IMR 0x20a8
659#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
660#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200661#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800662#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
663#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
664#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
665#define GEN6_RENDER_SYNC_STATUS (1 << 2)
666#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
667#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
668
669#define GEN6_BLITTER_HWSTAM 0x22098
670#define GEN6_BLITTER_IMR 0x220a8
671#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
672#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
673#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
674#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100675
Jesse Barnes4efe0702011-01-18 11:25:41 -0800676#define GEN6_BLITTER_ECOSKPD 0x221d0
677#define GEN6_BLITTER_LOCK_SHIFT 16
678#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
679
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100680#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
681#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
682#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
683#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
684#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
685
Chris Wilsonec6a8902011-06-21 18:37:59 +0100686#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100687#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000688#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100689
690#define GEN6_BSD_RNCID 0x12198
691
Ben Widawskya1e969e2012-04-14 18:41:32 -0700692#define GEN7_FF_THREAD_MODE 0x20a0
693#define GEN7_FF_SCHED_MASK 0x0077070
694#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
695#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
696#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
697#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
698#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
699#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
700#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
701#define GEN7_FF_VS_SCHED_HW (0x0<<12)
702#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
703#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
704#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
705#define GEN7_FF_DS_SCHED_HW (0x0<<4)
706
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100707/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700708 * Framebuffer compression (915+ only)
709 */
710
711#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
712#define FBC_LL_BASE 0x03204 /* 4k page aligned */
713#define FBC_CONTROL 0x03208
714#define FBC_CTL_EN (1<<31)
715#define FBC_CTL_PERIODIC (1<<30)
716#define FBC_CTL_INTERVAL_SHIFT (16)
717#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200718#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700719#define FBC_CTL_STRIDE_SHIFT (5)
720#define FBC_CTL_FENCENO (1<<0)
721#define FBC_COMMAND 0x0320c
722#define FBC_CMD_COMPRESS (1<<0)
723#define FBC_STATUS 0x03210
724#define FBC_STAT_COMPRESSING (1<<31)
725#define FBC_STAT_COMPRESSED (1<<30)
726#define FBC_STAT_MODIFIED (1<<29)
727#define FBC_STAT_CURRENT_LINE (1<<0)
728#define FBC_CONTROL2 0x03214
729#define FBC_CTL_FENCE_DBL (0<<4)
730#define FBC_CTL_IDLE_IMM (0<<2)
731#define FBC_CTL_IDLE_FULL (1<<2)
732#define FBC_CTL_IDLE_LINE (2<<2)
733#define FBC_CTL_IDLE_DEBUG (3<<2)
734#define FBC_CTL_CPU_FENCE (1<<1)
735#define FBC_CTL_PLANEA (0<<0)
736#define FBC_CTL_PLANEB (1<<0)
737#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700738#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700739
740#define FBC_LL_SIZE (1536)
741
Jesse Barnes74dff282009-09-14 15:39:40 -0700742/* Framebuffer compression for GM45+ */
743#define DPFC_CB_BASE 0x3200
744#define DPFC_CONTROL 0x3208
745#define DPFC_CTL_EN (1<<31)
746#define DPFC_CTL_PLANEA (0<<30)
747#define DPFC_CTL_PLANEB (1<<30)
748#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100749#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700750#define DPFC_SR_EN (1<<10)
751#define DPFC_CTL_LIMIT_1X (0<<6)
752#define DPFC_CTL_LIMIT_2X (1<<6)
753#define DPFC_CTL_LIMIT_4X (2<<6)
754#define DPFC_RECOMP_CTL 0x320c
755#define DPFC_RECOMP_STALL_EN (1<<27)
756#define DPFC_RECOMP_STALL_WM_SHIFT (16)
757#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
758#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
759#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
760#define DPFC_STATUS 0x3210
761#define DPFC_INVAL_SEG_SHIFT (16)
762#define DPFC_INVAL_SEG_MASK (0x07ff0000)
763#define DPFC_COMP_SEG_SHIFT (0)
764#define DPFC_COMP_SEG_MASK (0x000003ff)
765#define DPFC_STATUS2 0x3214
766#define DPFC_FENCE_YOFF 0x3218
767#define DPFC_CHICKEN 0x3224
768#define DPFC_HT_MODIFY (1<<31)
769
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800770/* Framebuffer compression for Ironlake */
771#define ILK_DPFC_CB_BASE 0x43200
772#define ILK_DPFC_CONTROL 0x43208
773/* The bit 28-8 is reserved */
774#define DPFC_RESERVED (0x1FFFFF00)
775#define ILK_DPFC_RECOMP_CTL 0x4320c
776#define ILK_DPFC_STATUS 0x43210
777#define ILK_DPFC_FENCE_YOFF 0x43218
778#define ILK_DPFC_CHICKEN 0x43224
779#define ILK_FBC_RT_BASE 0x2128
780#define ILK_FBC_RT_VALID (1<<0)
781
782#define ILK_DISPLAY_CHICKEN1 0x42000
783#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400784#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800785
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800786
Jesse Barnes585fb112008-07-29 11:54:06 -0700787/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800788 * Framebuffer compression for Sandybridge
789 *
790 * The following two registers are of type GTTMMADR
791 */
792#define SNB_DPFC_CTL_SA 0x100100
793#define SNB_CPU_FENCE_ENABLE (1<<29)
794#define DPFC_CPU_FENCE_OFFSET 0x100104
795
796
797/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700798 * GPIO regs
799 */
800#define GPIOA 0x5010
801#define GPIOB 0x5014
802#define GPIOC 0x5018
803#define GPIOD 0x501c
804#define GPIOE 0x5020
805#define GPIOF 0x5024
806#define GPIOG 0x5028
807#define GPIOH 0x502c
808# define GPIO_CLOCK_DIR_MASK (1 << 0)
809# define GPIO_CLOCK_DIR_IN (0 << 1)
810# define GPIO_CLOCK_DIR_OUT (1 << 1)
811# define GPIO_CLOCK_VAL_MASK (1 << 2)
812# define GPIO_CLOCK_VAL_OUT (1 << 3)
813# define GPIO_CLOCK_VAL_IN (1 << 4)
814# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
815# define GPIO_DATA_DIR_MASK (1 << 8)
816# define GPIO_DATA_DIR_IN (0 << 9)
817# define GPIO_DATA_DIR_OUT (1 << 9)
818# define GPIO_DATA_VAL_MASK (1 << 10)
819# define GPIO_DATA_VAL_OUT (1 << 11)
820# define GPIO_DATA_VAL_IN (1 << 12)
821# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
822
Chris Wilsonf899fc62010-07-20 15:44:45 -0700823#define GMBUS0 0x5100 /* clock/port select */
824#define GMBUS_RATE_100KHZ (0<<8)
825#define GMBUS_RATE_50KHZ (1<<8)
826#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
827#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
828#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
829#define GMBUS_PORT_DISABLED 0
830#define GMBUS_PORT_SSC 1
831#define GMBUS_PORT_VGADDC 2
832#define GMBUS_PORT_PANEL 3
833#define GMBUS_PORT_DPC 4 /* HDMIC */
834#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800835#define GMBUS_PORT_DPD 6 /* HDMID */
836#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800837#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700838#define GMBUS1 0x5104 /* command/status */
839#define GMBUS_SW_CLR_INT (1<<31)
840#define GMBUS_SW_RDY (1<<30)
841#define GMBUS_ENT (1<<29) /* enable timeout */
842#define GMBUS_CYCLE_NONE (0<<25)
843#define GMBUS_CYCLE_WAIT (1<<25)
844#define GMBUS_CYCLE_INDEX (2<<25)
845#define GMBUS_CYCLE_STOP (4<<25)
846#define GMBUS_BYTE_COUNT_SHIFT 16
847#define GMBUS_SLAVE_INDEX_SHIFT 8
848#define GMBUS_SLAVE_ADDR_SHIFT 1
849#define GMBUS_SLAVE_READ (1<<0)
850#define GMBUS_SLAVE_WRITE (0<<0)
851#define GMBUS2 0x5108 /* status */
852#define GMBUS_INUSE (1<<15)
853#define GMBUS_HW_WAIT_PHASE (1<<14)
854#define GMBUS_STALL_TIMEOUT (1<<13)
855#define GMBUS_INT (1<<12)
856#define GMBUS_HW_RDY (1<<11)
857#define GMBUS_SATOER (1<<10)
858#define GMBUS_ACTIVE (1<<9)
859#define GMBUS3 0x510c /* data buffer bytes 3-0 */
860#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
861#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
862#define GMBUS_NAK_EN (1<<3)
863#define GMBUS_IDLE_EN (1<<2)
864#define GMBUS_HW_WAIT_EN (1<<1)
865#define GMBUS_HW_RDY_EN (1<<0)
866#define GMBUS5 0x5120 /* byte index */
867#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800868
Jesse Barnes585fb112008-07-29 11:54:06 -0700869/*
870 * Clock control & power management
871 */
872
873#define VGA0 0x6000
874#define VGA1 0x6004
875#define VGA_PD 0x6010
876#define VGA0_PD_P2_DIV_4 (1 << 7)
877#define VGA0_PD_P1_DIV_2 (1 << 5)
878#define VGA0_PD_P1_SHIFT 0
879#define VGA0_PD_P1_MASK (0x1f << 0)
880#define VGA1_PD_P2_DIV_4 (1 << 15)
881#define VGA1_PD_P1_DIV_2 (1 << 13)
882#define VGA1_PD_P1_SHIFT 8
883#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800884#define _DPLL_A 0x06014
885#define _DPLL_B 0x06018
886#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700887#define DPLL_VCO_ENABLE (1 << 31)
888#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700889#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700890#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700891#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700892#define DPLL_VGA_MODE_DIS (1 << 28)
893#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
894#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
895#define DPLL_MODE_MASK (3 << 26)
896#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
897#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
898#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
899#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
900#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
901#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500902#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700903#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700904
Jesse Barnes585fb112008-07-29 11:54:06 -0700905#define SRX_INDEX 0x3c4
906#define SRX_DATA 0x3c5
907#define SR01 1
908#define SR01_SCREEN_OFF (1<<5)
909
910#define PPCR 0x61204
911#define PPCR_ON (1<<0)
912
913#define DVOB 0x61140
914#define DVOB_ON (1<<31)
915#define DVOC 0x61160
916#define DVOC_ON (1<<31)
917#define LVDS 0x61180
918#define LVDS_ON (1<<31)
919
Jesse Barnes585fb112008-07-29 11:54:06 -0700920/* Scratch pad debug 0 reg:
921 */
922#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
923/*
924 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
925 * this field (only one bit may be set).
926 */
927#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
928#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500929#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700930/* i830, required in DVO non-gang */
931#define PLL_P2_DIVIDE_BY_4 (1 << 23)
932#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
933#define PLL_REF_INPUT_DREFCLK (0 << 13)
934#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
935#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
936#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
937#define PLL_REF_INPUT_MASK (3 << 13)
938#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500939/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800940# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
941# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
942# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
943# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
944# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
945
Jesse Barnes585fb112008-07-29 11:54:06 -0700946/*
947 * Parallel to Serial Load Pulse phase selection.
948 * Selects the phase for the 10X DPLL clock for the PCIe
949 * digital display port. The range is 4 to 13; 10 or more
950 * is just a flip delay. The default is 6
951 */
952#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
953#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
954/*
955 * SDVO multiplier for 945G/GM. Not used on 965.
956 */
957#define SDVO_MULTIPLIER_MASK 0x000000ff
958#define SDVO_MULTIPLIER_SHIFT_HIRES 4
959#define SDVO_MULTIPLIER_SHIFT_VGA 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800960#define _DPLL_A_MD 0x0601c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700961/*
962 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
963 *
964 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
965 */
966#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
967#define DPLL_MD_UDI_DIVIDER_SHIFT 24
968/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
969#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
970#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
971/*
972 * SDVO/UDI pixel multiplier.
973 *
974 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
975 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
976 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
977 * dummy bytes in the datastream at an increased clock rate, with both sides of
978 * the link knowing how many bytes are fill.
979 *
980 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
981 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
982 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
983 * through an SDVO command.
984 *
985 * This register field has values of multiplication factor minus 1, with
986 * a maximum multiplier of 5 for SDVO.
987 */
988#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
989#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
990/*
991 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
992 * This best be set to the default value (3) or the CRT won't work. No,
993 * I don't entirely understand what this does...
994 */
995#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
996#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800997#define _DPLL_B_MD 0x06020 /* 965+ only */
998#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700999
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001000#define _FPA0 0x06040
1001#define _FPA1 0x06044
1002#define _FPB0 0x06048
1003#define _FPB1 0x0604c
1004#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1005#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001006#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001007#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001008#define FP_N_DIV_SHIFT 16
1009#define FP_M1_DIV_MASK 0x00003f00
1010#define FP_M1_DIV_SHIFT 8
1011#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001012#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001013#define FP_M2_DIV_SHIFT 0
1014#define DPLL_TEST 0x606c
1015#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1016#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1017#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1018#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1019#define DPLLB_TEST_N_BYPASS (1 << 19)
1020#define DPLLB_TEST_M_BYPASS (1 << 18)
1021#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1022#define DPLLA_TEST_N_BYPASS (1 << 3)
1023#define DPLLA_TEST_M_BYPASS (1 << 2)
1024#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1025#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001026#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001027#define DSTATE_PLL_D3_OFF (1<<3)
1028#define DSTATE_GFX_CLOCK_GATING (1<<1)
1029#define DSTATE_DOT_CLOCK_GATING (1<<0)
1030#define DSPCLK_GATE_D 0x6200
1031# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1032# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1033# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1034# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1035# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1036# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1037# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1038# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1039# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1040# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1041# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1042# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1043# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1044# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1045# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1046# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1047# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1048# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1049# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1050# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1051# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1052# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1053# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1054# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1055# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1056# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1057# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1058# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1059/**
1060 * This bit must be set on the 830 to prevent hangs when turning off the
1061 * overlay scaler.
1062 */
1063# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1064# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1065# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1066# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1067# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1068
1069#define RENCLK_GATE_D1 0x6204
1070# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1071# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1072# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1073# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1074# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1075# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1076# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1077# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1078# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1079/** This bit must be unset on 855,865 */
1080# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1081# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1082# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1083# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1084/** This bit must be set on 855,865. */
1085# define SV_CLOCK_GATE_DISABLE (1 << 0)
1086# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1087# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1088# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1089# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1090# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1091# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1092# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1093# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1094# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1095# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1096# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1097# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1098# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1099# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1100# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1101# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1102# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1103
1104# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1105/** This bit must always be set on 965G/965GM */
1106# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1107# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1108# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1109# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1110# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1111# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1112/** This bit must always be set on 965G */
1113# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1114# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1115# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1116# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1117# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1118# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1119# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1120# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1121# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1122# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1123# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1124# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1125# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1126# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1127# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1128# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1129# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1130# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1131# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1132
1133#define RENCLK_GATE_D2 0x6208
1134#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1135#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1136#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1137#define RAMCLK_GATE_D 0x6210 /* CRL only */
1138#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001139
Jesse Barnesceb04242012-03-28 13:39:22 -07001140#define FW_BLC_SELF_VLV 0x6500
1141#define FW_CSPWRDWNEN (1<<15)
1142
Jesse Barnes585fb112008-07-29 11:54:06 -07001143/*
1144 * Palette regs
1145 */
1146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001147#define _PALETTE_A 0x0a000
1148#define _PALETTE_B 0x0a800
1149#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001150
Eric Anholt673a3942008-07-30 12:06:12 -07001151/* MCH MMIO space */
1152
1153/*
1154 * MCHBAR mirror.
1155 *
1156 * This mirrors the MCHBAR MMIO space whose location is determined by
1157 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1158 * every way. It is not accessible from the CP register read instructions.
1159 *
1160 */
1161#define MCHBAR_MIRROR_BASE 0x10000
1162
Yuanhan Liu13982612010-12-15 15:42:31 +08001163#define MCHBAR_MIRROR_BASE_SNB 0x140000
1164
Eric Anholt673a3942008-07-30 12:06:12 -07001165/** 915-945 and GM965 MCH register controlling DRAM channel access */
1166#define DCC 0x10200
1167#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1168#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1169#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1170#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1171#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001172#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001173
Li Peng95534262010-05-18 18:58:44 +08001174/** Pineview MCH register contains DDR3 setting */
1175#define CSHRDDR3CTL 0x101a8
1176#define CSHRDDR3CTL_DDR3 (1 << 2)
1177
Eric Anholt673a3942008-07-30 12:06:12 -07001178/** 965 MCH register controlling DRAM channel configuration */
1179#define C0DRB3 0x10206
1180#define C1DRB3 0x10606
1181
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001182/** snb MCH registers for reading the DRAM channel configuration */
1183#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1184#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1185#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1186#define MAD_DIMM_ECC_MASK (0x3 << 24)
1187#define MAD_DIMM_ECC_OFF (0x0 << 24)
1188#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1189#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1190#define MAD_DIMM_ECC_ON (0x3 << 24)
1191#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1192#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1193#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1194#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1195#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1196#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1197#define MAD_DIMM_A_SELECT (0x1 << 16)
1198/* DIMM sizes are in multiples of 256mb. */
1199#define MAD_DIMM_B_SIZE_SHIFT 8
1200#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1201#define MAD_DIMM_A_SIZE_SHIFT 0
1202#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1203
1204
Keith Packardb11248d2009-06-11 22:28:56 -07001205/* Clocking configuration register */
1206#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001207#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001208#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1209#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1210#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1211#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1212#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001213/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001214#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001215#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001216#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001217#define CLKCFG_MEM_533 (1 << 4)
1218#define CLKCFG_MEM_667 (2 << 4)
1219#define CLKCFG_MEM_800 (3 << 4)
1220#define CLKCFG_MEM_MASK (7 << 4)
1221
Jesse Barnesea056c12010-09-10 10:02:13 -07001222#define TSC1 0x11001
1223#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001224#define TR1 0x11006
1225#define TSFS 0x11020
1226#define TSFS_SLOPE_MASK 0x0000ff00
1227#define TSFS_SLOPE_SHIFT 8
1228#define TSFS_INTR_MASK 0x000000ff
1229
Jesse Barnesf97108d2010-01-29 11:27:07 -08001230#define CRSTANDVID 0x11100
1231#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1232#define PXVFREQ_PX_MASK 0x7f000000
1233#define PXVFREQ_PX_SHIFT 24
1234#define VIDFREQ_BASE 0x11110
1235#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1236#define VIDFREQ2 0x11114
1237#define VIDFREQ3 0x11118
1238#define VIDFREQ4 0x1111c
1239#define VIDFREQ_P0_MASK 0x1f000000
1240#define VIDFREQ_P0_SHIFT 24
1241#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1242#define VIDFREQ_P0_CSCLK_SHIFT 20
1243#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1244#define VIDFREQ_P0_CRCLK_SHIFT 16
1245#define VIDFREQ_P1_MASK 0x00001f00
1246#define VIDFREQ_P1_SHIFT 8
1247#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1248#define VIDFREQ_P1_CSCLK_SHIFT 4
1249#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1250#define INTTOEXT_BASE_ILK 0x11300
1251#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1252#define INTTOEXT_MAP3_SHIFT 24
1253#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1254#define INTTOEXT_MAP2_SHIFT 16
1255#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1256#define INTTOEXT_MAP1_SHIFT 8
1257#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1258#define INTTOEXT_MAP0_SHIFT 0
1259#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1260#define MEMSWCTL 0x11170 /* Ironlake only */
1261#define MEMCTL_CMD_MASK 0xe000
1262#define MEMCTL_CMD_SHIFT 13
1263#define MEMCTL_CMD_RCLK_OFF 0
1264#define MEMCTL_CMD_RCLK_ON 1
1265#define MEMCTL_CMD_CHFREQ 2
1266#define MEMCTL_CMD_CHVID 3
1267#define MEMCTL_CMD_VMMOFF 4
1268#define MEMCTL_CMD_VMMON 5
1269#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1270 when command complete */
1271#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1272#define MEMCTL_FREQ_SHIFT 8
1273#define MEMCTL_SFCAVM (1<<7)
1274#define MEMCTL_TGT_VID_MASK 0x007f
1275#define MEMIHYST 0x1117c
1276#define MEMINTREN 0x11180 /* 16 bits */
1277#define MEMINT_RSEXIT_EN (1<<8)
1278#define MEMINT_CX_SUPR_EN (1<<7)
1279#define MEMINT_CONT_BUSY_EN (1<<6)
1280#define MEMINT_AVG_BUSY_EN (1<<5)
1281#define MEMINT_EVAL_CHG_EN (1<<4)
1282#define MEMINT_MON_IDLE_EN (1<<3)
1283#define MEMINT_UP_EVAL_EN (1<<2)
1284#define MEMINT_DOWN_EVAL_EN (1<<1)
1285#define MEMINT_SW_CMD_EN (1<<0)
1286#define MEMINTRSTR 0x11182 /* 16 bits */
1287#define MEM_RSEXIT_MASK 0xc000
1288#define MEM_RSEXIT_SHIFT 14
1289#define MEM_CONT_BUSY_MASK 0x3000
1290#define MEM_CONT_BUSY_SHIFT 12
1291#define MEM_AVG_BUSY_MASK 0x0c00
1292#define MEM_AVG_BUSY_SHIFT 10
1293#define MEM_EVAL_CHG_MASK 0x0300
1294#define MEM_EVAL_BUSY_SHIFT 8
1295#define MEM_MON_IDLE_MASK 0x00c0
1296#define MEM_MON_IDLE_SHIFT 6
1297#define MEM_UP_EVAL_MASK 0x0030
1298#define MEM_UP_EVAL_SHIFT 4
1299#define MEM_DOWN_EVAL_MASK 0x000c
1300#define MEM_DOWN_EVAL_SHIFT 2
1301#define MEM_SW_CMD_MASK 0x0003
1302#define MEM_INT_STEER_GFX 0
1303#define MEM_INT_STEER_CMR 1
1304#define MEM_INT_STEER_SMI 2
1305#define MEM_INT_STEER_SCI 3
1306#define MEMINTRSTS 0x11184
1307#define MEMINT_RSEXIT (1<<7)
1308#define MEMINT_CONT_BUSY (1<<6)
1309#define MEMINT_AVG_BUSY (1<<5)
1310#define MEMINT_EVAL_CHG (1<<4)
1311#define MEMINT_MON_IDLE (1<<3)
1312#define MEMINT_UP_EVAL (1<<2)
1313#define MEMINT_DOWN_EVAL (1<<1)
1314#define MEMINT_SW_CMD (1<<0)
1315#define MEMMODECTL 0x11190
1316#define MEMMODE_BOOST_EN (1<<31)
1317#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1318#define MEMMODE_BOOST_FREQ_SHIFT 24
1319#define MEMMODE_IDLE_MODE_MASK 0x00030000
1320#define MEMMODE_IDLE_MODE_SHIFT 16
1321#define MEMMODE_IDLE_MODE_EVAL 0
1322#define MEMMODE_IDLE_MODE_CONT 1
1323#define MEMMODE_HWIDLE_EN (1<<15)
1324#define MEMMODE_SWMODE_EN (1<<14)
1325#define MEMMODE_RCLK_GATE (1<<13)
1326#define MEMMODE_HW_UPDATE (1<<12)
1327#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1328#define MEMMODE_FSTART_SHIFT 8
1329#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1330#define MEMMODE_FMAX_SHIFT 4
1331#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1332#define RCBMAXAVG 0x1119c
1333#define MEMSWCTL2 0x1119e /* Cantiga only */
1334#define SWMEMCMD_RENDER_OFF (0 << 13)
1335#define SWMEMCMD_RENDER_ON (1 << 13)
1336#define SWMEMCMD_SWFREQ (2 << 13)
1337#define SWMEMCMD_TARVID (3 << 13)
1338#define SWMEMCMD_VRM_OFF (4 << 13)
1339#define SWMEMCMD_VRM_ON (5 << 13)
1340#define CMDSTS (1<<12)
1341#define SFCAVM (1<<11)
1342#define SWFREQ_MASK 0x0380 /* P0-7 */
1343#define SWFREQ_SHIFT 7
1344#define TARVID_MASK 0x001f
1345#define MEMSTAT_CTG 0x111a0
1346#define RCBMINAVG 0x111a0
1347#define RCUPEI 0x111b0
1348#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001349#define RSTDBYCTL 0x111b8
1350#define RS1EN (1<<31)
1351#define RS2EN (1<<30)
1352#define RS3EN (1<<29)
1353#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1354#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1355#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1356#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1357#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1358#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1359#define RSX_STATUS_MASK (7<<20)
1360#define RSX_STATUS_ON (0<<20)
1361#define RSX_STATUS_RC1 (1<<20)
1362#define RSX_STATUS_RC1E (2<<20)
1363#define RSX_STATUS_RS1 (3<<20)
1364#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1365#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1366#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1367#define RSX_STATUS_RSVD2 (7<<20)
1368#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1369#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1370#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1371#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1372#define RS1CONTSAV_MASK (3<<14)
1373#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1374#define RS1CONTSAV_RSVD (1<<14)
1375#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1376#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1377#define NORMSLEXLAT_MASK (3<<12)
1378#define SLOW_RS123 (0<<12)
1379#define SLOW_RS23 (1<<12)
1380#define SLOW_RS3 (2<<12)
1381#define NORMAL_RS123 (3<<12)
1382#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1383#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1384#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1385#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1386#define RS_CSTATE_MASK (3<<4)
1387#define RS_CSTATE_C367_RS1 (0<<4)
1388#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1389#define RS_CSTATE_RSVD (2<<4)
1390#define RS_CSTATE_C367_RS2 (3<<4)
1391#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1392#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001393#define VIDCTL 0x111c0
1394#define VIDSTS 0x111c8
1395#define VIDSTART 0x111cc /* 8 bits */
1396#define MEMSTAT_ILK 0x111f8
1397#define MEMSTAT_VID_MASK 0x7f00
1398#define MEMSTAT_VID_SHIFT 8
1399#define MEMSTAT_PSTATE_MASK 0x00f8
1400#define MEMSTAT_PSTATE_SHIFT 3
1401#define MEMSTAT_MON_ACTV (1<<2)
1402#define MEMSTAT_SRC_CTL_MASK 0x0003
1403#define MEMSTAT_SRC_CTL_CORE 0
1404#define MEMSTAT_SRC_CTL_TRB 1
1405#define MEMSTAT_SRC_CTL_THM 2
1406#define MEMSTAT_SRC_CTL_STDBY 3
1407#define RCPREVBSYTUPAVG 0x113b8
1408#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001409#define PMMISC 0x11214
1410#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001411#define SDEW 0x1124c
1412#define CSIEW0 0x11250
1413#define CSIEW1 0x11254
1414#define CSIEW2 0x11258
1415#define PEW 0x1125c
1416#define DEW 0x11270
1417#define MCHAFE 0x112c0
1418#define CSIEC 0x112e0
1419#define DMIEC 0x112e4
1420#define DDREC 0x112e8
1421#define PEG0EC 0x112ec
1422#define PEG1EC 0x112f0
1423#define GFXEC 0x112f4
1424#define RPPREVBSYTUPAVG 0x113b8
1425#define RPPREVBSYTDNAVG 0x113bc
1426#define ECR 0x11600
1427#define ECR_GPFE (1<<31)
1428#define ECR_IMONE (1<<30)
1429#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1430#define OGW0 0x11608
1431#define OGW1 0x1160c
1432#define EG0 0x11610
1433#define EG1 0x11614
1434#define EG2 0x11618
1435#define EG3 0x1161c
1436#define EG4 0x11620
1437#define EG5 0x11624
1438#define EG6 0x11628
1439#define EG7 0x1162c
1440#define PXW 0x11664
1441#define PXWL 0x11680
1442#define LCFUSE02 0x116c0
1443#define LCFUSE_HIV_MASK 0x000000ff
1444#define CSIPLL0 0x12c10
1445#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001446#define PEG_BAND_GAP_DATA 0x14d68
1447
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001448#define GEN6_GT_PERF_STATUS 0x145948
1449#define GEN6_RP_STATE_LIMITS 0x145994
1450#define GEN6_RP_STATE_CAP 0x145998
1451
Jesse Barnes585fb112008-07-29 11:54:06 -07001452/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001453 * Logical Context regs
1454 */
1455#define CCID 0x2180
1456#define CCID_EN (1<<0)
1457/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001458 * Overlay regs
1459 */
1460
1461#define OVADD 0x30000
1462#define DOVSTA 0x30008
1463#define OC_BUF (0x3<<20)
1464#define OGAMC5 0x30010
1465#define OGAMC4 0x30014
1466#define OGAMC3 0x30018
1467#define OGAMC2 0x3001c
1468#define OGAMC1 0x30020
1469#define OGAMC0 0x30024
1470
1471/*
1472 * Display engine regs
1473 */
1474
1475/* Pipe A timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476#define _HTOTAL_A 0x60000
1477#define _HBLANK_A 0x60004
1478#define _HSYNC_A 0x60008
1479#define _VTOTAL_A 0x6000c
1480#define _VBLANK_A 0x60010
1481#define _VSYNC_A 0x60014
1482#define _PIPEASRC 0x6001c
1483#define _BCLRPAT_A 0x60020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001484#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07001485
1486/* Pipe B timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001487#define _HTOTAL_B 0x61000
1488#define _HBLANK_B 0x61004
1489#define _HSYNC_B 0x61008
1490#define _VTOTAL_B 0x6100c
1491#define _VBLANK_B 0x61010
1492#define _VSYNC_B 0x61014
1493#define _PIPEBSRC 0x6101c
1494#define _BCLRPAT_B 0x61020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001495#define _VSYNCSHIFT_B 0x61028
1496
Jesse Barnes585fb112008-07-29 11:54:06 -07001497
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001498#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1499#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1500#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1501#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1502#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1503#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1504#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001505#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001506
Jesse Barnes585fb112008-07-29 11:54:06 -07001507/* VGA port control */
1508#define ADPA 0x61100
1509#define ADPA_DAC_ENABLE (1<<31)
1510#define ADPA_DAC_DISABLE 0
1511#define ADPA_PIPE_SELECT_MASK (1<<30)
1512#define ADPA_PIPE_A_SELECT 0
1513#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001514#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001515#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1516#define ADPA_SETS_HVPOLARITY 0
1517#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1518#define ADPA_VSYNC_CNTL_ENABLE 0
1519#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1520#define ADPA_HSYNC_CNTL_ENABLE 0
1521#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1522#define ADPA_VSYNC_ACTIVE_LOW 0
1523#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1524#define ADPA_HSYNC_ACTIVE_LOW 0
1525#define ADPA_DPMS_MASK (~(3<<10))
1526#define ADPA_DPMS_ON (0<<10)
1527#define ADPA_DPMS_SUSPEND (1<<10)
1528#define ADPA_DPMS_STANDBY (2<<10)
1529#define ADPA_DPMS_OFF (3<<10)
1530
Chris Wilson939fe4d2010-10-09 10:33:26 +01001531
Jesse Barnes585fb112008-07-29 11:54:06 -07001532/* Hotplug control (945+ only) */
1533#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001534#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001535#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001536#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001537#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001538#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001539#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001540#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1541#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1542#define TV_HOTPLUG_INT_EN (1 << 18)
1543#define CRT_HOTPLUG_INT_EN (1 << 9)
1544#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001545#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1546/* must use period 64 on GM45 according to docs */
1547#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1548#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1549#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1550#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1551#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1552#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1553#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1554#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1555#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1556#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1557#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1558#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001559
1560#define PORT_HOTPLUG_STAT 0x61114
Chris Wilson10f76a32012-05-11 18:01:32 +01001561/* HDMI/DP bits are gen4+ */
1562#define DPB_HOTPLUG_LIVE_STATUS (1 << 29)
1563#define DPC_HOTPLUG_LIVE_STATUS (1 << 28)
1564#define DPD_HOTPLUG_LIVE_STATUS (1 << 27)
1565#define DPD_HOTPLUG_INT_STATUS (3 << 21)
1566#define DPC_HOTPLUG_INT_STATUS (3 << 19)
1567#define DPB_HOTPLUG_INT_STATUS (3 << 17)
1568/* HDMI bits are shared with the DP bits */
1569#define HDMIB_HOTPLUG_LIVE_STATUS (1 << 29)
1570#define HDMIC_HOTPLUG_LIVE_STATUS (1 << 28)
1571#define HDMID_HOTPLUG_LIVE_STATUS (1 << 27)
1572#define HDMID_HOTPLUG_INT_STATUS (3 << 21)
1573#define HDMIC_HOTPLUG_INT_STATUS (3 << 19)
1574#define HDMIB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01001575/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07001576#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1577#define TV_HOTPLUG_INT_STATUS (1 << 10)
1578#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1579#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1580#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1581#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01001582/* SDVO is different across gen3/4 */
1583#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1584#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1585#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1586#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1587#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1588#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Jesse Barnes585fb112008-07-29 11:54:06 -07001589
1590/* SDVO port control */
1591#define SDVOB 0x61140
1592#define SDVOC 0x61160
1593#define SDVO_ENABLE (1 << 31)
1594#define SDVO_PIPE_B_SELECT (1 << 30)
1595#define SDVO_STALL_SELECT (1 << 29)
1596#define SDVO_INTERRUPT_ENABLE (1 << 26)
1597/**
1598 * 915G/GM SDVO pixel multiplier.
1599 *
1600 * Programmed value is multiplier - 1, up to 5x.
1601 *
1602 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1603 */
1604#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1605#define SDVO_PORT_MULTIPLY_SHIFT 23
1606#define SDVO_PHASE_SELECT_MASK (15 << 19)
1607#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1608#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1609#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001610#define SDVO_ENCODING_SDVO (0x0 << 10)
1611#define SDVO_ENCODING_HDMI (0x2 << 10)
1612/** Requird for HDMI operation */
1613#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Chris Wilsone953fd72011-02-21 22:23:52 +00001614#define SDVO_COLOR_RANGE_16_235 (1 << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001615#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001616#define SDVO_AUDIO_ENABLE (1 << 6)
1617/** New with 965, default is to be set */
1618#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1619/** New with 965, default is to be set */
1620#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001621#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1622#define SDVO_DETECTED (1 << 2)
1623/* Bits to be preserved when writing */
1624#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1625#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1626
1627/* DVO port control */
1628#define DVOA 0x61120
1629#define DVOB 0x61140
1630#define DVOC 0x61160
1631#define DVO_ENABLE (1 << 31)
1632#define DVO_PIPE_B_SELECT (1 << 30)
1633#define DVO_PIPE_STALL_UNUSED (0 << 28)
1634#define DVO_PIPE_STALL (1 << 28)
1635#define DVO_PIPE_STALL_TV (2 << 28)
1636#define DVO_PIPE_STALL_MASK (3 << 28)
1637#define DVO_USE_VGA_SYNC (1 << 15)
1638#define DVO_DATA_ORDER_I740 (0 << 14)
1639#define DVO_DATA_ORDER_FP (1 << 14)
1640#define DVO_VSYNC_DISABLE (1 << 11)
1641#define DVO_HSYNC_DISABLE (1 << 10)
1642#define DVO_VSYNC_TRISTATE (1 << 9)
1643#define DVO_HSYNC_TRISTATE (1 << 8)
1644#define DVO_BORDER_ENABLE (1 << 7)
1645#define DVO_DATA_ORDER_GBRG (1 << 6)
1646#define DVO_DATA_ORDER_RGGB (0 << 6)
1647#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1648#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1649#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1650#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1651#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1652#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1653#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1654#define DVO_PRESERVE_MASK (0x7<<24)
1655#define DVOA_SRCDIM 0x61124
1656#define DVOB_SRCDIM 0x61144
1657#define DVOC_SRCDIM 0x61164
1658#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1659#define DVO_SRCDIM_VERTICAL_SHIFT 0
1660
1661/* LVDS port control */
1662#define LVDS 0x61180
1663/*
1664 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1665 * the DPLL semantics change when the LVDS is assigned to that pipe.
1666 */
1667#define LVDS_PORT_EN (1 << 31)
1668/* Selects pipe B for LVDS data. Must be set on pre-965. */
1669#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001670#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001671#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001672/* LVDS dithering flag on 965/g4x platform */
1673#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001674/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1675#define LVDS_VSYNC_POLARITY (1 << 21)
1676#define LVDS_HSYNC_POLARITY (1 << 20)
1677
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001678/* Enable border for unscaled (or aspect-scaled) display */
1679#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001680/*
1681 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1682 * pixel.
1683 */
1684#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1685#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1686#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1687/*
1688 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1689 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1690 * on.
1691 */
1692#define LVDS_A3_POWER_MASK (3 << 6)
1693#define LVDS_A3_POWER_DOWN (0 << 6)
1694#define LVDS_A3_POWER_UP (3 << 6)
1695/*
1696 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1697 * is set.
1698 */
1699#define LVDS_CLKB_POWER_MASK (3 << 4)
1700#define LVDS_CLKB_POWER_DOWN (0 << 4)
1701#define LVDS_CLKB_POWER_UP (3 << 4)
1702/*
1703 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1704 * setting for whether we are in dual-channel mode. The B3 pair will
1705 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1706 */
1707#define LVDS_B0B3_POWER_MASK (3 << 2)
1708#define LVDS_B0B3_POWER_DOWN (0 << 2)
1709#define LVDS_B0B3_POWER_UP (3 << 2)
1710
David Härdeman3c17fe42010-09-24 21:44:32 +02001711/* Video Data Island Packet control */
1712#define VIDEO_DIP_DATA 0x61178
1713#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001714/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02001715#define VIDEO_DIP_ENABLE (1 << 31)
1716#define VIDEO_DIP_PORT_B (1 << 29)
1717#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03001718#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03001719#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001720#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02001721#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1722#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001723#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02001724#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1725#define VIDEO_DIP_SELECT_AVI (0 << 19)
1726#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1727#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001728#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001729#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1730#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1731#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03001732#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001733/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001734#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1735#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001736#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001737#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1738#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001739#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02001740
Jesse Barnes585fb112008-07-29 11:54:06 -07001741/* Panel power sequencing */
1742#define PP_STATUS 0x61200
1743#define PP_ON (1 << 31)
1744/*
1745 * Indicates that all dependencies of the panel are on:
1746 *
1747 * - PLL enabled
1748 * - pipe enabled
1749 * - LVDS/DVOB/DVOC on
1750 */
1751#define PP_READY (1 << 30)
1752#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001753#define PP_SEQUENCE_POWER_UP (1 << 28)
1754#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1755#define PP_SEQUENCE_MASK (3 << 28)
1756#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001757#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001758#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001759#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1760#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1761#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1762#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1763#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1764#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1765#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1766#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1767#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001768#define PP_CONTROL 0x61204
1769#define POWER_TARGET_ON (1 << 0)
1770#define PP_ON_DELAYS 0x61208
1771#define PP_OFF_DELAYS 0x6120c
1772#define PP_DIVISOR 0x61210
1773
1774/* Panel fitting */
1775#define PFIT_CONTROL 0x61230
1776#define PFIT_ENABLE (1 << 31)
1777#define PFIT_PIPE_MASK (3 << 29)
1778#define PFIT_PIPE_SHIFT 29
1779#define VERT_INTERP_DISABLE (0 << 10)
1780#define VERT_INTERP_BILINEAR (1 << 10)
1781#define VERT_INTERP_MASK (3 << 10)
1782#define VERT_AUTO_SCALE (1 << 9)
1783#define HORIZ_INTERP_DISABLE (0 << 6)
1784#define HORIZ_INTERP_BILINEAR (1 << 6)
1785#define HORIZ_INTERP_MASK (3 << 6)
1786#define HORIZ_AUTO_SCALE (1 << 5)
1787#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001788#define PFIT_FILTER_FUZZY (0 << 24)
1789#define PFIT_SCALING_AUTO (0 << 26)
1790#define PFIT_SCALING_PROGRAMMED (1 << 26)
1791#define PFIT_SCALING_PILLAR (2 << 26)
1792#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001793#define PFIT_PGM_RATIOS 0x61234
1794#define PFIT_VERT_SCALE_MASK 0xfff00000
1795#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001796/* Pre-965 */
1797#define PFIT_VERT_SCALE_SHIFT 20
1798#define PFIT_VERT_SCALE_MASK 0xfff00000
1799#define PFIT_HORIZ_SCALE_SHIFT 4
1800#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1801/* 965+ */
1802#define PFIT_VERT_SCALE_SHIFT_965 16
1803#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1804#define PFIT_HORIZ_SCALE_SHIFT_965 0
1805#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1806
Jesse Barnes585fb112008-07-29 11:54:06 -07001807#define PFIT_AUTO_RATIOS 0x61238
1808
1809/* Backlight control */
1810#define BLC_PWM_CTL 0x61254
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001811#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
Jesse Barnes585fb112008-07-29 11:54:06 -07001812#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001813#define BLM_COMBINATION_MODE (1 << 30)
1814/*
1815 * This is the most significant 15 bits of the number of backlight cycles in a
1816 * complete cycle of the modulated backlight control.
1817 *
1818 * The actual value is this field multiplied by two.
1819 */
1820#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1821#define BLM_LEGACY_MODE (1 << 16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001822/*
1823 * This is the number of cycles out of the backlight modulation cycle for which
1824 * the backlight is on.
1825 *
1826 * This field must be no greater than the number of cycles in the complete
1827 * backlight modulation cycle.
1828 */
1829#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1830#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1831
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001832#define BLC_HIST_CTL 0x61260
1833
Jesse Barnes585fb112008-07-29 11:54:06 -07001834/* TV port control */
1835#define TV_CTL 0x68000
1836/** Enables the TV encoder */
1837# define TV_ENC_ENABLE (1 << 31)
1838/** Sources the TV encoder input from pipe B instead of A. */
1839# define TV_ENC_PIPEB_SELECT (1 << 30)
1840/** Outputs composite video (DAC A only) */
1841# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1842/** Outputs SVideo video (DAC B/C) */
1843# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1844/** Outputs Component video (DAC A/B/C) */
1845# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1846/** Outputs Composite and SVideo (DAC A/B/C) */
1847# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1848# define TV_TRILEVEL_SYNC (1 << 21)
1849/** Enables slow sync generation (945GM only) */
1850# define TV_SLOW_SYNC (1 << 20)
1851/** Selects 4x oversampling for 480i and 576p */
1852# define TV_OVERSAMPLE_4X (0 << 18)
1853/** Selects 2x oversampling for 720p and 1080i */
1854# define TV_OVERSAMPLE_2X (1 << 18)
1855/** Selects no oversampling for 1080p */
1856# define TV_OVERSAMPLE_NONE (2 << 18)
1857/** Selects 8x oversampling */
1858# define TV_OVERSAMPLE_8X (3 << 18)
1859/** Selects progressive mode rather than interlaced */
1860# define TV_PROGRESSIVE (1 << 17)
1861/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1862# define TV_PAL_BURST (1 << 16)
1863/** Field for setting delay of Y compared to C */
1864# define TV_YC_SKEW_MASK (7 << 12)
1865/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1866# define TV_ENC_SDP_FIX (1 << 11)
1867/**
1868 * Enables a fix for the 915GM only.
1869 *
1870 * Not sure what it does.
1871 */
1872# define TV_ENC_C0_FIX (1 << 10)
1873/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001874# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001875# define TV_FUSE_STATE_MASK (3 << 4)
1876/** Read-only state that reports all features enabled */
1877# define TV_FUSE_STATE_ENABLED (0 << 4)
1878/** Read-only state that reports that Macrovision is disabled in hardware*/
1879# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1880/** Read-only state that reports that TV-out is disabled in hardware. */
1881# define TV_FUSE_STATE_DISABLED (2 << 4)
1882/** Normal operation */
1883# define TV_TEST_MODE_NORMAL (0 << 0)
1884/** Encoder test pattern 1 - combo pattern */
1885# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1886/** Encoder test pattern 2 - full screen vertical 75% color bars */
1887# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1888/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1889# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1890/** Encoder test pattern 4 - random noise */
1891# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1892/** Encoder test pattern 5 - linear color ramps */
1893# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1894/**
1895 * This test mode forces the DACs to 50% of full output.
1896 *
1897 * This is used for load detection in combination with TVDAC_SENSE_MASK
1898 */
1899# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1900# define TV_TEST_MODE_MASK (7 << 0)
1901
1902#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01001903# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07001904/**
1905 * Reports that DAC state change logic has reported change (RO).
1906 *
1907 * This gets cleared when TV_DAC_STATE_EN is cleared
1908*/
1909# define TVDAC_STATE_CHG (1 << 31)
1910# define TVDAC_SENSE_MASK (7 << 28)
1911/** Reports that DAC A voltage is above the detect threshold */
1912# define TVDAC_A_SENSE (1 << 30)
1913/** Reports that DAC B voltage is above the detect threshold */
1914# define TVDAC_B_SENSE (1 << 29)
1915/** Reports that DAC C voltage is above the detect threshold */
1916# define TVDAC_C_SENSE (1 << 28)
1917/**
1918 * Enables DAC state detection logic, for load-based TV detection.
1919 *
1920 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1921 * to off, for load detection to work.
1922 */
1923# define TVDAC_STATE_CHG_EN (1 << 27)
1924/** Sets the DAC A sense value to high */
1925# define TVDAC_A_SENSE_CTL (1 << 26)
1926/** Sets the DAC B sense value to high */
1927# define TVDAC_B_SENSE_CTL (1 << 25)
1928/** Sets the DAC C sense value to high */
1929# define TVDAC_C_SENSE_CTL (1 << 24)
1930/** Overrides the ENC_ENABLE and DAC voltage levels */
1931# define DAC_CTL_OVERRIDE (1 << 7)
1932/** Sets the slew rate. Must be preserved in software */
1933# define ENC_TVDAC_SLEW_FAST (1 << 6)
1934# define DAC_A_1_3_V (0 << 4)
1935# define DAC_A_1_1_V (1 << 4)
1936# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001937# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001938# define DAC_B_1_3_V (0 << 2)
1939# define DAC_B_1_1_V (1 << 2)
1940# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001941# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001942# define DAC_C_1_3_V (0 << 0)
1943# define DAC_C_1_1_V (1 << 0)
1944# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001945# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001946
1947/**
1948 * CSC coefficients are stored in a floating point format with 9 bits of
1949 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1950 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1951 * -1 (0x3) being the only legal negative value.
1952 */
1953#define TV_CSC_Y 0x68010
1954# define TV_RY_MASK 0x07ff0000
1955# define TV_RY_SHIFT 16
1956# define TV_GY_MASK 0x00000fff
1957# define TV_GY_SHIFT 0
1958
1959#define TV_CSC_Y2 0x68014
1960# define TV_BY_MASK 0x07ff0000
1961# define TV_BY_SHIFT 16
1962/**
1963 * Y attenuation for component video.
1964 *
1965 * Stored in 1.9 fixed point.
1966 */
1967# define TV_AY_MASK 0x000003ff
1968# define TV_AY_SHIFT 0
1969
1970#define TV_CSC_U 0x68018
1971# define TV_RU_MASK 0x07ff0000
1972# define TV_RU_SHIFT 16
1973# define TV_GU_MASK 0x000007ff
1974# define TV_GU_SHIFT 0
1975
1976#define TV_CSC_U2 0x6801c
1977# define TV_BU_MASK 0x07ff0000
1978# define TV_BU_SHIFT 16
1979/**
1980 * U attenuation for component video.
1981 *
1982 * Stored in 1.9 fixed point.
1983 */
1984# define TV_AU_MASK 0x000003ff
1985# define TV_AU_SHIFT 0
1986
1987#define TV_CSC_V 0x68020
1988# define TV_RV_MASK 0x0fff0000
1989# define TV_RV_SHIFT 16
1990# define TV_GV_MASK 0x000007ff
1991# define TV_GV_SHIFT 0
1992
1993#define TV_CSC_V2 0x68024
1994# define TV_BV_MASK 0x07ff0000
1995# define TV_BV_SHIFT 16
1996/**
1997 * V attenuation for component video.
1998 *
1999 * Stored in 1.9 fixed point.
2000 */
2001# define TV_AV_MASK 0x000007ff
2002# define TV_AV_SHIFT 0
2003
2004#define TV_CLR_KNOBS 0x68028
2005/** 2s-complement brightness adjustment */
2006# define TV_BRIGHTNESS_MASK 0xff000000
2007# define TV_BRIGHTNESS_SHIFT 24
2008/** Contrast adjustment, as a 2.6 unsigned floating point number */
2009# define TV_CONTRAST_MASK 0x00ff0000
2010# define TV_CONTRAST_SHIFT 16
2011/** Saturation adjustment, as a 2.6 unsigned floating point number */
2012# define TV_SATURATION_MASK 0x0000ff00
2013# define TV_SATURATION_SHIFT 8
2014/** Hue adjustment, as an integer phase angle in degrees */
2015# define TV_HUE_MASK 0x000000ff
2016# define TV_HUE_SHIFT 0
2017
2018#define TV_CLR_LEVEL 0x6802c
2019/** Controls the DAC level for black */
2020# define TV_BLACK_LEVEL_MASK 0x01ff0000
2021# define TV_BLACK_LEVEL_SHIFT 16
2022/** Controls the DAC level for blanking */
2023# define TV_BLANK_LEVEL_MASK 0x000001ff
2024# define TV_BLANK_LEVEL_SHIFT 0
2025
2026#define TV_H_CTL_1 0x68030
2027/** Number of pixels in the hsync. */
2028# define TV_HSYNC_END_MASK 0x1fff0000
2029# define TV_HSYNC_END_SHIFT 16
2030/** Total number of pixels minus one in the line (display and blanking). */
2031# define TV_HTOTAL_MASK 0x00001fff
2032# define TV_HTOTAL_SHIFT 0
2033
2034#define TV_H_CTL_2 0x68034
2035/** Enables the colorburst (needed for non-component color) */
2036# define TV_BURST_ENA (1 << 31)
2037/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2038# define TV_HBURST_START_SHIFT 16
2039# define TV_HBURST_START_MASK 0x1fff0000
2040/** Length of the colorburst */
2041# define TV_HBURST_LEN_SHIFT 0
2042# define TV_HBURST_LEN_MASK 0x0001fff
2043
2044#define TV_H_CTL_3 0x68038
2045/** End of hblank, measured in pixels minus one from start of hsync */
2046# define TV_HBLANK_END_SHIFT 16
2047# define TV_HBLANK_END_MASK 0x1fff0000
2048/** Start of hblank, measured in pixels minus one from start of hsync */
2049# define TV_HBLANK_START_SHIFT 0
2050# define TV_HBLANK_START_MASK 0x0001fff
2051
2052#define TV_V_CTL_1 0x6803c
2053/** XXX */
2054# define TV_NBR_END_SHIFT 16
2055# define TV_NBR_END_MASK 0x07ff0000
2056/** XXX */
2057# define TV_VI_END_F1_SHIFT 8
2058# define TV_VI_END_F1_MASK 0x00003f00
2059/** XXX */
2060# define TV_VI_END_F2_SHIFT 0
2061# define TV_VI_END_F2_MASK 0x0000003f
2062
2063#define TV_V_CTL_2 0x68040
2064/** Length of vsync, in half lines */
2065# define TV_VSYNC_LEN_MASK 0x07ff0000
2066# define TV_VSYNC_LEN_SHIFT 16
2067/** Offset of the start of vsync in field 1, measured in one less than the
2068 * number of half lines.
2069 */
2070# define TV_VSYNC_START_F1_MASK 0x00007f00
2071# define TV_VSYNC_START_F1_SHIFT 8
2072/**
2073 * Offset of the start of vsync in field 2, measured in one less than the
2074 * number of half lines.
2075 */
2076# define TV_VSYNC_START_F2_MASK 0x0000007f
2077# define TV_VSYNC_START_F2_SHIFT 0
2078
2079#define TV_V_CTL_3 0x68044
2080/** Enables generation of the equalization signal */
2081# define TV_EQUAL_ENA (1 << 31)
2082/** Length of vsync, in half lines */
2083# define TV_VEQ_LEN_MASK 0x007f0000
2084# define TV_VEQ_LEN_SHIFT 16
2085/** Offset of the start of equalization in field 1, measured in one less than
2086 * the number of half lines.
2087 */
2088# define TV_VEQ_START_F1_MASK 0x0007f00
2089# define TV_VEQ_START_F1_SHIFT 8
2090/**
2091 * Offset of the start of equalization in field 2, measured in one less than
2092 * the number of half lines.
2093 */
2094# define TV_VEQ_START_F2_MASK 0x000007f
2095# define TV_VEQ_START_F2_SHIFT 0
2096
2097#define TV_V_CTL_4 0x68048
2098/**
2099 * Offset to start of vertical colorburst, measured in one less than the
2100 * number of lines from vertical start.
2101 */
2102# define TV_VBURST_START_F1_MASK 0x003f0000
2103# define TV_VBURST_START_F1_SHIFT 16
2104/**
2105 * Offset to the end of vertical colorburst, measured in one less than the
2106 * number of lines from the start of NBR.
2107 */
2108# define TV_VBURST_END_F1_MASK 0x000000ff
2109# define TV_VBURST_END_F1_SHIFT 0
2110
2111#define TV_V_CTL_5 0x6804c
2112/**
2113 * Offset to start of vertical colorburst, measured in one less than the
2114 * number of lines from vertical start.
2115 */
2116# define TV_VBURST_START_F2_MASK 0x003f0000
2117# define TV_VBURST_START_F2_SHIFT 16
2118/**
2119 * Offset to the end of vertical colorburst, measured in one less than the
2120 * number of lines from the start of NBR.
2121 */
2122# define TV_VBURST_END_F2_MASK 0x000000ff
2123# define TV_VBURST_END_F2_SHIFT 0
2124
2125#define TV_V_CTL_6 0x68050
2126/**
2127 * Offset to start of vertical colorburst, measured in one less than the
2128 * number of lines from vertical start.
2129 */
2130# define TV_VBURST_START_F3_MASK 0x003f0000
2131# define TV_VBURST_START_F3_SHIFT 16
2132/**
2133 * Offset to the end of vertical colorburst, measured in one less than the
2134 * number of lines from the start of NBR.
2135 */
2136# define TV_VBURST_END_F3_MASK 0x000000ff
2137# define TV_VBURST_END_F3_SHIFT 0
2138
2139#define TV_V_CTL_7 0x68054
2140/**
2141 * Offset to start of vertical colorburst, measured in one less than the
2142 * number of lines from vertical start.
2143 */
2144# define TV_VBURST_START_F4_MASK 0x003f0000
2145# define TV_VBURST_START_F4_SHIFT 16
2146/**
2147 * Offset to the end of vertical colorburst, measured in one less than the
2148 * number of lines from the start of NBR.
2149 */
2150# define TV_VBURST_END_F4_MASK 0x000000ff
2151# define TV_VBURST_END_F4_SHIFT 0
2152
2153#define TV_SC_CTL_1 0x68060
2154/** Turns on the first subcarrier phase generation DDA */
2155# define TV_SC_DDA1_EN (1 << 31)
2156/** Turns on the first subcarrier phase generation DDA */
2157# define TV_SC_DDA2_EN (1 << 30)
2158/** Turns on the first subcarrier phase generation DDA */
2159# define TV_SC_DDA3_EN (1 << 29)
2160/** Sets the subcarrier DDA to reset frequency every other field */
2161# define TV_SC_RESET_EVERY_2 (0 << 24)
2162/** Sets the subcarrier DDA to reset frequency every fourth field */
2163# define TV_SC_RESET_EVERY_4 (1 << 24)
2164/** Sets the subcarrier DDA to reset frequency every eighth field */
2165# define TV_SC_RESET_EVERY_8 (2 << 24)
2166/** Sets the subcarrier DDA to never reset the frequency */
2167# define TV_SC_RESET_NEVER (3 << 24)
2168/** Sets the peak amplitude of the colorburst.*/
2169# define TV_BURST_LEVEL_MASK 0x00ff0000
2170# define TV_BURST_LEVEL_SHIFT 16
2171/** Sets the increment of the first subcarrier phase generation DDA */
2172# define TV_SCDDA1_INC_MASK 0x00000fff
2173# define TV_SCDDA1_INC_SHIFT 0
2174
2175#define TV_SC_CTL_2 0x68064
2176/** Sets the rollover for the second subcarrier phase generation DDA */
2177# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2178# define TV_SCDDA2_SIZE_SHIFT 16
2179/** Sets the increent of the second subcarrier phase generation DDA */
2180# define TV_SCDDA2_INC_MASK 0x00007fff
2181# define TV_SCDDA2_INC_SHIFT 0
2182
2183#define TV_SC_CTL_3 0x68068
2184/** Sets the rollover for the third subcarrier phase generation DDA */
2185# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2186# define TV_SCDDA3_SIZE_SHIFT 16
2187/** Sets the increent of the third subcarrier phase generation DDA */
2188# define TV_SCDDA3_INC_MASK 0x00007fff
2189# define TV_SCDDA3_INC_SHIFT 0
2190
2191#define TV_WIN_POS 0x68070
2192/** X coordinate of the display from the start of horizontal active */
2193# define TV_XPOS_MASK 0x1fff0000
2194# define TV_XPOS_SHIFT 16
2195/** Y coordinate of the display from the start of vertical active (NBR) */
2196# define TV_YPOS_MASK 0x00000fff
2197# define TV_YPOS_SHIFT 0
2198
2199#define TV_WIN_SIZE 0x68074
2200/** Horizontal size of the display window, measured in pixels*/
2201# define TV_XSIZE_MASK 0x1fff0000
2202# define TV_XSIZE_SHIFT 16
2203/**
2204 * Vertical size of the display window, measured in pixels.
2205 *
2206 * Must be even for interlaced modes.
2207 */
2208# define TV_YSIZE_MASK 0x00000fff
2209# define TV_YSIZE_SHIFT 0
2210
2211#define TV_FILTER_CTL_1 0x68080
2212/**
2213 * Enables automatic scaling calculation.
2214 *
2215 * If set, the rest of the registers are ignored, and the calculated values can
2216 * be read back from the register.
2217 */
2218# define TV_AUTO_SCALE (1 << 31)
2219/**
2220 * Disables the vertical filter.
2221 *
2222 * This is required on modes more than 1024 pixels wide */
2223# define TV_V_FILTER_BYPASS (1 << 29)
2224/** Enables adaptive vertical filtering */
2225# define TV_VADAPT (1 << 28)
2226# define TV_VADAPT_MODE_MASK (3 << 26)
2227/** Selects the least adaptive vertical filtering mode */
2228# define TV_VADAPT_MODE_LEAST (0 << 26)
2229/** Selects the moderately adaptive vertical filtering mode */
2230# define TV_VADAPT_MODE_MODERATE (1 << 26)
2231/** Selects the most adaptive vertical filtering mode */
2232# define TV_VADAPT_MODE_MOST (3 << 26)
2233/**
2234 * Sets the horizontal scaling factor.
2235 *
2236 * This should be the fractional part of the horizontal scaling factor divided
2237 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2238 *
2239 * (src width - 1) / ((oversample * dest width) - 1)
2240 */
2241# define TV_HSCALE_FRAC_MASK 0x00003fff
2242# define TV_HSCALE_FRAC_SHIFT 0
2243
2244#define TV_FILTER_CTL_2 0x68084
2245/**
2246 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2247 *
2248 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2249 */
2250# define TV_VSCALE_INT_MASK 0x00038000
2251# define TV_VSCALE_INT_SHIFT 15
2252/**
2253 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2254 *
2255 * \sa TV_VSCALE_INT_MASK
2256 */
2257# define TV_VSCALE_FRAC_MASK 0x00007fff
2258# define TV_VSCALE_FRAC_SHIFT 0
2259
2260#define TV_FILTER_CTL_3 0x68088
2261/**
2262 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2263 *
2264 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2265 *
2266 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2267 */
2268# define TV_VSCALE_IP_INT_MASK 0x00038000
2269# define TV_VSCALE_IP_INT_SHIFT 15
2270/**
2271 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2272 *
2273 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2274 *
2275 * \sa TV_VSCALE_IP_INT_MASK
2276 */
2277# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2278# define TV_VSCALE_IP_FRAC_SHIFT 0
2279
2280#define TV_CC_CONTROL 0x68090
2281# define TV_CC_ENABLE (1 << 31)
2282/**
2283 * Specifies which field to send the CC data in.
2284 *
2285 * CC data is usually sent in field 0.
2286 */
2287# define TV_CC_FID_MASK (1 << 27)
2288# define TV_CC_FID_SHIFT 27
2289/** Sets the horizontal position of the CC data. Usually 135. */
2290# define TV_CC_HOFF_MASK 0x03ff0000
2291# define TV_CC_HOFF_SHIFT 16
2292/** Sets the vertical position of the CC data. Usually 21 */
2293# define TV_CC_LINE_MASK 0x0000003f
2294# define TV_CC_LINE_SHIFT 0
2295
2296#define TV_CC_DATA 0x68094
2297# define TV_CC_RDY (1 << 31)
2298/** Second word of CC data to be transmitted. */
2299# define TV_CC_DATA_2_MASK 0x007f0000
2300# define TV_CC_DATA_2_SHIFT 16
2301/** First word of CC data to be transmitted. */
2302# define TV_CC_DATA_1_MASK 0x0000007f
2303# define TV_CC_DATA_1_SHIFT 0
2304
2305#define TV_H_LUMA_0 0x68100
2306#define TV_H_LUMA_59 0x681ec
2307#define TV_H_CHROMA_0 0x68200
2308#define TV_H_CHROMA_59 0x682ec
2309#define TV_V_LUMA_0 0x68300
2310#define TV_V_LUMA_42 0x683a8
2311#define TV_V_CHROMA_0 0x68400
2312#define TV_V_CHROMA_42 0x684a8
2313
Keith Packard040d87f2009-05-30 20:42:33 -07002314/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002315#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002316#define DP_B 0x64100
2317#define DP_C 0x64200
2318#define DP_D 0x64300
2319
2320#define DP_PORT_EN (1 << 31)
2321#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002322#define DP_PIPE_MASK (1 << 30)
2323
Keith Packard040d87f2009-05-30 20:42:33 -07002324/* Link training mode - select a suitable mode for each stage */
2325#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2326#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2327#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2328#define DP_LINK_TRAIN_OFF (3 << 28)
2329#define DP_LINK_TRAIN_MASK (3 << 28)
2330#define DP_LINK_TRAIN_SHIFT 28
2331
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002332/* CPT Link training mode */
2333#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2334#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2335#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2336#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2337#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2338#define DP_LINK_TRAIN_SHIFT_CPT 8
2339
Keith Packard040d87f2009-05-30 20:42:33 -07002340/* Signal voltages. These are mostly controlled by the other end */
2341#define DP_VOLTAGE_0_4 (0 << 25)
2342#define DP_VOLTAGE_0_6 (1 << 25)
2343#define DP_VOLTAGE_0_8 (2 << 25)
2344#define DP_VOLTAGE_1_2 (3 << 25)
2345#define DP_VOLTAGE_MASK (7 << 25)
2346#define DP_VOLTAGE_SHIFT 25
2347
2348/* Signal pre-emphasis levels, like voltages, the other end tells us what
2349 * they want
2350 */
2351#define DP_PRE_EMPHASIS_0 (0 << 22)
2352#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2353#define DP_PRE_EMPHASIS_6 (2 << 22)
2354#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2355#define DP_PRE_EMPHASIS_MASK (7 << 22)
2356#define DP_PRE_EMPHASIS_SHIFT 22
2357
2358/* How many wires to use. I guess 3 was too hard */
2359#define DP_PORT_WIDTH_1 (0 << 19)
2360#define DP_PORT_WIDTH_2 (1 << 19)
2361#define DP_PORT_WIDTH_4 (3 << 19)
2362#define DP_PORT_WIDTH_MASK (7 << 19)
2363
2364/* Mystic DPCD version 1.1 special mode */
2365#define DP_ENHANCED_FRAMING (1 << 18)
2366
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002367/* eDP */
2368#define DP_PLL_FREQ_270MHZ (0 << 16)
2369#define DP_PLL_FREQ_160MHZ (1 << 16)
2370#define DP_PLL_FREQ_MASK (3 << 16)
2371
Keith Packard040d87f2009-05-30 20:42:33 -07002372/** locked once port is enabled */
2373#define DP_PORT_REVERSAL (1 << 15)
2374
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002375/* eDP */
2376#define DP_PLL_ENABLE (1 << 14)
2377
Keith Packard040d87f2009-05-30 20:42:33 -07002378/** sends the clock on lane 15 of the PEG for debug */
2379#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2380
2381#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002382#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002383
2384/** limit RGB values to avoid confusing TVs */
2385#define DP_COLOR_RANGE_16_235 (1 << 8)
2386
2387/** Turn on the audio link */
2388#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2389
2390/** vs and hs sync polarity */
2391#define DP_SYNC_VS_HIGH (1 << 4)
2392#define DP_SYNC_HS_HIGH (1 << 3)
2393
2394/** A fantasy */
2395#define DP_DETECTED (1 << 2)
2396
2397/** The aux channel provides a way to talk to the
2398 * signal sink for DDC etc. Max packet size supported
2399 * is 20 bytes in each direction, hence the 5 fixed
2400 * data registers
2401 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002402#define DPA_AUX_CH_CTL 0x64010
2403#define DPA_AUX_CH_DATA1 0x64014
2404#define DPA_AUX_CH_DATA2 0x64018
2405#define DPA_AUX_CH_DATA3 0x6401c
2406#define DPA_AUX_CH_DATA4 0x64020
2407#define DPA_AUX_CH_DATA5 0x64024
2408
Keith Packard040d87f2009-05-30 20:42:33 -07002409#define DPB_AUX_CH_CTL 0x64110
2410#define DPB_AUX_CH_DATA1 0x64114
2411#define DPB_AUX_CH_DATA2 0x64118
2412#define DPB_AUX_CH_DATA3 0x6411c
2413#define DPB_AUX_CH_DATA4 0x64120
2414#define DPB_AUX_CH_DATA5 0x64124
2415
2416#define DPC_AUX_CH_CTL 0x64210
2417#define DPC_AUX_CH_DATA1 0x64214
2418#define DPC_AUX_CH_DATA2 0x64218
2419#define DPC_AUX_CH_DATA3 0x6421c
2420#define DPC_AUX_CH_DATA4 0x64220
2421#define DPC_AUX_CH_DATA5 0x64224
2422
2423#define DPD_AUX_CH_CTL 0x64310
2424#define DPD_AUX_CH_DATA1 0x64314
2425#define DPD_AUX_CH_DATA2 0x64318
2426#define DPD_AUX_CH_DATA3 0x6431c
2427#define DPD_AUX_CH_DATA4 0x64320
2428#define DPD_AUX_CH_DATA5 0x64324
2429
2430#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2431#define DP_AUX_CH_CTL_DONE (1 << 30)
2432#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2433#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2434#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2435#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2436#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2437#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2438#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2439#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2440#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2441#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2442#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2443#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2444#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2445#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2446#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2447#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2448#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2449#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2450#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2451
2452/*
2453 * Computing GMCH M and N values for the Display Port link
2454 *
2455 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2456 *
2457 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2458 *
2459 * The GMCH value is used internally
2460 *
2461 * bytes_per_pixel is the number of bytes coming out of the plane,
2462 * which is after the LUTs, so we want the bytes for our color format.
2463 * For our current usage, this is always 3, one byte for R, G and B.
2464 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002465#define _PIPEA_GMCH_DATA_M 0x70050
2466#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002467
2468/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2469#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2470#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2471
2472#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2473
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002474#define _PIPEA_GMCH_DATA_N 0x70054
2475#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002476#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2477
2478/*
2479 * Computing Link M and N values for the Display Port link
2480 *
2481 * Link M / N = pixel_clock / ls_clk
2482 *
2483 * (the DP spec calls pixel_clock the 'strm_clk')
2484 *
2485 * The Link value is transmitted in the Main Stream
2486 * Attributes and VB-ID.
2487 */
2488
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002489#define _PIPEA_DP_LINK_M 0x70060
2490#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002491#define PIPEA_DP_LINK_M_MASK (0xffffff)
2492
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002493#define _PIPEA_DP_LINK_N 0x70064
2494#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002495#define PIPEA_DP_LINK_N_MASK (0xffffff)
2496
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002497#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2498#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2499#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2500#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2501
Jesse Barnes585fb112008-07-29 11:54:06 -07002502/* Display & cursor control */
2503
2504/* Pipe A */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002505#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03002506#define DSL_LINEMASK_GEN2 0x00000fff
2507#define DSL_LINEMASK_GEN3 0x00001fff
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002508#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01002509#define PIPECONF_ENABLE (1<<31)
2510#define PIPECONF_DISABLE 0
2511#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002512#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002513#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002514#define PIPECONF_SINGLE_WIDE 0
2515#define PIPECONF_PIPE_UNLOCKED 0
2516#define PIPECONF_PIPE_LOCKED (1<<25)
2517#define PIPECONF_PALETTE 0
2518#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002519#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002520#define PIPECONF_INTERLACE_MASK (7 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002521/* Note that pre-gen3 does not support interlaced display directly. Panel
2522 * fitting must be disabled on pre-ilk for interlaced. */
2523#define PIPECONF_PROGRESSIVE (0 << 21)
2524#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2525#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2526#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2527#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2528/* Ironlake and later have a complete new set of values for interlaced. PFIT
2529 * means panel fitter required, PF means progressive fetch, DBL means power
2530 * saving pixel doubling. */
2531#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2532#define PIPECONF_INTERLACED_ILK (3 << 21)
2533#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2534#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002535#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002536#define PIPECONF_BPP_MASK (0x000000e0)
2537#define PIPECONF_BPP_8 (0<<5)
2538#define PIPECONF_BPP_10 (1<<5)
2539#define PIPECONF_BPP_6 (2<<5)
2540#define PIPECONF_BPP_12 (3<<5)
2541#define PIPECONF_DITHER_EN (1<<4)
2542#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2543#define PIPECONF_DITHER_TYPE_SP (0<<2)
2544#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2545#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2546#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002547#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07002548#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002549#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002550#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2551#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2552#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002553#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002554#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2555#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2556#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2557#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002558#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002559#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2560#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2561#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2562#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2563#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2564#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002565#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002566#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002567#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2568#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002569#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2570#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2571#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002572#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002573#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2574#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2575#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2576#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2577#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2578#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2579#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2580#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2581#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2582#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2583#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Chris Wilson58e10eb2010-10-03 10:56:11 +01002584#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
Zhenyu Wang58a27472009-09-25 08:01:28 +00002585#define PIPE_8BPC (0 << 5)
2586#define PIPE_10BPC (1 << 5)
2587#define PIPE_6BPC (2 << 5)
2588#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002589
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002590#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2591#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2592#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2593#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2594#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2595#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002596
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002597#define VLV_DPFLIPSTAT 0x70028
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002598#define PIPEB_LINE_COMPARE_STATUS (1<<29)
2599#define PIPEB_HLINE_INT_EN (1<<28)
2600#define PIPEB_VBLANK_INT_EN (1<<27)
2601#define SPRITED_FLIPDONE_INT_EN (1<<26)
2602#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2603#define PLANEB_FLIPDONE_INT_EN (1<<24)
2604#define PIPEA_LINE_COMPARE_STATUS (1<<21)
2605#define PIPEA_HLINE_INT_EN (1<<20)
2606#define PIPEA_VBLANK_INT_EN (1<<19)
2607#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2608#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2609#define PLANEA_FLIPDONE_INT_EN (1<<16)
2610
2611#define DPINVGTT 0x7002c /* VLV only */
2612#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2613#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2614#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2615#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2616#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2617#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2618#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2619#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2620#define DPINVGTT_EN_MASK 0xff0000
2621#define CURSORB_INVALID_GTT_STATUS (1<<7)
2622#define CURSORA_INVALID_GTT_STATUS (1<<6)
2623#define SPRITED_INVALID_GTT_STATUS (1<<5)
2624#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2625#define PLANEB_INVALID_GTT_STATUS (1<<3)
2626#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2627#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2628#define PLANEA_INVALID_GTT_STATUS (1<<0)
2629#define DPINVGTT_STATUS_MASK 0xff
2630
Jesse Barnes585fb112008-07-29 11:54:06 -07002631#define DSPARB 0x70030
2632#define DSPARB_CSTART_MASK (0x7f << 7)
2633#define DSPARB_CSTART_SHIFT 7
2634#define DSPARB_BSTART_MASK (0x7f)
2635#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002636#define DSPARB_BEND_SHIFT 9 /* on 855 */
2637#define DSPARB_AEND_SHIFT 0
2638
2639#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09002640#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002641#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002642#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002643#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002644#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002645#define DSPFW_PLANEB_MASK (0x7f<<8)
2646#define DSPFW_PLANEA_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002647#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09002648#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002649#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002650#define DSPFW_PLANEC_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002651#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09002652#define DSPFW_HPLL_SR_EN (1<<31)
2653#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002654#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002655#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2656#define DSPFW_HPLL_CURSOR_SHIFT 16
2657#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2658#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002659
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002660/* drain latency register values*/
2661#define DRAIN_LATENCY_PRECISION_32 32
2662#define DRAIN_LATENCY_PRECISION_16 16
2663#define VLV_DDL1 0x70050
2664#define DDL_CURSORA_PRECISION_32 (1<<31)
2665#define DDL_CURSORA_PRECISION_16 (0<<31)
2666#define DDL_CURSORA_SHIFT 24
2667#define DDL_PLANEA_PRECISION_32 (1<<7)
2668#define DDL_PLANEA_PRECISION_16 (0<<7)
2669#define VLV_DDL2 0x70054
2670#define DDL_CURSORB_PRECISION_32 (1<<31)
2671#define DDL_CURSORB_PRECISION_16 (0<<31)
2672#define DDL_CURSORB_SHIFT 24
2673#define DDL_PLANEB_PRECISION_32 (1<<7)
2674#define DDL_PLANEB_PRECISION_16 (0<<7)
2675
Shaohua Li7662c8b2009-06-26 11:23:55 +08002676/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002677#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002678#define I915_FIFO_LINE_SIZE 64
2679#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002680
Jesse Barnesceb04242012-03-28 13:39:22 -07002681#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002682#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002683#define I965_FIFO_SIZE 512
2684#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002685#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002686#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002687#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002688
Jesse Barnesceb04242012-03-28 13:39:22 -07002689#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002690#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002691#define I915_MAX_WM 0x3f
2692
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002693#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2694#define PINEVIEW_FIFO_LINE_SIZE 64
2695#define PINEVIEW_MAX_WM 0x1ff
2696#define PINEVIEW_DFT_WM 0x3f
2697#define PINEVIEW_DFT_HPLLOFF_WM 0
2698#define PINEVIEW_GUARD_WM 10
2699#define PINEVIEW_CURSOR_FIFO 64
2700#define PINEVIEW_CURSOR_MAX_WM 0x3f
2701#define PINEVIEW_CURSOR_DFT_WM 0
2702#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002703
Jesse Barnesceb04242012-03-28 13:39:22 -07002704#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002705#define I965_CURSOR_FIFO 64
2706#define I965_CURSOR_MAX_WM 32
2707#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002708
2709/* define the Watermark register on Ironlake */
2710#define WM0_PIPEA_ILK 0x45100
2711#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2712#define WM0_PIPE_PLANE_SHIFT 16
2713#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2714#define WM0_PIPE_SPRITE_SHIFT 8
2715#define WM0_PIPE_CURSOR_MASK (0x1f)
2716
2717#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002718#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002719#define WM1_LP_ILK 0x45108
2720#define WM1_LP_SR_EN (1<<31)
2721#define WM1_LP_LATENCY_SHIFT 24
2722#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002723#define WM1_LP_FBC_MASK (0xf<<20)
2724#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002725#define WM1_LP_SR_MASK (0x1ff<<8)
2726#define WM1_LP_SR_SHIFT 8
2727#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002728#define WM2_LP_ILK 0x4510c
2729#define WM2_LP_EN (1<<31)
2730#define WM3_LP_ILK 0x45110
2731#define WM3_LP_EN (1<<31)
2732#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002733#define WM2S_LP_IVB 0x45124
2734#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002735#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002736
2737/* Memory latency timer register */
2738#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002739#define MLTR_WM1_SHIFT 0
2740#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002741/* the unit of memory self-refresh latency time is 0.5us */
2742#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002743#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2744#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2745#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002746
2747/* define the fifo size on Ironlake */
2748#define ILK_DISPLAY_FIFO 128
2749#define ILK_DISPLAY_MAXWM 64
2750#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002751#define ILK_CURSOR_FIFO 32
2752#define ILK_CURSOR_MAXWM 16
2753#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002754
2755#define ILK_DISPLAY_SR_FIFO 512
2756#define ILK_DISPLAY_MAX_SRWM 0x1ff
2757#define ILK_DISPLAY_DFT_SRWM 0x3f
2758#define ILK_CURSOR_SR_FIFO 64
2759#define ILK_CURSOR_MAX_SRWM 0x3f
2760#define ILK_CURSOR_DFT_SRWM 8
2761
2762#define ILK_FIFO_LINE_SIZE 64
2763
Yuanhan Liu13982612010-12-15 15:42:31 +08002764/* define the WM info on Sandybridge */
2765#define SNB_DISPLAY_FIFO 128
2766#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2767#define SNB_DISPLAY_DFTWM 8
2768#define SNB_CURSOR_FIFO 32
2769#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2770#define SNB_CURSOR_DFTWM 8
2771
2772#define SNB_DISPLAY_SR_FIFO 512
2773#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2774#define SNB_DISPLAY_DFT_SRWM 0x3f
2775#define SNB_CURSOR_SR_FIFO 64
2776#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2777#define SNB_CURSOR_DFT_SRWM 8
2778
2779#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2780
2781#define SNB_FIFO_LINE_SIZE 64
2782
2783
2784/* the address where we get all kinds of latency value */
2785#define SSKPD 0x5d10
2786#define SSKPD_WM_MASK 0x3f
2787#define SSKPD_WM0_SHIFT 0
2788#define SSKPD_WM1_SHIFT 8
2789#define SSKPD_WM2_SHIFT 16
2790#define SSKPD_WM3_SHIFT 24
2791
2792#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2793#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2794#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2795#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2796#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2797
Jesse Barnes585fb112008-07-29 11:54:06 -07002798/*
2799 * The two pipe frame counter registers are not synchronized, so
2800 * reading a stable value is somewhat tricky. The following code
2801 * should work:
2802 *
2803 * do {
2804 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2805 * PIPE_FRAME_HIGH_SHIFT;
2806 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2807 * PIPE_FRAME_LOW_SHIFT);
2808 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2809 * PIPE_FRAME_HIGH_SHIFT);
2810 * } while (high1 != high2);
2811 * frame = (high1 << 8) | low1;
2812 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002813#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07002814#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2815#define PIPE_FRAME_HIGH_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002816#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002817#define PIPE_FRAME_LOW_MASK 0xff000000
2818#define PIPE_FRAME_LOW_SHIFT 24
2819#define PIPE_PIXEL_MASK 0x00ffffff
2820#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002821/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002822#define _PIPEA_FRMCOUNT_GM45 0x70040
2823#define _PIPEA_FLIPCOUNT_GM45 0x70044
2824#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002825
2826/* Cursor A & B regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002827#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04002828/* Old style CUR*CNTR flags (desktop 8xx) */
2829#define CURSOR_ENABLE 0x80000000
2830#define CURSOR_GAMMA_ENABLE 0x40000000
2831#define CURSOR_STRIDE_MASK 0x30000000
2832#define CURSOR_FORMAT_SHIFT 24
2833#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2834#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2835#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2836#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2837#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2838#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2839/* New style CUR*CNTR flags */
2840#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002841#define CURSOR_MODE_DISABLE 0x00
2842#define CURSOR_MODE_64_32B_AX 0x07
2843#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04002844#define MCURSOR_PIPE_SELECT (1 << 28)
2845#define MCURSOR_PIPE_A 0x00
2846#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002847#define MCURSOR_GAMMA_ENABLE (1 << 26)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002848#define _CURABASE 0x70084
2849#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07002850#define CURSOR_POS_MASK 0x007FF
2851#define CURSOR_POS_SIGN 0x8000
2852#define CURSOR_X_SHIFT 0
2853#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04002854#define CURSIZE 0x700a0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002855#define _CURBCNTR 0x700c0
2856#define _CURBBASE 0x700c4
2857#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07002858
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002859#define _CURBCNTR_IVB 0x71080
2860#define _CURBBASE_IVB 0x71084
2861#define _CURBPOS_IVB 0x71088
2862
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002863#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2864#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2865#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002866
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002867#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2868#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2869#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2870
Jesse Barnes585fb112008-07-29 11:54:06 -07002871/* Display A control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002872#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07002873#define DISPLAY_PLANE_ENABLE (1<<31)
2874#define DISPLAY_PLANE_DISABLE 0
2875#define DISPPLANE_GAMMA_ENABLE (1<<30)
2876#define DISPPLANE_GAMMA_DISABLE 0
2877#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2878#define DISPPLANE_8BPP (0x2<<26)
2879#define DISPPLANE_15_16BPP (0x4<<26)
2880#define DISPPLANE_16BPP (0x5<<26)
2881#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2882#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002883#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002884#define DISPPLANE_STEREO_ENABLE (1<<25)
2885#define DISPPLANE_STEREO_DISABLE 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002886#define DISPPLANE_SEL_PIPE_SHIFT 24
2887#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002888#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002889#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002890#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2891#define DISPPLANE_SRC_KEY_DISABLE 0
2892#define DISPPLANE_LINE_DOUBLE (1<<20)
2893#define DISPPLANE_NO_LINE_DOUBLE 0
2894#define DISPPLANE_STEREO_POLARITY_FIRST 0
2895#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002896#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07002897#define DISPPLANE_TILED (1<<10)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002898#define _DSPAADDR 0x70184
2899#define _DSPASTRIDE 0x70188
2900#define _DSPAPOS 0x7018C /* reserved */
2901#define _DSPASIZE 0x70190
2902#define _DSPASURF 0x7019C /* 965+ only */
2903#define _DSPATILEOFF 0x701A4 /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002904
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002905#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2906#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2907#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2908#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2909#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2910#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2911#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Chris Wilson5eddb702010-09-11 13:48:45 +01002912
Armin Reese446f2542012-03-30 16:20:16 -07002913/* Display/Sprite base address macros */
2914#define DISP_BASEADDR_MASK (0xfffff000)
2915#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
2916#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
2917#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
2918 (I915_WRITE(reg, gfx_addr | I915_LO_DISPBASE(I915_READ(reg))))
2919
Jesse Barnes585fb112008-07-29 11:54:06 -07002920/* VBIOS flags */
2921#define SWF00 0x71410
2922#define SWF01 0x71414
2923#define SWF02 0x71418
2924#define SWF03 0x7141c
2925#define SWF04 0x71420
2926#define SWF05 0x71424
2927#define SWF06 0x71428
2928#define SWF10 0x70410
2929#define SWF11 0x70414
2930#define SWF14 0x71420
2931#define SWF30 0x72414
2932#define SWF31 0x72418
2933#define SWF32 0x7241c
2934
2935/* Pipe B */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002936#define _PIPEBDSL 0x71000
2937#define _PIPEBCONF 0x71008
2938#define _PIPEBSTAT 0x71024
2939#define _PIPEBFRAMEHIGH 0x71040
2940#define _PIPEBFRAMEPIXEL 0x71044
2941#define _PIPEB_FRMCOUNT_GM45 0x71040
2942#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002943
Jesse Barnes585fb112008-07-29 11:54:06 -07002944
2945/* Display B control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002946#define _DSPBCNTR 0x71180
Jesse Barnes585fb112008-07-29 11:54:06 -07002947#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2948#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2949#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2950#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002951#define _DSPBADDR 0x71184
2952#define _DSPBSTRIDE 0x71188
2953#define _DSPBPOS 0x7118C
2954#define _DSPBSIZE 0x71190
2955#define _DSPBSURF 0x7119C
2956#define _DSPBTILEOFF 0x711A4
Jesse Barnes585fb112008-07-29 11:54:06 -07002957
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002958/* Sprite A control */
2959#define _DVSACNTR 0x72180
2960#define DVS_ENABLE (1<<31)
2961#define DVS_GAMMA_ENABLE (1<<30)
2962#define DVS_PIXFORMAT_MASK (3<<25)
2963#define DVS_FORMAT_YUV422 (0<<25)
2964#define DVS_FORMAT_RGBX101010 (1<<25)
2965#define DVS_FORMAT_RGBX888 (2<<25)
2966#define DVS_FORMAT_RGBX161616 (3<<25)
2967#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08002968#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002969#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2970#define DVS_YUV_ORDER_YUYV (0<<16)
2971#define DVS_YUV_ORDER_UYVY (1<<16)
2972#define DVS_YUV_ORDER_YVYU (2<<16)
2973#define DVS_YUV_ORDER_VYUY (3<<16)
2974#define DVS_DEST_KEY (1<<2)
2975#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2976#define DVS_TILED (1<<10)
2977#define _DVSALINOFF 0x72184
2978#define _DVSASTRIDE 0x72188
2979#define _DVSAPOS 0x7218c
2980#define _DVSASIZE 0x72190
2981#define _DVSAKEYVAL 0x72194
2982#define _DVSAKEYMSK 0x72198
2983#define _DVSASURF 0x7219c
2984#define _DVSAKEYMAXVAL 0x721a0
2985#define _DVSATILEOFF 0x721a4
2986#define _DVSASURFLIVE 0x721ac
2987#define _DVSASCALE 0x72204
2988#define DVS_SCALE_ENABLE (1<<31)
2989#define DVS_FILTER_MASK (3<<29)
2990#define DVS_FILTER_MEDIUM (0<<29)
2991#define DVS_FILTER_ENHANCING (1<<29)
2992#define DVS_FILTER_SOFTENING (2<<29)
2993#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2994#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2995#define _DVSAGAMC 0x72300
2996
2997#define _DVSBCNTR 0x73180
2998#define _DVSBLINOFF 0x73184
2999#define _DVSBSTRIDE 0x73188
3000#define _DVSBPOS 0x7318c
3001#define _DVSBSIZE 0x73190
3002#define _DVSBKEYVAL 0x73194
3003#define _DVSBKEYMSK 0x73198
3004#define _DVSBSURF 0x7319c
3005#define _DVSBKEYMAXVAL 0x731a0
3006#define _DVSBTILEOFF 0x731a4
3007#define _DVSBSURFLIVE 0x731ac
3008#define _DVSBSCALE 0x73204
3009#define _DVSBGAMC 0x73300
3010
3011#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3012#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3013#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3014#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3015#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003016#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003017#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3018#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3019#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003020#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3021#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003022
3023#define _SPRA_CTL 0x70280
3024#define SPRITE_ENABLE (1<<31)
3025#define SPRITE_GAMMA_ENABLE (1<<30)
3026#define SPRITE_PIXFORMAT_MASK (7<<25)
3027#define SPRITE_FORMAT_YUV422 (0<<25)
3028#define SPRITE_FORMAT_RGBX101010 (1<<25)
3029#define SPRITE_FORMAT_RGBX888 (2<<25)
3030#define SPRITE_FORMAT_RGBX161616 (3<<25)
3031#define SPRITE_FORMAT_YUV444 (4<<25)
3032#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3033#define SPRITE_CSC_ENABLE (1<<24)
3034#define SPRITE_SOURCE_KEY (1<<22)
3035#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3036#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3037#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3038#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3039#define SPRITE_YUV_ORDER_YUYV (0<<16)
3040#define SPRITE_YUV_ORDER_UYVY (1<<16)
3041#define SPRITE_YUV_ORDER_YVYU (2<<16)
3042#define SPRITE_YUV_ORDER_VYUY (3<<16)
3043#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3044#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3045#define SPRITE_TILED (1<<10)
3046#define SPRITE_DEST_KEY (1<<2)
3047#define _SPRA_LINOFF 0x70284
3048#define _SPRA_STRIDE 0x70288
3049#define _SPRA_POS 0x7028c
3050#define _SPRA_SIZE 0x70290
3051#define _SPRA_KEYVAL 0x70294
3052#define _SPRA_KEYMSK 0x70298
3053#define _SPRA_SURF 0x7029c
3054#define _SPRA_KEYMAX 0x702a0
3055#define _SPRA_TILEOFF 0x702a4
3056#define _SPRA_SCALE 0x70304
3057#define SPRITE_SCALE_ENABLE (1<<31)
3058#define SPRITE_FILTER_MASK (3<<29)
3059#define SPRITE_FILTER_MEDIUM (0<<29)
3060#define SPRITE_FILTER_ENHANCING (1<<29)
3061#define SPRITE_FILTER_SOFTENING (2<<29)
3062#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3063#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3064#define _SPRA_GAMC 0x70400
3065
3066#define _SPRB_CTL 0x71280
3067#define _SPRB_LINOFF 0x71284
3068#define _SPRB_STRIDE 0x71288
3069#define _SPRB_POS 0x7128c
3070#define _SPRB_SIZE 0x71290
3071#define _SPRB_KEYVAL 0x71294
3072#define _SPRB_KEYMSK 0x71298
3073#define _SPRB_SURF 0x7129c
3074#define _SPRB_KEYMAX 0x712a0
3075#define _SPRB_TILEOFF 0x712a4
3076#define _SPRB_SCALE 0x71304
3077#define _SPRB_GAMC 0x71400
3078
3079#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3080#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3081#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3082#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3083#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3084#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3085#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3086#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3087#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3088#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3089#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3090#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3091
Jesse Barnes585fb112008-07-29 11:54:06 -07003092/* VBIOS regs */
3093#define VGACNTRL 0x71400
3094# define VGA_DISP_DISABLE (1 << 31)
3095# define VGA_2X_MODE (1 << 30)
3096# define VGA_PIPE_B_SELECT (1 << 29)
3097
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003098/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003099
3100#define CPU_VGACNTRL 0x41000
3101
3102#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3103#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3104#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3105#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3106#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3107#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3108#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3109#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3110#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3111
3112/* refresh rate hardware control */
3113#define RR_HW_CTL 0x45300
3114#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3115#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3116
3117#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003118#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003119#define FDI_PLL_BIOS_1 0x46004
3120#define FDI_PLL_BIOS_2 0x46008
3121#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3122#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3123#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3124
Eric Anholt8956c8b2010-03-18 13:21:14 -07003125#define PCH_DSPCLK_GATE_D 0x42020
Jesse Barnes1ffa3252011-01-17 13:35:57 -08003126# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3127# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
Eric Anholt8956c8b2010-03-18 13:21:14 -07003128# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3129# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3130
3131#define PCH_3DCGDIS0 0x46020
3132# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3133# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3134
Eric Anholt06f37752010-12-14 10:06:46 -08003135#define PCH_3DCGDIS1 0x46024
3136# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3137
Zhenyu Wangb9055052009-06-05 15:38:38 +08003138#define FDI_PLL_FREQ_CTL 0x46030
3139#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3140#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3141#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3142
3143
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003144#define _PIPEA_DATA_M1 0x60030
Zhenyu Wangb9055052009-06-05 15:38:38 +08003145#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3146#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003147#define PIPE_DATA_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003148#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01003149#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003150
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003151#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01003152#define PIPE_DATA_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003153#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01003154#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003155
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003156#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01003157#define PIPE_LINK_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003158#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01003159#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003160
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003161#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01003162#define PIPE_LINK_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003163#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01003164#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003165
3166/* PIPEB timing regs are same start from 0x61000 */
3167
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003168#define _PIPEB_DATA_M1 0x61030
3169#define _PIPEB_DATA_N1 0x61034
Zhenyu Wangb9055052009-06-05 15:38:38 +08003170
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003171#define _PIPEB_DATA_M2 0x61038
3172#define _PIPEB_DATA_N2 0x6103c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003173
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003174#define _PIPEB_LINK_M1 0x61040
3175#define _PIPEB_LINK_N1 0x61044
Zhenyu Wangb9055052009-06-05 15:38:38 +08003176
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003177#define _PIPEB_LINK_M2 0x61048
3178#define _PIPEB_LINK_N2 0x6104c
Chris Wilson5eddb702010-09-11 13:48:45 +01003179
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003180#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3181#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3182#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3183#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3184#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3185#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3186#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3187#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003188
3189/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003190/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3191#define _PFA_CTL_1 0x68080
3192#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003193#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003194#define PF_FILTER_MASK (3<<23)
3195#define PF_FILTER_PROGRAMMED (0<<23)
3196#define PF_FILTER_MED_3x3 (1<<23)
3197#define PF_FILTER_EDGE_ENHANCE (2<<23)
3198#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003199#define _PFA_WIN_SZ 0x68074
3200#define _PFB_WIN_SZ 0x68874
3201#define _PFA_WIN_POS 0x68070
3202#define _PFB_WIN_POS 0x68870
3203#define _PFA_VSCALE 0x68084
3204#define _PFB_VSCALE 0x68884
3205#define _PFA_HSCALE 0x68090
3206#define _PFB_HSCALE 0x68890
3207
3208#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3209#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3210#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3211#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3212#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003213
3214/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003215#define _LGC_PALETTE_A 0x4a000
3216#define _LGC_PALETTE_B 0x4a800
3217#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003218
3219/* interrupts */
3220#define DE_MASTER_IRQ_CONTROL (1 << 31)
3221#define DE_SPRITEB_FLIP_DONE (1 << 29)
3222#define DE_SPRITEA_FLIP_DONE (1 << 28)
3223#define DE_PLANEB_FLIP_DONE (1 << 27)
3224#define DE_PLANEA_FLIP_DONE (1 << 26)
3225#define DE_PCU_EVENT (1 << 25)
3226#define DE_GTT_FAULT (1 << 24)
3227#define DE_POISON (1 << 23)
3228#define DE_PERFORM_COUNTER (1 << 22)
3229#define DE_PCH_EVENT (1 << 21)
3230#define DE_AUX_CHANNEL_A (1 << 20)
3231#define DE_DP_A_HOTPLUG (1 << 19)
3232#define DE_GSE (1 << 18)
3233#define DE_PIPEB_VBLANK (1 << 15)
3234#define DE_PIPEB_EVEN_FIELD (1 << 14)
3235#define DE_PIPEB_ODD_FIELD (1 << 13)
3236#define DE_PIPEB_LINE_COMPARE (1 << 12)
3237#define DE_PIPEB_VSYNC (1 << 11)
3238#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3239#define DE_PIPEA_VBLANK (1 << 7)
3240#define DE_PIPEA_EVEN_FIELD (1 << 6)
3241#define DE_PIPEA_ODD_FIELD (1 << 5)
3242#define DE_PIPEA_LINE_COMPARE (1 << 4)
3243#define DE_PIPEA_VSYNC (1 << 3)
3244#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3245
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003246/* More Ivybridge lolz */
3247#define DE_ERR_DEBUG_IVB (1<<30)
3248#define DE_GSE_IVB (1<<29)
3249#define DE_PCH_EVENT_IVB (1<<28)
3250#define DE_DP_A_HOTPLUG_IVB (1<<27)
3251#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003252#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3253#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3254#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003255#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003256#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003257#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003258#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3259#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003260#define DE_PIPEA_VBLANK_IVB (1<<0)
3261
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003262#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3263#define MASTER_INTERRUPT_ENABLE (1<<31)
3264
Zhenyu Wangb9055052009-06-05 15:38:38 +08003265#define DEISR 0x44000
3266#define DEIMR 0x44004
3267#define DEIIR 0x44008
3268#define DEIER 0x4400c
3269
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003270/* GT interrupt.
3271 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3272 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003273#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3274#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003275#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003276#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3277#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003278#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003279#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3280#define GT_PIPE_NOTIFY (1 << 4)
3281#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3282#define GT_SYNC_STATUS (1 << 2)
3283#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003284
3285#define GTISR 0x44010
3286#define GTIMR 0x44014
3287#define GTIIR 0x44018
3288#define GTIER 0x4401c
3289
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003290#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003291/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3292#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003293#define ILK_DPARB_GATE (1<<22)
3294#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003295#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3296#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3297#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3298#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3299#define ILK_HDCP_DISABLE (1<<25)
3300#define ILK_eDP_A_DISABLE (1<<24)
3301#define ILK_DESKTOP (1<<23)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003302#define ILK_DSPCLK_GATE 0x42020
Jesse Barnes28963a32011-05-11 09:42:30 -07003303#define IVB_VRHUNIT_CLK_GATE (1<<28)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003304#define ILK_DPARB_CLK_GATE (1<<5)
Yuanhan Liu13982612010-12-15 15:42:31 +08003305#define ILK_DPFD_CLK_GATE (1<<7)
3306
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003307/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3308#define ILK_CLK_FBC (1<<7)
3309#define ILK_DPFC_DIS1 (1<<8)
3310#define ILK_DPFC_DIS2 (1<<9)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003311
Eric Anholt116ac8d2011-12-21 10:31:09 -08003312#define IVB_CHICKEN3 0x4200c
3313# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3314# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3315
Zhenyu Wang553bd142009-09-02 10:57:52 +08003316#define DISP_ARB_CTL 0x45000
3317#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003318#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003319
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003320/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003321#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3322# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3323
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003324#define GEN7_L3CNTLREG1 0xB01C
3325#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3326
3327#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3328#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3329
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003330/* WaCatErrorRejectionIssue */
3331#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3332#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3333
Zhenyu Wangb9055052009-06-05 15:38:38 +08003334/* PCH */
3335
3336/* south display engine interrupt */
Jesse Barnes776ad802011-01-04 15:09:39 -08003337#define SDE_AUDIO_POWER_D (1 << 27)
3338#define SDE_AUDIO_POWER_C (1 << 26)
3339#define SDE_AUDIO_POWER_B (1 << 25)
3340#define SDE_AUDIO_POWER_SHIFT (25)
3341#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3342#define SDE_GMBUS (1 << 24)
3343#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3344#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3345#define SDE_AUDIO_HDCP_MASK (3 << 22)
3346#define SDE_AUDIO_TRANSB (1 << 21)
3347#define SDE_AUDIO_TRANSA (1 << 20)
3348#define SDE_AUDIO_TRANS_MASK (3 << 20)
3349#define SDE_POISON (1 << 19)
3350/* 18 reserved */
3351#define SDE_FDI_RXB (1 << 17)
3352#define SDE_FDI_RXA (1 << 16)
3353#define SDE_FDI_MASK (3 << 16)
3354#define SDE_AUXD (1 << 15)
3355#define SDE_AUXC (1 << 14)
3356#define SDE_AUXB (1 << 13)
3357#define SDE_AUX_MASK (7 << 13)
3358/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003359#define SDE_CRT_HOTPLUG (1 << 11)
3360#define SDE_PORTD_HOTPLUG (1 << 10)
3361#define SDE_PORTC_HOTPLUG (1 << 9)
3362#define SDE_PORTB_HOTPLUG (1 << 8)
3363#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00003364#define SDE_HOTPLUG_MASK (0xf << 8)
Jesse Barnes776ad802011-01-04 15:09:39 -08003365#define SDE_TRANSB_CRC_DONE (1 << 5)
3366#define SDE_TRANSB_CRC_ERR (1 << 4)
3367#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3368#define SDE_TRANSA_CRC_DONE (1 << 2)
3369#define SDE_TRANSA_CRC_ERR (1 << 1)
3370#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3371#define SDE_TRANS_MASK (0x3f)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372/* CPT */
3373#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3374#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3375#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3376#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003377#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3378 SDE_PORTD_HOTPLUG_CPT | \
3379 SDE_PORTC_HOTPLUG_CPT | \
3380 SDE_PORTB_HOTPLUG_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003381
3382#define SDEISR 0xc4000
3383#define SDEIMR 0xc4004
3384#define SDEIIR 0xc4008
3385#define SDEIER 0xc400c
3386
3387/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003388#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003389#define PORTD_HOTPLUG_ENABLE (1 << 20)
3390#define PORTD_PULSE_DURATION_2ms (0)
3391#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3392#define PORTD_PULSE_DURATION_6ms (2 << 18)
3393#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003394#define PORTD_PULSE_DURATION_MASK (3 << 18)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003395#define PORTD_HOTPLUG_NO_DETECT (0)
3396#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3397#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3398#define PORTC_HOTPLUG_ENABLE (1 << 12)
3399#define PORTC_PULSE_DURATION_2ms (0)
3400#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3401#define PORTC_PULSE_DURATION_6ms (2 << 10)
3402#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003403#define PORTC_PULSE_DURATION_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003404#define PORTC_HOTPLUG_NO_DETECT (0)
3405#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3406#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3407#define PORTB_HOTPLUG_ENABLE (1 << 4)
3408#define PORTB_PULSE_DURATION_2ms (0)
3409#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3410#define PORTB_PULSE_DURATION_6ms (2 << 2)
3411#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003412#define PORTB_PULSE_DURATION_MASK (3 << 2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003413#define PORTB_HOTPLUG_NO_DETECT (0)
3414#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3415#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3416
3417#define PCH_GPIOA 0xc5010
3418#define PCH_GPIOB 0xc5014
3419#define PCH_GPIOC 0xc5018
3420#define PCH_GPIOD 0xc501c
3421#define PCH_GPIOE 0xc5020
3422#define PCH_GPIOF 0xc5024
3423
Eric Anholtf0217c42009-12-01 11:56:30 -08003424#define PCH_GMBUS0 0xc5100
3425#define PCH_GMBUS1 0xc5104
3426#define PCH_GMBUS2 0xc5108
3427#define PCH_GMBUS3 0xc510c
3428#define PCH_GMBUS4 0xc5110
3429#define PCH_GMBUS5 0xc5120
3430
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003431#define _PCH_DPLL_A 0xc6014
3432#define _PCH_DPLL_B 0xc6018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003433#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003434
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003435#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003436#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003437#define _PCH_FPA1 0xc6044
3438#define _PCH_FPB0 0xc6048
3439#define _PCH_FPB1 0xc604c
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003440#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3441#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003442
3443#define PCH_DPLL_TEST 0xc606c
3444
3445#define PCH_DREF_CONTROL 0xC6200
3446#define DREF_CONTROL_MASK 0x7fc3
3447#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3448#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3449#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3450#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3451#define DREF_SSC_SOURCE_DISABLE (0<<11)
3452#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003453#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003454#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3455#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3456#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003457#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003458#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3459#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003460#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003461#define DREF_SSC4_DOWNSPREAD (0<<6)
3462#define DREF_SSC4_CENTERSPREAD (1<<6)
3463#define DREF_SSC1_DISABLE (0<<1)
3464#define DREF_SSC1_ENABLE (1<<1)
3465#define DREF_SSC4_DISABLE (0)
3466#define DREF_SSC4_ENABLE (1)
3467
3468#define PCH_RAWCLK_FREQ 0xc6204
3469#define FDL_TP1_TIMER_SHIFT 12
3470#define FDL_TP1_TIMER_MASK (3<<12)
3471#define FDL_TP2_TIMER_SHIFT 10
3472#define FDL_TP2_TIMER_MASK (3<<10)
3473#define RAWCLK_FREQ_MASK 0x3ff
3474
3475#define PCH_DPLL_TMR_CFG 0xc6208
3476
3477#define PCH_SSC4_PARMS 0xc6210
3478#define PCH_SSC4_AUX_PARMS 0xc6214
3479
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480#define PCH_DPLL_SEL 0xc7000
3481#define TRANSA_DPLL_ENABLE (1<<3)
3482#define TRANSA_DPLLB_SEL (1<<0)
3483#define TRANSA_DPLLA_SEL 0
3484#define TRANSB_DPLL_ENABLE (1<<7)
3485#define TRANSB_DPLLB_SEL (1<<4)
3486#define TRANSB_DPLLA_SEL (0)
3487#define TRANSC_DPLL_ENABLE (1<<11)
3488#define TRANSC_DPLLB_SEL (1<<8)
3489#define TRANSC_DPLLA_SEL (0)
3490
Zhenyu Wangb9055052009-06-05 15:38:38 +08003491/* transcoder */
3492
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003493#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003494#define TRANS_HTOTAL_SHIFT 16
3495#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003496#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003497#define TRANS_HBLANK_END_SHIFT 16
3498#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003499#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003500#define TRANS_HSYNC_END_SHIFT 16
3501#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003502#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003503#define TRANS_VTOTAL_SHIFT 16
3504#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003505#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003506#define TRANS_VBLANK_END_SHIFT 16
3507#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003508#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003509#define TRANS_VSYNC_END_SHIFT 16
3510#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003511#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003512
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003513#define _TRANSA_DATA_M1 0xe0030
3514#define _TRANSA_DATA_N1 0xe0034
3515#define _TRANSA_DATA_M2 0xe0038
3516#define _TRANSA_DATA_N2 0xe003c
3517#define _TRANSA_DP_LINK_M1 0xe0040
3518#define _TRANSA_DP_LINK_N1 0xe0044
3519#define _TRANSA_DP_LINK_M2 0xe0048
3520#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003521
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003522/* Per-transcoder DIP controls */
3523
3524#define _VIDEO_DIP_CTL_A 0xe0200
3525#define _VIDEO_DIP_DATA_A 0xe0208
3526#define _VIDEO_DIP_GCP_A 0xe0210
3527
3528#define _VIDEO_DIP_CTL_B 0xe1200
3529#define _VIDEO_DIP_DATA_B 0xe1208
3530#define _VIDEO_DIP_GCP_B 0xe1210
3531
3532#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3533#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3534#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3535
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003536#define VLV_VIDEO_DIP_CTL_A 0x60220
3537#define VLV_VIDEO_DIP_DATA_A 0x60208
3538#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3539
3540#define VLV_VIDEO_DIP_CTL_B 0x61170
3541#define VLV_VIDEO_DIP_DATA_B 0x61174
3542#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3543
3544#define VLV_TVIDEO_DIP_CTL(pipe) \
3545 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3546#define VLV_TVIDEO_DIP_DATA(pipe) \
3547 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3548#define VLV_TVIDEO_DIP_GCP(pipe) \
3549 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3550
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003551/* Haswell DIP controls */
3552#define HSW_VIDEO_DIP_CTL_A 0x60200
3553#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3554#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3555#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3556#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3557#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3558#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3559#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3560#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3561#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3562#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3563#define HSW_VIDEO_DIP_GCP_A 0x60210
3564
3565#define HSW_VIDEO_DIP_CTL_B 0x61200
3566#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3567#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3568#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3569#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3570#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3571#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3572#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3573#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3574#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3575#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3576#define HSW_VIDEO_DIP_GCP_B 0x61210
3577
3578#define HSW_TVIDEO_DIP_CTL(pipe) \
3579 _PIPE(pipe, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3580#define HSW_TVIDEO_DIP_AVI_DATA(pipe) \
3581 _PIPE(pipe, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3582#define HSW_TVIDEO_DIP_SPD_DATA(pipe) \
3583 _PIPE(pipe, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3584#define HSW_TVIDEO_DIP_GCP(pipe) \
3585 _PIPE(pipe, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3586
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003587#define _TRANS_HTOTAL_B 0xe1000
3588#define _TRANS_HBLANK_B 0xe1004
3589#define _TRANS_HSYNC_B 0xe1008
3590#define _TRANS_VTOTAL_B 0xe100c
3591#define _TRANS_VBLANK_B 0xe1010
3592#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003593#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003594
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003595#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3596#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3597#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3598#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3599#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3600#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003601#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3602 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003603
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003604#define _TRANSB_DATA_M1 0xe1030
3605#define _TRANSB_DATA_N1 0xe1034
3606#define _TRANSB_DATA_M2 0xe1038
3607#define _TRANSB_DATA_N2 0xe103c
3608#define _TRANSB_DP_LINK_M1 0xe1040
3609#define _TRANSB_DP_LINK_N1 0xe1044
3610#define _TRANSB_DP_LINK_M2 0xe1048
3611#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003612
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003613#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3614#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3615#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3616#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3617#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3618#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3619#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3620#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3621
3622#define _TRANSACONF 0xf0008
3623#define _TRANSBCONF 0xf1008
3624#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003625#define TRANS_DISABLE (0<<31)
3626#define TRANS_ENABLE (1<<31)
3627#define TRANS_STATE_MASK (1<<30)
3628#define TRANS_STATE_DISABLE (0<<30)
3629#define TRANS_STATE_ENABLE (1<<30)
3630#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3631#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3632#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3633#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3634#define TRANS_DP_AUDIO_ONLY (1<<26)
3635#define TRANS_DP_VIDEO_AUDIO (0<<26)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003636#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003637#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003638#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003639#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003640#define TRANS_8BPC (0<<5)
3641#define TRANS_10BPC (1<<5)
3642#define TRANS_6BPC (2<<5)
3643#define TRANS_12BPC (3<<5)
3644
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003645#define _TRANSA_CHICKEN2 0xf0064
3646#define _TRANSB_CHICKEN2 0xf1064
3647#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3648#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3649
Jesse Barnes291427f2011-07-29 12:42:37 -07003650#define SOUTH_CHICKEN1 0xc2000
3651#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3652#define FDIA_PHASE_SYNC_SHIFT_EN 18
3653#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3654#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Jesse Barnes645c62a2011-05-11 09:49:31 -07003655#define SOUTH_CHICKEN2 0xc2004
3656#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3657
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003658#define _FDI_RXA_CHICKEN 0xc200c
3659#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003660#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3661#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003662#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003663
Jesse Barnes382b0932010-10-07 16:01:25 -07003664#define SOUTH_DSPCLK_GATE_D 0xc2020
3665#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3666
Zhenyu Wangb9055052009-06-05 15:38:38 +08003667/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003668#define _FDI_TXA_CTL 0x60100
3669#define _FDI_TXB_CTL 0x61100
3670#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003671#define FDI_TX_DISABLE (0<<31)
3672#define FDI_TX_ENABLE (1<<31)
3673#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3674#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3675#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3676#define FDI_LINK_TRAIN_NONE (3<<28)
3677#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3678#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3679#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3680#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3681#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3682#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3683#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3684#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003685/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3686 SNB has different settings. */
3687/* SNB A-stepping */
3688#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3689#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3690#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3691#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3692/* SNB B-stepping */
3693#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3694#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3695#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3696#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3697#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003698#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3699#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3700#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3701#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3702#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003703/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003704#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003705
3706/* Ivybridge has different bits for lolz */
3707#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3708#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3709#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3710#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3711
Zhenyu Wangb9055052009-06-05 15:38:38 +08003712/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003713#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003714#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003715#define FDI_SCRAMBLING_ENABLE (0<<7)
3716#define FDI_SCRAMBLING_DISABLE (1<<7)
3717
3718/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003719#define _FDI_RXA_CTL 0xf000c
3720#define _FDI_RXB_CTL 0xf100c
3721#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003722#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003723/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003724#define FDI_FS_ERRC_ENABLE (1<<27)
3725#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003726#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3727#define FDI_8BPC (0<<16)
3728#define FDI_10BPC (1<<16)
3729#define FDI_6BPC (2<<16)
3730#define FDI_12BPC (3<<16)
3731#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3732#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3733#define FDI_RX_PLL_ENABLE (1<<13)
3734#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3735#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3736#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3737#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3738#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003739#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003740/* CPT */
3741#define FDI_AUTO_TRAINING (1<<10)
3742#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3743#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3744#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3745#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3746#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Eugeni Dodonovdc04a612012-04-13 17:08:37 -03003747/* LPT */
3748#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3749#define FDI_PORT_WIDTH_1X_LPT (0<<19)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003750
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003751#define _FDI_RXA_MISC 0xf0010
3752#define _FDI_RXB_MISC 0xf1010
3753#define _FDI_RXA_TUSIZE1 0xf0030
3754#define _FDI_RXA_TUSIZE2 0xf0038
3755#define _FDI_RXB_TUSIZE1 0xf1030
3756#define _FDI_RXB_TUSIZE2 0xf1038
3757#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3758#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3759#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003760
3761/* FDI_RX interrupt register format */
3762#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3763#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3764#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3765#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3766#define FDI_RX_FS_CODE_ERR (1<<6)
3767#define FDI_RX_FE_CODE_ERR (1<<5)
3768#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3769#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3770#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3771#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3772#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3773
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003774#define _FDI_RXA_IIR 0xf0014
3775#define _FDI_RXA_IMR 0xf0018
3776#define _FDI_RXB_IIR 0xf1014
3777#define _FDI_RXB_IMR 0xf1018
3778#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3779#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003780
3781#define FDI_PLL_CTL_1 0xfe000
3782#define FDI_PLL_CTL_2 0xfe004
3783
3784/* CRT */
3785#define PCH_ADPA 0xe1100
3786#define ADPA_TRANS_SELECT_MASK (1<<30)
3787#define ADPA_TRANS_A_SELECT 0
3788#define ADPA_TRANS_B_SELECT (1<<30)
3789#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3790#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3791#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3792#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3793#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3794#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3795#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3796#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3797#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3798#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3799#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3800#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3801#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3802#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3803#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3804#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3805#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3806#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3807#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3808
3809/* or SDVOB */
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003810#define VLV_HDMIB 0x61140
Zhenyu Wangb9055052009-06-05 15:38:38 +08003811#define HDMIB 0xe1140
3812#define PORT_ENABLE (1 << 31)
Paulo Zanoni3573c412011-10-14 18:16:22 -03003813#define TRANSCODER(pipe) ((pipe) << 30)
3814#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3815#define TRANSCODER_MASK (1 << 30)
3816#define TRANSCODER_MASK_CPT (3 << 29)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003817#define COLOR_FORMAT_8bpc (0)
3818#define COLOR_FORMAT_12bpc (3 << 26)
3819#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3820#define SDVO_ENCODING (0)
3821#define TMDS_ENCODING (2 << 10)
3822#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08003823/* CPT */
3824#define HDMI_MODE_SELECT (1 << 9)
3825#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003826#define SDVOB_BORDER_ENABLE (1 << 7)
3827#define AUDIO_ENABLE (1 << 6)
3828#define VSYNC_ACTIVE_HIGH (1 << 4)
3829#define HSYNC_ACTIVE_HIGH (1 << 3)
3830#define PORT_DETECTED (1 << 2)
3831
Zhao Yakui461ed3c2010-03-30 15:11:33 +08003832/* PCH SDVOB multiplex with HDMIB */
3833#define PCH_SDVOB HDMIB
3834
Zhenyu Wangb9055052009-06-05 15:38:38 +08003835#define HDMIC 0xe1150
3836#define HDMID 0xe1160
3837
3838#define PCH_LVDS 0xe1180
3839#define LVDS_DETECTED (1 << 1)
3840
3841#define BLC_PWM_CPU_CTL2 0x48250
3842#define PWM_ENABLE (1 << 31)
3843#define PWM_PIPE_A (0 << 29)
3844#define PWM_PIPE_B (1 << 29)
3845#define BLC_PWM_CPU_CTL 0x48254
3846
3847#define BLC_PWM_PCH_CTL1 0xc8250
3848#define PWM_PCH_ENABLE (1 << 31)
3849#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3850#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3851#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3852#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3853
3854#define BLC_PWM_PCH_CTL2 0xc8254
3855
3856#define PCH_PP_STATUS 0xc7200
3857#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07003858#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07003859#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003860#define EDP_FORCE_VDD (1 << 3)
3861#define EDP_BLC_ENABLE (1 << 2)
3862#define PANEL_POWER_RESET (1 << 1)
3863#define PANEL_POWER_OFF (0 << 0)
3864#define PANEL_POWER_ON (1 << 0)
3865#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07003866#define PANEL_PORT_SELECT_MASK (3 << 30)
3867#define PANEL_PORT_SELECT_LVDS (0 << 30)
3868#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003869#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07003870#define PANEL_PORT_SELECT_DPC (2 << 30)
3871#define PANEL_PORT_SELECT_DPD (3 << 30)
3872#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3873#define PANEL_POWER_UP_DELAY_SHIFT 16
3874#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3875#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3876
Zhenyu Wangb9055052009-06-05 15:38:38 +08003877#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07003878#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3879#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3880#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3881#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3882
Zhenyu Wangb9055052009-06-05 15:38:38 +08003883#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07003884#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3885#define PP_REFERENCE_DIVIDER_SHIFT 8
3886#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3887#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003888
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003889#define PCH_DP_B 0xe4100
3890#define PCH_DPB_AUX_CH_CTL 0xe4110
3891#define PCH_DPB_AUX_CH_DATA1 0xe4114
3892#define PCH_DPB_AUX_CH_DATA2 0xe4118
3893#define PCH_DPB_AUX_CH_DATA3 0xe411c
3894#define PCH_DPB_AUX_CH_DATA4 0xe4120
3895#define PCH_DPB_AUX_CH_DATA5 0xe4124
3896
3897#define PCH_DP_C 0xe4200
3898#define PCH_DPC_AUX_CH_CTL 0xe4210
3899#define PCH_DPC_AUX_CH_DATA1 0xe4214
3900#define PCH_DPC_AUX_CH_DATA2 0xe4218
3901#define PCH_DPC_AUX_CH_DATA3 0xe421c
3902#define PCH_DPC_AUX_CH_DATA4 0xe4220
3903#define PCH_DPC_AUX_CH_DATA5 0xe4224
3904
3905#define PCH_DP_D 0xe4300
3906#define PCH_DPD_AUX_CH_CTL 0xe4310
3907#define PCH_DPD_AUX_CH_DATA1 0xe4314
3908#define PCH_DPD_AUX_CH_DATA2 0xe4318
3909#define PCH_DPD_AUX_CH_DATA3 0xe431c
3910#define PCH_DPD_AUX_CH_DATA4 0xe4320
3911#define PCH_DPD_AUX_CH_DATA5 0xe4324
3912
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003913/* CPT */
3914#define PORT_TRANS_A_SEL_CPT 0
3915#define PORT_TRANS_B_SEL_CPT (1<<29)
3916#define PORT_TRANS_C_SEL_CPT (2<<29)
3917#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07003918#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919
3920#define TRANS_DP_CTL_A 0xe0300
3921#define TRANS_DP_CTL_B 0xe1300
3922#define TRANS_DP_CTL_C 0xe2300
Chris Wilson5eddb702010-09-11 13:48:45 +01003923#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003924#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3925#define TRANS_DP_PORT_SEL_B (0<<29)
3926#define TRANS_DP_PORT_SEL_C (1<<29)
3927#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08003928#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003929#define TRANS_DP_PORT_SEL_MASK (3<<29)
3930#define TRANS_DP_AUDIO_ONLY (1<<26)
3931#define TRANS_DP_ENH_FRAMING (1<<18)
3932#define TRANS_DP_8BPC (0<<9)
3933#define TRANS_DP_10BPC (1<<9)
3934#define TRANS_DP_6BPC (2<<9)
3935#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08003936#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003937#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3938#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3939#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3940#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01003941#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003942
3943/* SNB eDP training params */
3944/* SNB A-stepping */
3945#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3946#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3947#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3948#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3949/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003950#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3951#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3952#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3953#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3954#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003955#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3956
Keith Packard1a2eb462011-11-16 16:26:07 -08003957/* IVB */
3958#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3959#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3960#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3961#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3962#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3963#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3964#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3965
3966/* legacy values */
3967#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3968#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3969#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3970#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3971#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3972
3973#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3974
Zou Nan haicae58522010-11-09 17:17:32 +08003975#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07003976#define FORCEWAKE_VLV 0x1300b0
3977#define FORCEWAKE_ACK_VLV 0x1300b4
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00003978#define FORCEWAKE_ACK 0x130090
Keith Packard8d715f02011-11-18 20:39:01 -08003979#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3980#define FORCEWAKE_MT_ACK 0x130040
3981#define ECOBUS 0xa180
3982#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00003983
Ben Widawskydd202c62012-02-09 10:15:18 +01003984#define GTFIFODBG 0x120000
3985#define GT_FIFO_CPU_ERROR_MASK 7
3986#define GT_FIFO_OVFERR (1<<2)
3987#define GT_FIFO_IAWRERR (1<<1)
3988#define GT_FIFO_IARDERR (1<<0)
3989
Chris Wilson91355832011-03-04 19:22:40 +00003990#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01003991#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00003992
Daniel Vetter80e829f2012-03-31 11:21:57 +02003993#define GEN6_UCGCTL1 0x9400
3994# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02003995# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02003996
Eric Anholt406478d2011-11-07 16:07:04 -08003997#define GEN6_UCGCTL2 0x9404
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08003998# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08003999# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004000# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004001
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004002#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004003#define GEN6_TURBO_DISABLE (1<<31)
4004#define GEN6_FREQUENCY(x) ((x)<<25)
4005#define GEN6_OFFSET(x) ((x)<<19)
4006#define GEN6_AGGRESSIVE_TURBO (0<<15)
4007#define GEN6_RC_VIDEO_FREQ 0xA00C
4008#define GEN6_RC_CONTROL 0xA090
4009#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4010#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4011#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4012#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4013#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4014#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4015#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4016#define GEN6_RP_DOWN_TIMEOUT 0xA010
4017#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004018#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004019#define GEN6_CAGF_SHIFT 8
4020#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004021#define GEN6_RP_CONTROL 0xA024
4022#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004023#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4024#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4025#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4026#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4027#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004028#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4029#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004030#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4031#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4032#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
4033#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004034#define GEN6_RP_UP_THRESHOLD 0xA02C
4035#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004036#define GEN6_RP_CUR_UP_EI 0xA050
4037#define GEN6_CURICONT_MASK 0xffffff
4038#define GEN6_RP_CUR_UP 0xA054
4039#define GEN6_CURBSYTAVG_MASK 0xffffff
4040#define GEN6_RP_PREV_UP 0xA058
4041#define GEN6_RP_CUR_DOWN_EI 0xA05C
4042#define GEN6_CURIAVG_MASK 0xffffff
4043#define GEN6_RP_CUR_DOWN 0xA060
4044#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004045#define GEN6_RP_UP_EI 0xA068
4046#define GEN6_RP_DOWN_EI 0xA06C
4047#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4048#define GEN6_RC_STATE 0xA094
4049#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4050#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4051#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4052#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4053#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4054#define GEN6_RC_SLEEP 0xA0B0
4055#define GEN6_RC1e_THRESHOLD 0xA0B4
4056#define GEN6_RC6_THRESHOLD 0xA0B8
4057#define GEN6_RC6p_THRESHOLD 0xA0BC
4058#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004059#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004060
4061#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004062#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004063#define GEN6_PMIIR 0x44028
4064#define GEN6_PMIER 0x4402C
4065#define GEN6_PM_MBOX_EVENT (1<<25)
4066#define GEN6_PM_THERMAL_EVENT (1<<24)
4067#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4068#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4069#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4070#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4071#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07004072#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4073 GEN6_PM_RP_DOWN_THRESHOLD | \
4074 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004075
Ben Widawskycce66a22012-03-27 18:59:38 -07004076#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4077#define GEN6_GT_GFX_RC6 0x138108
4078#define GEN6_GT_GFX_RC6p 0x13810C
4079#define GEN6_GT_GFX_RC6pp 0x138110
4080
Chris Wilson8fd26852010-12-08 18:40:43 +00004081#define GEN6_PCODE_MAILBOX 0x138124
4082#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004083#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004084#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4085#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Chris Wilson8fd26852010-12-08 18:40:43 +00004086#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004087#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00004088
Ben Widawsky4d855292011-12-12 19:34:16 -08004089#define GEN6_GT_CORE_STATUS 0x138060
4090#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4091#define GEN6_RCn_MASK 7
4092#define GEN6_RC0 0
4093#define GEN6_RC3 2
4094#define GEN6_RC6 3
4095#define GEN6_RC7 4
4096
Wu Fengguange0dac652011-09-05 14:25:34 +08004097#define G4X_AUD_VID_DID 0x62020
4098#define INTEL_AUDIO_DEVCL 0x808629FB
4099#define INTEL_AUDIO_DEVBLC 0x80862801
4100#define INTEL_AUDIO_DEVCTG 0x80862802
4101
4102#define G4X_AUD_CNTL_ST 0x620B4
4103#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4104#define G4X_ELDV_DEVCTG (1 << 14)
4105#define G4X_ELD_ADDR (0xf << 5)
4106#define G4X_ELD_ACK (1 << 4)
4107#define G4X_HDMIW_HDMIEDID 0x6210C
4108
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004109#define IBX_HDMIW_HDMIEDID_A 0xE2050
4110#define IBX_AUD_CNTL_ST_A 0xE20B4
4111#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4112#define IBX_ELD_ADDRESS (0x1f << 5)
4113#define IBX_ELD_ACK (1 << 4)
4114#define IBX_AUD_CNTL_ST2 0xE20C0
4115#define IBX_ELD_VALIDB (1 << 0)
4116#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004117
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004118#define CPT_HDMIW_HDMIEDID_A 0xE5050
4119#define CPT_AUD_CNTL_ST_A 0xE50B4
4120#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004121
Eric Anholtae662d32012-01-03 09:23:29 -08004122/* These are the 4 32-bit write offset registers for each stream
4123 * output buffer. It determines the offset from the
4124 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4125 */
4126#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4127
Wu Fengguangb6daa022012-01-06 14:41:31 -06004128#define IBX_AUD_CONFIG_A 0xe2000
4129#define CPT_AUD_CONFIG_A 0xe5000
4130#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4131#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4132#define AUD_CONFIG_UPPER_N_SHIFT 20
4133#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4134#define AUD_CONFIG_LOWER_N_SHIFT 4
4135#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4136#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4137#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4138#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4139
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004140/* HSW Power Wells */
4141#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4142#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4143#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4144#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4145#define HSW_PWR_WELL_ENABLE (1<<31)
4146#define HSW_PWR_WELL_STATE (1<<30)
4147#define HSW_PWR_WELL_CTL5 0x45410
4148#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4149#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4150#define HSW_PWR_WELL_FORCE_ON (1<<19)
4151#define HSW_PWR_WELL_CTL6 0x45414
4152
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004153/* Per-pipe DDI Function Control */
4154#define PIPE_DDI_FUNC_CTL_A 0x60400
4155#define PIPE_DDI_FUNC_CTL_B 0x61400
4156#define PIPE_DDI_FUNC_CTL_C 0x62400
4157#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4158#define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4159 PIPE_DDI_FUNC_CTL_A, \
4160 PIPE_DDI_FUNC_CTL_B)
4161#define PIPE_DDI_FUNC_ENABLE (1<<31)
4162/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4163#define PIPE_DDI_PORT_MASK (0xf<<28)
4164#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4165#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4166#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4167#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4168#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4169#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4170#define PIPE_DDI_BPC_8 (0<<20)
4171#define PIPE_DDI_BPC_10 (1<<20)
4172#define PIPE_DDI_BPC_6 (2<<20)
4173#define PIPE_DDI_BPC_12 (3<<20)
4174#define PIPE_DDI_BFI_ENABLE (1<<4)
4175#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4176#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4177#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4178
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004179/* DisplayPort Transport Control */
4180#define DP_TP_CTL_A 0x64040
4181#define DP_TP_CTL_B 0x64140
4182#define DP_TP_CTL(port) _PORT(port, \
4183 DP_TP_CTL_A, \
4184 DP_TP_CTL_B)
4185#define DP_TP_CTL_ENABLE (1<<31)
4186#define DP_TP_CTL_MODE_SST (0<<27)
4187#define DP_TP_CTL_MODE_MST (1<<27)
4188#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4189#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4190#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4191#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4192#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4193#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4194
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004195/* DisplayPort Transport Status */
4196#define DP_TP_STATUS_A 0x64044
4197#define DP_TP_STATUS_B 0x64144
4198#define DP_TP_STATUS(port) _PORT(port, \
4199 DP_TP_STATUS_A, \
4200 DP_TP_STATUS_B)
4201#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4202
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004203/* DDI Buffer Control */
4204#define DDI_BUF_CTL_A 0x64000
4205#define DDI_BUF_CTL_B 0x64100
4206#define DDI_BUF_CTL(port) _PORT(port, \
4207 DDI_BUF_CTL_A, \
4208 DDI_BUF_CTL_B)
4209#define DDI_BUF_CTL_ENABLE (1<<31)
4210#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4211#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4212#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4213#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4214#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4215#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4216#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4217#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4218#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4219#define DDI_BUF_EMP_MASK (0xf<<24)
4220#define DDI_BUF_IS_IDLE (1<<7)
4221#define DDI_PORT_WIDTH_X1 (0<<1)
4222#define DDI_PORT_WIDTH_X2 (1<<1)
4223#define DDI_PORT_WIDTH_X4 (3<<1)
4224#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4225
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004226/* DDI Buffer Translations */
4227#define DDI_BUF_TRANS_A 0x64E00
4228#define DDI_BUF_TRANS_B 0x64E60
4229#define DDI_BUF_TRANS(port) _PORT(port, \
4230 DDI_BUF_TRANS_A, \
4231 DDI_BUF_TRANS_B)
4232
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004233/* Sideband Interface (SBI) is programmed indirectly, via
4234 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4235 * which contains the payload */
4236#define SBI_ADDR 0xC6000
4237#define SBI_DATA 0xC6004
4238#define SBI_CTL_STAT 0xC6008
4239#define SBI_CTL_OP_CRRD (0x6<<8)
4240#define SBI_CTL_OP_CRWR (0x7<<8)
4241#define SBI_RESPONSE_FAIL (0x1<<1)
4242#define SBI_RESPONSE_SUCCESS (0x0<<1)
4243#define SBI_BUSY (0x1<<0)
4244#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004245
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004246/* SBI offsets */
4247#define SBI_SSCDIVINTPHASE6 0x0600
4248#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4249#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4250#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4251#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
4252#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
4253#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
4254#define SBI_SSCCTL 0x020c
4255#define SBI_SSCCTL6 0x060C
4256#define SBI_SSCCTL_DISABLE (1<<0)
4257#define SBI_SSCAUXDIV6 0x0610
4258#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
4259#define SBI_DBUFF0 0x2a00
4260
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004261/* LPT PIXCLK_GATE */
4262#define PIXCLK_GATE 0xC6020
4263#define PIXCLK_GATE_UNGATE 1<<0
4264#define PIXCLK_GATE_GATE 0<<0
4265
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004266/* SPLL */
4267#define SPLL_CTL 0x46020
4268#define SPLL_PLL_ENABLE (1<<31)
4269#define SPLL_PLL_SCC (1<<28)
4270#define SPLL_PLL_NON_SCC (2<<28)
4271#define SPLL_PLL_FREQ_810MHz (0<<26)
4272#define SPLL_PLL_FREQ_1350MHz (1<<26)
4273
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004274/* WRPLL */
4275#define WRPLL_CTL1 0x46040
4276#define WRPLL_CTL2 0x46060
4277#define WRPLL_PLL_ENABLE (1<<31)
4278#define WRPLL_PLL_SELECT_SSC (0x01<<28)
4279#define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
4280#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004281/* WRPLL divider programming */
4282#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4283#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4284#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004285
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004286/* Port clock selection */
4287#define PORT_CLK_SEL_A 0x46100
4288#define PORT_CLK_SEL_B 0x46104
4289#define PORT_CLK_SEL(port) _PORT(port, \
4290 PORT_CLK_SEL_A, \
4291 PORT_CLK_SEL_B)
4292#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4293#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4294#define PORT_CLK_SEL_LCPLL_810 (2<<29)
4295#define PORT_CLK_SEL_SPLL (3<<29)
4296#define PORT_CLK_SEL_WRPLL1 (4<<29)
4297#define PORT_CLK_SEL_WRPLL2 (5<<29)
4298
4299/* Pipe clock selection */
4300#define PIPE_CLK_SEL_A 0x46140
4301#define PIPE_CLK_SEL_B 0x46144
4302#define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
4303 PIPE_CLK_SEL_A, \
4304 PIPE_CLK_SEL_B)
4305/* For each pipe, we need to select the corresponding port clock */
4306#define PIPE_CLK_SEL_DISABLED (0x0<<29)
4307#define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
4308
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004309/* LCPLL Control */
4310#define LCPLL_CTL 0x130040
4311#define LCPLL_PLL_DISABLE (1<<31)
4312#define LCPLL_PLL_LOCK (1<<30)
4313#define LCPLL_CD_CLOCK_DISABLE (1<<25)
4314#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4315
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004316/* Pipe WM_LINETIME - watermark line time */
4317#define PIPE_WM_LINETIME_A 0x45270
4318#define PIPE_WM_LINETIME_B 0x45274
4319#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
4320 PIPE_WM_LINETIME_A, \
4321 PIPE_WM_LINETIME_A)
4322#define PIPE_WM_LINETIME_MASK (0x1ff)
4323#define PIPE_WM_LINETIME_TIME(x) ((x))
4324#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
4325#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004326
4327/* SFUSE_STRAP */
4328#define SFUSE_STRAP 0xc2014
4329#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4330#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4331#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4332
Jesse Barnes585fb112008-07-29 11:54:06 -07004333#endif /* _I915_REG_H_ */