blob: 593ccd35ca9780696824fb1c5056ec0df1bc9527 [file] [log] [blame]
eric miao2c8086a2007-09-11 19:13:17 -07001/*
2 * linux/arch/arm/mach-pxa/pxa3xx.c
3 *
4 * code specific to pxa3xx aka Monahans
5 *
6 * Copyright (C) 2006 Marvell International Ltd.
7 *
eric miaoe9bba8e2007-10-30 08:01:38 +01008 * 2007-09-02: eric miao <eric.miao@marvell.com>
eric miao2c8086a2007-09-11 19:13:17 -07009 * initial version
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
eric miao2c8086a2007-09-11 19:13:17 -070015#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/init.h>
Haojian Zhuangb8f649f2013-04-09 18:12:04 +080018#include <linux/gpio-pxa.h>
eric miao2c8086a2007-09-11 19:13:17 -070019#include <linux/pm.h>
20#include <linux/platform_device.h>
21#include <linux/irq.h>
Russell King7b5dea12008-01-07 22:18:30 +000022#include <linux/io.h>
Daniel Mack82ce44d2012-07-25 17:52:52 +020023#include <linux/of.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020024#include <linux/syscore_ops.h>
Sebastian Andrzej Siewiorb4593962011-02-23 12:38:16 +010025#include <linux/i2c/pxa-i2c.h>
eric miao2c8086a2007-09-11 19:13:17 -070026
Marek Vasut851982c2010-10-11 02:20:19 +020027#include <asm/mach/map.h>
Russell King2c74a0c2011-06-22 17:41:48 +010028#include <asm/suspend.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/hardware.h>
30#include <mach/pxa3xx-regs.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010031#include <mach/reset.h>
Arnd Bergmann293b2da2012-08-24 15:16:48 +020032#include <linux/platform_data/usb-ohci-pxa27x.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010033#include <mach/pm.h>
34#include <mach/dma.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010035#include <mach/smemc.h>
Rob Herring4e611092012-01-03 16:53:48 -060036#include <mach/irqs.h>
eric miao2c8086a2007-09-11 19:13:17 -070037
38#include "generic.h"
39#include "devices.h"
40#include "clock.h"
41
Mike Rapoportbf293ae2009-11-11 11:36:59 +020042#define PECR_IE(n) ((1 << ((n) * 2)) << 28)
43#define PECR_IS(n) ((1 << ((n) * 2)) << 29)
44
Daniel Mack089d0362012-07-22 19:50:22 +020045extern void __init pxa_dt_irq_init(int (*fn)(struct irq_data *, unsigned int));
46
Russell King8c3abc72008-11-08 20:25:21 +000047static DEFINE_PXA3_CKEN(pxa3xx_ffuart, FFUART, 14857000, 1);
48static DEFINE_PXA3_CKEN(pxa3xx_btuart, BTUART, 14857000, 1);
49static DEFINE_PXA3_CKEN(pxa3xx_stuart, STUART, 14857000, 1);
50static DEFINE_PXA3_CKEN(pxa3xx_i2c, I2C, 32842000, 0);
51static DEFINE_PXA3_CKEN(pxa3xx_udc, UDC, 48000000, 5);
52static DEFINE_PXA3_CKEN(pxa3xx_usbh, USBH, 48000000, 0);
Igor Grinberge68750a2009-11-04 14:14:39 +020053static DEFINE_PXA3_CKEN(pxa3xx_u2d, USB2, 48000000, 0);
Russell King8c3abc72008-11-08 20:25:21 +000054static DEFINE_PXA3_CKEN(pxa3xx_keypad, KEYPAD, 32768, 0);
55static DEFINE_PXA3_CKEN(pxa3xx_ssp1, SSP1, 13000000, 0);
56static DEFINE_PXA3_CKEN(pxa3xx_ssp2, SSP2, 13000000, 0);
57static DEFINE_PXA3_CKEN(pxa3xx_ssp3, SSP3, 13000000, 0);
58static DEFINE_PXA3_CKEN(pxa3xx_ssp4, SSP4, 13000000, 0);
59static DEFINE_PXA3_CKEN(pxa3xx_pwm0, PWM0, 13000000, 0);
60static DEFINE_PXA3_CKEN(pxa3xx_pwm1, PWM1, 13000000, 0);
61static DEFINE_PXA3_CKEN(pxa3xx_mmc1, MMC1, 19500000, 0);
62static DEFINE_PXA3_CKEN(pxa3xx_mmc2, MMC2, 19500000, 0);
Haojian Zhuang389eda12011-10-17 21:26:55 +080063static DEFINE_PXA3_CKEN(pxa3xx_gpio, GPIO, 13000000, 0);
Russell King8c3abc72008-11-08 20:25:21 +000064
Eric Miao2e8581e2010-11-22 09:41:39 +080065static DEFINE_CK(pxa3xx_lcd, LCD, &clk_pxa3xx_hsio_ops);
Eric Miaoc0850522010-11-29 22:56:00 +080066static DEFINE_CK(pxa3xx_smemc, SMC, &clk_pxa3xx_smemc_ops);
Eric Miao2e8581e2010-11-22 09:41:39 +080067static DEFINE_CK(pxa3xx_camera, CAMERA, &clk_pxa3xx_hsio_ops);
68static DEFINE_CK(pxa3xx_ac97, AC97, &clk_pxa3xx_ac97_ops);
Eric Miao40298132010-11-22 10:49:55 +080069static DEFINE_CLK(pxa3xx_pout, &clk_pxa3xx_pout_ops, 13000000, 70);
Eric Miao2e8581e2010-11-22 09:41:39 +080070
Russell King8c3abc72008-11-08 20:25:21 +000071static struct clk_lookup pxa3xx_clkregs[] = {
72 INIT_CLKREG(&clk_pxa3xx_pout, NULL, "CLK_POUT"),
Mike Rapoport9ba63c42008-08-17 06:23:05 +010073 /* Power I2C clock is always on */
Daniel Mack5c68b092009-06-22 21:01:58 +020074 INIT_CLKREG(&clk_dummy, "pxa3xx-pwri2c.1", NULL),
Russell King8c3abc72008-11-08 20:25:21 +000075 INIT_CLKREG(&clk_pxa3xx_lcd, "pxa2xx-fb", NULL),
76 INIT_CLKREG(&clk_pxa3xx_camera, NULL, "CAMCLK"),
77 INIT_CLKREG(&clk_pxa3xx_ac97, NULL, "AC97CLK"),
78 INIT_CLKREG(&clk_pxa3xx_ffuart, "pxa2xx-uart.0", NULL),
79 INIT_CLKREG(&clk_pxa3xx_btuart, "pxa2xx-uart.1", NULL),
80 INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-uart.2", NULL),
81 INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-ir", "UARTCLK"),
82 INIT_CLKREG(&clk_pxa3xx_i2c, "pxa2xx-i2c.0", NULL),
83 INIT_CLKREG(&clk_pxa3xx_udc, "pxa27x-udc", NULL),
84 INIT_CLKREG(&clk_pxa3xx_usbh, "pxa27x-ohci", NULL),
Igor Grinberg69f22be2010-07-27 15:06:58 +030085 INIT_CLKREG(&clk_pxa3xx_u2d, "pxa3xx-u2d", NULL),
Russell King8c3abc72008-11-08 20:25:21 +000086 INIT_CLKREG(&clk_pxa3xx_keypad, "pxa27x-keypad", NULL),
87 INIT_CLKREG(&clk_pxa3xx_ssp1, "pxa27x-ssp.0", NULL),
88 INIT_CLKREG(&clk_pxa3xx_ssp2, "pxa27x-ssp.1", NULL),
89 INIT_CLKREG(&clk_pxa3xx_ssp3, "pxa27x-ssp.2", NULL),
90 INIT_CLKREG(&clk_pxa3xx_ssp4, "pxa27x-ssp.3", NULL),
91 INIT_CLKREG(&clk_pxa3xx_pwm0, "pxa27x-pwm.0", NULL),
92 INIT_CLKREG(&clk_pxa3xx_pwm1, "pxa27x-pwm.1", NULL),
93 INIT_CLKREG(&clk_pxa3xx_mmc1, "pxa2xx-mci.0", NULL),
94 INIT_CLKREG(&clk_pxa3xx_mmc2, "pxa2xx-mci.1", NULL),
Eric Miaoc0850522010-11-29 22:56:00 +080095 INIT_CLKREG(&clk_pxa3xx_smemc, "pxa2xx-pcmcia", NULL),
Haojian Zhuang2cab0292013-04-07 16:44:33 +080096 INIT_CLKREG(&clk_pxa3xx_gpio, "pxa3xx-gpio", NULL),
97 INIT_CLKREG(&clk_pxa3xx_gpio, "pxa93x-gpio", NULL),
Haojian Zhuang3e12ec72012-02-21 12:54:57 +080098 INIT_CLKREG(&clk_dummy, "sa1100-rtc", NULL),
eric miao2c8086a2007-09-11 19:13:17 -070099};
100
Russell King7b5dea12008-01-07 22:18:30 +0000101#ifdef CONFIG_PM
Russell King7b5dea12008-01-07 22:18:30 +0000102
103#define ISRAM_START 0x5c000000
104#define ISRAM_SIZE SZ_256K
105
106static void __iomem *sram;
107static unsigned long wakeup_src;
108
Russell King7b5dea12008-01-07 22:18:30 +0000109/*
110 * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
111 * memory controller has to be reinitialised, so we place some code
112 * in the SRAM to perform this function.
113 *
114 * We disable FIQs across the standby - otherwise, we might receive a
115 * FIQ while the SDRAM is unavailable.
116 */
117static void pxa3xx_cpu_standby(unsigned int pwrmode)
118{
119 extern const char pm_enter_standby_start[], pm_enter_standby_end[];
120 void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
121
122 memcpy_toio(sram + 0x8000, pm_enter_standby_start,
123 pm_enter_standby_end - pm_enter_standby_start);
124
125 AD2D0SR = ~0;
126 AD2D1SR = ~0;
127 AD2D0ER = wakeup_src;
128 AD2D1ER = 0;
129 ASCR = ASCR;
130 ARSR = ARSR;
131
132 local_fiq_disable();
133 fn(pwrmode);
134 local_fiq_enable();
135
136 AD2D0ER = 0;
137 AD2D1ER = 0;
Russell King7b5dea12008-01-07 22:18:30 +0000138}
139
eric miaoc4d1fb62008-01-28 23:00:02 +0000140/*
141 * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
142 * PXA3xx development kits assumes that the resuming process continues
143 * with the address stored within the first 4 bytes of SDRAM. The PSPR
144 * register is used privately by BootROM and OBM, and _must_ be set to
145 * 0x5c014000 for the moment.
146 */
147static void pxa3xx_cpu_pm_suspend(void)
148{
149 volatile unsigned long *p = (volatile void *)0xc0000000;
150 unsigned long saved_data = *p;
Russell Kinga9503d22011-06-21 16:29:30 +0100151#ifndef CONFIG_IWMMXT
152 u64 acc0;
eric miaoc4d1fb62008-01-28 23:00:02 +0000153
Russell Kinga9503d22011-06-21 16:29:30 +0100154 asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
155#endif
156
Russell King29cb3cd2011-07-02 09:54:01 +0100157 extern int pxa3xx_finish_suspend(unsigned long);
eric miaoc4d1fb62008-01-28 23:00:02 +0000158
159 /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
160 CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
161 CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
162
163 /* clear and setup wakeup source */
164 AD3SR = ~0;
165 AD3ER = wakeup_src;
166 ASCR = ASCR;
167 ARSR = ARSR;
168
169 PCFR |= (1u << 13); /* L1_DIS */
170 PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
171
172 PSPR = 0x5c014000;
173
174 /* overwrite with the resume address */
Russell King4f5ad992011-02-06 17:41:26 +0000175 *p = virt_to_phys(cpu_resume);
eric miaoc4d1fb62008-01-28 23:00:02 +0000176
Russell King2c74a0c2011-06-22 17:41:48 +0100177 cpu_suspend(0, pxa3xx_finish_suspend);
eric miaoc4d1fb62008-01-28 23:00:02 +0000178
179 *p = saved_data;
180
181 AD3ER = 0;
Russell Kinga9503d22011-06-21 16:29:30 +0100182
183#ifndef CONFIG_IWMMXT
184 asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
185#endif
eric miaoc4d1fb62008-01-28 23:00:02 +0000186}
187
Russell King7b5dea12008-01-07 22:18:30 +0000188static void pxa3xx_cpu_pm_enter(suspend_state_t state)
189{
190 /*
191 * Don't sleep if no wakeup sources are defined
192 */
Mark Brownb86a5da2008-04-09 11:32:21 +0100193 if (wakeup_src == 0) {
194 printk(KERN_ERR "Not suspending: no wakeup sources\n");
Russell King7b5dea12008-01-07 22:18:30 +0000195 return;
Mark Brownb86a5da2008-04-09 11:32:21 +0100196 }
Russell King7b5dea12008-01-07 22:18:30 +0000197
198 switch (state) {
199 case PM_SUSPEND_STANDBY:
200 pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
201 break;
202
203 case PM_SUSPEND_MEM:
eric miaoc4d1fb62008-01-28 23:00:02 +0000204 pxa3xx_cpu_pm_suspend();
Russell King7b5dea12008-01-07 22:18:30 +0000205 break;
206 }
207}
208
209static int pxa3xx_cpu_pm_valid(suspend_state_t state)
210{
211 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
212}
213
214static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
Russell King7b5dea12008-01-07 22:18:30 +0000215 .valid = pxa3xx_cpu_pm_valid,
216 .enter = pxa3xx_cpu_pm_enter,
217};
218
219static void __init pxa3xx_init_pm(void)
220{
221 sram = ioremap(ISRAM_START, ISRAM_SIZE);
222 if (!sram) {
223 printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
224 return;
225 }
226
227 /*
228 * Since we copy wakeup code into the SRAM, we need to ensure
229 * that it is preserved over the low power modes. Note: bit 8
230 * is undocumented in the developer manual, but must be set.
231 */
232 AD1R |= ADXR_L2 | ADXR_R0;
233 AD2R |= ADXR_L2 | ADXR_R0;
234 AD3R |= ADXR_L2 | ADXR_R0;
235
236 /*
237 * Clear the resume enable registers.
238 */
239 AD1D0ER = 0;
240 AD2D0ER = 0;
241 AD2D1ER = 0;
242 AD3ER = 0;
243
244 pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
245}
246
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100247static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
Russell King7b5dea12008-01-07 22:18:30 +0000248{
249 unsigned long flags, mask = 0;
250
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100251 switch (d->irq) {
Russell King7b5dea12008-01-07 22:18:30 +0000252 case IRQ_SSP3:
253 mask = ADXER_MFP_WSSP3;
254 break;
255 case IRQ_MSL:
256 mask = ADXER_WMSL0;
257 break;
258 case IRQ_USBH2:
259 case IRQ_USBH1:
260 mask = ADXER_WUSBH;
261 break;
262 case IRQ_KEYPAD:
263 mask = ADXER_WKP;
264 break;
265 case IRQ_AC97:
266 mask = ADXER_MFP_WAC97;
267 break;
268 case IRQ_USIM:
269 mask = ADXER_WUSIM0;
270 break;
271 case IRQ_SSP2:
272 mask = ADXER_MFP_WSSP2;
273 break;
274 case IRQ_I2C:
275 mask = ADXER_MFP_WI2C;
276 break;
277 case IRQ_STUART:
278 mask = ADXER_MFP_WUART3;
279 break;
280 case IRQ_BTUART:
281 mask = ADXER_MFP_WUART2;
282 break;
283 case IRQ_FFUART:
284 mask = ADXER_MFP_WUART1;
285 break;
286 case IRQ_MMC:
287 mask = ADXER_MFP_WMMC1;
288 break;
289 case IRQ_SSP:
290 mask = ADXER_MFP_WSSP1;
291 break;
292 case IRQ_RTCAlrm:
293 mask = ADXER_WRTC;
294 break;
295 case IRQ_SSP4:
296 mask = ADXER_MFP_WSSP4;
297 break;
298 case IRQ_TSI:
299 mask = ADXER_WTSI;
300 break;
301 case IRQ_USIM2:
302 mask = ADXER_WUSIM1;
303 break;
304 case IRQ_MMC2:
305 mask = ADXER_MFP_WMMC2;
306 break;
307 case IRQ_NAND:
308 mask = ADXER_MFP_WFLASH;
309 break;
310 case IRQ_USB2:
311 mask = ADXER_WUSB2;
312 break;
313 case IRQ_WAKEUP0:
314 mask = ADXER_WEXTWAKE0;
315 break;
316 case IRQ_WAKEUP1:
317 mask = ADXER_WEXTWAKE1;
318 break;
319 case IRQ_MMC3:
320 mask = ADXER_MFP_GEN12;
321 break;
Mark Browne1217702008-04-23 10:28:18 +0100322 default:
323 return -EINVAL;
Russell King7b5dea12008-01-07 22:18:30 +0000324 }
325
326 local_irq_save(flags);
327 if (on)
328 wakeup_src |= mask;
329 else
330 wakeup_src &= ~mask;
331 local_irq_restore(flags);
332
333 return 0;
334}
Russell King7b5dea12008-01-07 22:18:30 +0000335#else
336static inline void pxa3xx_init_pm(void) {}
eric miaob9e25ac2008-03-04 14:19:58 +0800337#define pxa3xx_set_wake NULL
Russell King7b5dea12008-01-07 22:18:30 +0000338#endif
339
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100340static void pxa_ack_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200341{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100342 PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200343}
344
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100345static void pxa_mask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200346{
Eric Miao5d284e32011-04-27 22:48:04 +0800347 pxa_mask_irq(d);
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100348 PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200349}
350
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100351static void pxa_unmask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200352{
Eric Miao5d284e32011-04-27 22:48:04 +0800353 pxa_unmask_irq(d);
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100354 PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200355}
356
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100357static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
Igor Grinberg12882092010-06-13 11:31:48 +0300358{
359 if (flow_type & IRQ_TYPE_EDGE_RISING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100360 PWER |= 1 << (d->irq - IRQ_WAKEUP0);
Igor Grinberg12882092010-06-13 11:31:48 +0300361
362 if (flow_type & IRQ_TYPE_EDGE_FALLING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100363 PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
Igor Grinberg12882092010-06-13 11:31:48 +0300364
365 return 0;
366}
367
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200368static struct irq_chip pxa_ext_wakeup_chip = {
369 .name = "WAKEUP",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100370 .irq_ack = pxa_ack_ext_wakeup,
371 .irq_mask = pxa_mask_ext_wakeup,
372 .irq_unmask = pxa_unmask_ext_wakeup,
373 .irq_set_type = pxa_set_ext_wakeup_type,
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200374};
375
Haojian Zhuang157d2642011-10-17 20:37:52 +0800376static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
377 unsigned int))
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200378{
379 int irq;
380
381 for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100382 irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
383 handle_edge_irq);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200384 set_irq_flags(irq, IRQF_VALID);
385 }
386
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100387 pxa_ext_wakeup_chip.irq_set_wake = fn;
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200388}
389
Daniel Mack089d0362012-07-22 19:50:22 +0200390static void __init __pxa3xx_init_irq(void)
eric miao2c8086a2007-09-11 19:13:17 -0700391{
392 /* enable CP6 access */
393 u32 value;
394 __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
395 value |= (1 << 6);
396 __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
397
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200398 pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
eric miao2c8086a2007-09-11 19:13:17 -0700399}
400
Daniel Mack089d0362012-07-22 19:50:22 +0200401void __init pxa3xx_init_irq(void)
402{
403 __pxa3xx_init_irq();
404 pxa_init_irq(56, pxa3xx_set_wake);
405}
406
Haojian Zhuange6c509c2012-08-20 13:46:51 +0800407#ifdef CONFIG_OF
Daniel Mack089d0362012-07-22 19:50:22 +0200408void __init pxa3xx_dt_init_irq(void)
409{
410 __pxa3xx_init_irq();
411 pxa_dt_irq_init(pxa3xx_set_wake);
412}
Haojian Zhuange6c509c2012-08-20 13:46:51 +0800413#endif /* CONFIG_OF */
Daniel Mack089d0362012-07-22 19:50:22 +0200414
Marek Vasut851982c2010-10-11 02:20:19 +0200415static struct map_desc pxa3xx_io_desc[] __initdata = {
416 { /* Mem Ctl */
Arnd Bergmann97b09da2011-10-01 22:03:45 +0200417 .virtual = (unsigned long)SMEMC_VIRT,
Marek Vasutad68bb92010-11-03 16:29:35 +0100418 .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
Laurent Pinchart0e329862014-07-11 13:00:36 +0200419 .length = SMEMC_SIZE,
Marek Vasut851982c2010-10-11 02:20:19 +0200420 .type = MT_DEVICE
421 }
422};
423
424void __init pxa3xx_map_io(void)
425{
426 pxa_map_io();
427 iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
428 pxa3xx_get_clk_frequency_khz(1);
429}
430
eric miao2c8086a2007-09-11 19:13:17 -0700431/*
432 * device registration specific to PXA3xx.
433 */
434
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100435void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
436{
Eric Miao14758222008-11-28 15:24:12 +0800437 pxa_register_device(&pxa3xx_device_i2c_power, info);
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100438}
439
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800440static struct pxa_gpio_platform_data pxa3xx_gpio_pdata = {
441 .irq_base = PXA_GPIO_TO_IRQ(0),
442};
443
eric miao2c8086a2007-09-11 19:13:17 -0700444static struct platform_device *devices[] __initdata = {
Robert Jarzmik94c35a62009-04-21 19:19:36 +0200445 &pxa27x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800446 &pxa_device_pmu,
eric miao2c8086a2007-09-11 19:13:17 -0700447 &pxa_device_i2s,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000448 &pxa_device_asoc_ssp1,
449 &pxa_device_asoc_ssp2,
450 &pxa_device_asoc_ssp3,
451 &pxa_device_asoc_ssp4,
452 &pxa_device_asoc_platform,
Robert Jarzmik72493142008-11-13 23:50:56 +0100453 &sa1100_device_rtc,
eric miao2c8086a2007-09-11 19:13:17 -0700454 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800455 &pxa27x_device_ssp1,
456 &pxa27x_device_ssp2,
457 &pxa27x_device_ssp3,
458 &pxa3xx_device_ssp4,
eric miao75540c12008-04-13 21:44:04 +0100459 &pxa27x_device_pwm0,
460 &pxa27x_device_pwm1,
eric miao2c8086a2007-09-11 19:13:17 -0700461};
462
463static int __init pxa3xx_init(void)
464{
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200465 int ret = 0;
eric miao2c8086a2007-09-11 19:13:17 -0700466
467 if (cpu_is_pxa3xx()) {
Eric Miao04fef222008-07-29 14:26:00 +0800468
469 reset_status = ARSR;
470
Dmitry Krivoschekov86260f92008-02-08 15:02:03 +0100471 /*
472 * clear RDH bit every time after reset
473 *
474 * Note: the last 3 bits DxS are write-1-to-clear so carefully
475 * preserve them here in case they will be referenced later
476 */
477 ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
478
Russell King0a0300d2010-01-12 12:28:00 +0000479 clkdev_add_table(pxa3xx_clkregs, ARRAY_SIZE(pxa3xx_clkregs));
eric miao2c8086a2007-09-11 19:13:17 -0700480
Eric Miaofef1f992009-01-02 16:26:33 +0800481 if ((ret = pxa_init_dma(IRQ_DMA, 32)))
eric miao2c8086a2007-09-11 19:13:17 -0700482 return ret;
483
Russell King7b5dea12008-01-07 22:18:30 +0000484 pxa3xx_init_pm();
485
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200486 register_syscore_ops(&pxa_irq_syscore_ops);
487 register_syscore_ops(&pxa3xx_mfp_syscore_ops);
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200488 register_syscore_ops(&pxa3xx_clock_syscore_ops);
eric miaoc01655042008-01-28 23:00:02 +0000489
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800490 if (of_have_populated_dt())
491 return 0;
492
493 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
494 if (ret)
495 return ret;
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800496 if (cpu_is_pxa300() || cpu_is_pxa310() || cpu_is_pxa320()) {
497 platform_device_add_data(&pxa3xx_device_gpio,
498 &pxa3xx_gpio_pdata,
499 sizeof(pxa3xx_gpio_pdata));
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800500 ret = platform_device_register(&pxa3xx_device_gpio);
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800501 }
eric miao2c8086a2007-09-11 19:13:17 -0700502 }
eric miaoc01655042008-01-28 23:00:02 +0000503
504 return ret;
eric miao2c8086a2007-09-11 19:13:17 -0700505}
506
Russell King1c104e02008-04-19 10:59:24 +0100507postcore_initcall(pxa3xx_init);