blob: 1f915a5ce9ba836fa7c5ef60352d85096571641d [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
Christian Königa9f87f62017-03-30 14:03:59 +020035#include <linux/rbtree.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040036#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010037#include <linux/dma-fence.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040038
Masahiro Yamada248a1d62017-04-24 13:50:21 +090039#include <drm/ttm/ttm_bo_api.h>
40#include <drm/ttm/ttm_bo_driver.h>
41#include <drm/ttm/ttm_placement.h>
42#include <drm/ttm/ttm_module.h>
43#include <drm/ttm/ttm_execbuf_util.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040044
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
Andres Rodriguez78c16832017-02-02 00:38:22 -050049#include <kgd_kfd_interface.h>
50
yanyang15fc3aee2015-05-22 14:39:35 -040051#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040052#include "amdgpu_mode.h"
53#include "amdgpu_ih.h"
54#include "amdgpu_irq.h"
55#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080056#include "amdgpu_ttm.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050057#include "amdgpu_psp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040058#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020059#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020060#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020061#include "amdgpu_vm.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050062#include "amd_powerplay.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040063#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040064#include "amdgpu_acp.h"
Leo Liu4df654d2017-01-02 10:07:33 -050065#include "amdgpu_uvd.h"
Leo Liu5e568172017-01-10 11:02:58 -050066#include "amdgpu_vce.h"
Leo Liu95aa13f2017-05-11 16:27:33 -040067#include "amdgpu_vcn.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040068
Alex Deucherb80d8472015-08-16 22:55:02 -040069#include "gpu_scheduler.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080070#include "amdgpu_virt.h"
Christian König3490bdb2017-07-06 22:02:41 +020071#include "amdgpu_gart.h"
Alex Deucherb80d8472015-08-16 22:55:02 -040072
Alex Deucher97b2e202015-04-20 16:51:00 -040073/*
74 * Modules parameters.
75 */
76extern int amdgpu_modeset;
77extern int amdgpu_vram_limit;
John Brooks218b5dc2017-06-27 22:33:17 -040078extern int amdgpu_vis_vram_limit;
Christian Königf9321cc2017-07-07 13:44:05 +020079extern unsigned amdgpu_gart_size;
Christian König36d38372017-07-07 13:17:45 +020080extern int amdgpu_gtt_size;
Marek Olšák95844d22016-08-17 23:49:27 +020081extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040082extern int amdgpu_benchmarking;
83extern int amdgpu_testing;
84extern int amdgpu_audio;
85extern int amdgpu_disp_priority;
86extern int amdgpu_hw_i2c;
87extern int amdgpu_pcie_gen2;
88extern int amdgpu_msi;
89extern int amdgpu_lockup_timeout;
90extern int amdgpu_dpm;
Huang Ruie635ee02016-11-01 15:35:38 +080091extern int amdgpu_fw_load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -040092extern int amdgpu_aspm;
93extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040094extern unsigned amdgpu_ip_block_mask;
95extern int amdgpu_bapm;
96extern int amdgpu_deep_color;
97extern int amdgpu_vm_size;
98extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020099extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +0200100extern int amdgpu_vm_debug;
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400101extern int amdgpu_vm_update_mode;
Jammy Zhou1333f722015-07-30 16:36:58 +0800102extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +0800103extern int amdgpu_sched_hw_submission;
Rex Zhu3ca67302016-11-02 13:38:37 +0800104extern int amdgpu_no_evict;
105extern int amdgpu_direct_gma_size;
Alex Deuchercd474ba2016-02-04 10:21:23 -0500106extern unsigned amdgpu_pcie_gen_cap;
107extern unsigned amdgpu_pcie_lane_cap;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200108extern unsigned amdgpu_cg_mask;
109extern unsigned amdgpu_pg_mask;
Felix Kuehlinga6673862016-07-15 18:37:05 -0400110extern unsigned amdgpu_sdma_phase_quantum;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200111extern char *amdgpu_disable_cu;
Emily Deng9accf2f2016-08-10 16:01:25 +0800112extern char *amdgpu_virtual_display;
Rex Zhu5141e9d2016-09-06 16:34:37 +0800113extern unsigned amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200114extern int amdgpu_vram_page_split;
Alex Deucherbce23e02017-03-28 12:52:08 -0400115extern int amdgpu_ngg;
116extern int amdgpu_prim_buf_per_se;
117extern int amdgpu_pos_buf_per_se;
118extern int amdgpu_cntl_sb_buf_per_se;
119extern int amdgpu_param_buf_per_se;
Monk Liu65781c72017-05-11 13:36:44 +0800120extern int amdgpu_job_hang_limit;
Hawking Zhange8835e02017-05-26 14:40:36 +0800121extern int amdgpu_lbpw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400122
Felix Kuehling6dd13092017-06-05 18:53:55 +0900123#ifdef CONFIG_DRM_AMDGPU_SI
124extern int amdgpu_si_support;
125#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900126#ifdef CONFIG_DRM_AMDGPU_CIK
127extern int amdgpu_cik_support;
128#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400129
Chunming Zhou55ed8caf2017-04-21 16:40:00 +0800130#define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
Chunming Zhou4b559c92015-07-21 15:53:04 +0800131#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400132#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
133#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
134/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
135#define AMDGPU_IB_POOL_SIZE 16
136#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
137#define AMDGPUFB_CONN_LIMIT 4
Alex Deuchera5bde2f2016-09-23 16:23:41 -0400138#define AMDGPU_BIOS_NUM_SCRATCH 16
Alex Deucher97b2e202015-04-20 16:51:00 -0400139
Jammy Zhou36f523a2015-09-01 12:54:27 +0800140/* max number of IP instances */
141#define AMDGPU_MAX_SDMA_INSTANCES 2
142
Alex Deucher97b2e202015-04-20 16:51:00 -0400143/* hard reset data */
144#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
145
146/* reset flags */
147#define AMDGPU_RESET_GFX (1 << 0)
148#define AMDGPU_RESET_COMPUTE (1 << 1)
149#define AMDGPU_RESET_DMA (1 << 2)
150#define AMDGPU_RESET_CP (1 << 3)
151#define AMDGPU_RESET_GRBM (1 << 4)
152#define AMDGPU_RESET_DMA1 (1 << 5)
153#define AMDGPU_RESET_RLC (1 << 6)
154#define AMDGPU_RESET_SEM (1 << 7)
155#define AMDGPU_RESET_IH (1 << 8)
156#define AMDGPU_RESET_VMC (1 << 9)
157#define AMDGPU_RESET_MC (1 << 10)
158#define AMDGPU_RESET_DISPLAY (1 << 11)
159#define AMDGPU_RESET_UVD (1 << 12)
160#define AMDGPU_RESET_VCE (1 << 13)
161#define AMDGPU_RESET_VCE1 (1 << 14)
162
Alex Deucher97b2e202015-04-20 16:51:00 -0400163/* GFX current status */
164#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
165#define AMDGPU_GFX_SAFE_MODE 0x00000001L
166#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
167#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
168#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
169
170/* max cursor sizes (in pixels) */
171#define CIK_CURSOR_WIDTH 128
172#define CIK_CURSOR_HEIGHT 128
173
174struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400175struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400176struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800177struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400178struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400179struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400180
181enum amdgpu_cp_irq {
182 AMDGPU_CP_IRQ_GFX_EOP = 0,
183 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
184 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
185 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
186 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
187 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
188 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
189 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
190 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
191
192 AMDGPU_CP_IRQ_LAST
193};
194
195enum amdgpu_sdma_irq {
196 AMDGPU_SDMA_IRQ_TRAP0 = 0,
197 AMDGPU_SDMA_IRQ_TRAP1,
198
199 AMDGPU_SDMA_IRQ_LAST
200};
201
202enum amdgpu_thermal_irq {
203 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
204 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
205
206 AMDGPU_THERMAL_IRQ_LAST
207};
208
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800209enum amdgpu_kiq_irq {
210 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
211 AMDGPU_CP_KIQ_IRQ_LAST
212};
213
Alex Deucher97b2e202015-04-20 16:51:00 -0400214int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400215 enum amd_ip_block_type block_type,
216 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400217int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400218 enum amd_ip_block_type block_type,
219 enum amd_powergating_state state);
Huang Rui6cb2d4e2017-01-05 18:44:41 +0800220void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400221int amdgpu_wait_for_idle(struct amdgpu_device *adev,
222 enum amd_ip_block_type block_type);
223bool amdgpu_is_idle(struct amdgpu_device *adev,
224 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400225
Alex Deuchera1255102016-10-13 17:41:13 -0400226#define AMDGPU_MAX_IP_NUM 16
227
228struct amdgpu_ip_block_status {
229 bool valid;
230 bool sw;
231 bool hw;
232 bool late_initialized;
233 bool hang;
234};
235
Alex Deucher97b2e202015-04-20 16:51:00 -0400236struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400237 const enum amd_ip_block_type type;
238 const u32 major;
239 const u32 minor;
240 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400241 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400242};
243
Alex Deuchera1255102016-10-13 17:41:13 -0400244struct amdgpu_ip_block {
245 struct amdgpu_ip_block_status status;
246 const struct amdgpu_ip_block_version *version;
247};
248
Alex Deucher97b2e202015-04-20 16:51:00 -0400249int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400250 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400251 u32 major, u32 minor);
252
Alex Deuchera1255102016-10-13 17:41:13 -0400253struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
254 enum amd_ip_block_type type);
255
256int amdgpu_ip_block_add(struct amdgpu_device *adev,
257 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400258
259/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
260struct amdgpu_buffer_funcs {
261 /* maximum bytes in a single operation */
262 uint32_t copy_max_bytes;
263
264 /* number of dw to reserve per operation */
265 unsigned copy_num_dw;
266
267 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800268 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400269 /* src addr in bytes */
270 uint64_t src_offset,
271 /* dst addr in bytes */
272 uint64_t dst_offset,
273 /* number of byte to transfer */
274 uint32_t byte_count);
275
276 /* maximum bytes in a single operation */
277 uint32_t fill_max_bytes;
278
279 /* number of dw to reserve per operation */
280 unsigned fill_num_dw;
281
282 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800283 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400284 /* value to write to memory */
285 uint32_t src_data,
286 /* dst addr in bytes */
287 uint64_t dst_offset,
288 /* number of byte to fill */
289 uint32_t byte_count);
290};
291
292/* provided by hw blocks that can write ptes, e.g., sdma */
293struct amdgpu_vm_pte_funcs {
294 /* copy pte entries from GART */
295 void (*copy_pte)(struct amdgpu_ib *ib,
296 uint64_t pe, uint64_t src,
297 unsigned count);
298 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200299 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
300 uint64_t value, unsigned count,
301 uint32_t incr);
Alex Deucher97b2e202015-04-20 16:51:00 -0400302 /* for linear pte/pde updates without addr mapping */
303 void (*set_pte_pde)(struct amdgpu_ib *ib,
304 uint64_t pe,
305 uint64_t addr, unsigned count,
Chunming Zhou6b777602016-09-21 16:19:19 +0800306 uint32_t incr, uint64_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400307};
308
309/* provided by the gmc block */
310struct amdgpu_gart_funcs {
311 /* flush the vm tlb via mmio */
312 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
313 uint32_t vmid);
314 /* write pte/pde updates using the cpu */
315 int (*set_pte_pde)(struct amdgpu_device *adev,
316 void *cpu_pt_addr, /* cpu addr of page table */
317 uint32_t gpu_page_idx, /* pte/pde to update */
318 uint64_t addr, /* addr to write into pte/pde */
Chunming Zhou6b777602016-09-21 16:19:19 +0800319 uint64_t flags); /* access flags */
Christian König284710f2017-01-30 11:09:31 +0100320 /* enable/disable PRT support */
321 void (*set_prt)(struct amdgpu_device *adev, bool enable);
Alex Xie54635452017-02-14 12:22:57 -0500322 /* set pte flags based per asic */
323 uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
324 uint32_t flags);
Christian Königb1166322017-05-12 15:39:39 +0200325 /* get the pde for a given mc addr */
326 u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
Christian König03f89fe2017-04-04 16:07:45 +0200327 uint32_t (*get_invalidate_req)(unsigned int vm_id);
Alex Xiee60f8db2017-03-09 11:36:26 -0500328};
329
Alex Deucher97b2e202015-04-20 16:51:00 -0400330/* provided by the ih block */
331struct amdgpu_ih_funcs {
332 /* ring read/write ptr handling, called from interrupt context */
333 u32 (*get_wptr)(struct amdgpu_device *adev);
334 void (*decode_iv)(struct amdgpu_device *adev,
335 struct amdgpu_iv_entry *entry);
336 void (*set_rptr)(struct amdgpu_device *adev);
337};
338
Alex Deucher97b2e202015-04-20 16:51:00 -0400339/*
340 * BIOS.
341 */
342bool amdgpu_get_bios(struct amdgpu_device *adev);
343bool amdgpu_read_bios(struct amdgpu_device *adev);
344
345/*
346 * Dummy page
347 */
348struct amdgpu_dummy_page {
349 struct page *page;
350 dma_addr_t addr;
351};
352int amdgpu_dummy_page_init(struct amdgpu_device *adev);
353void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
354
355
356/*
357 * Clocks
358 */
359
360#define AMDGPU_MAX_PPLL 3
361
362struct amdgpu_clock {
363 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
364 struct amdgpu_pll spll;
365 struct amdgpu_pll mpll;
366 /* 10 Khz units */
367 uint32_t default_mclk;
368 uint32_t default_sclk;
369 uint32_t default_dispclk;
370 uint32_t current_dispclk;
371 uint32_t dp_extclk;
372 uint32_t max_pixel_clock;
373};
374
375/*
Christian König9124a392017-07-21 00:16:21 +0200376 * GEM.
Alex Deucher97b2e202015-04-20 16:51:00 -0400377 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400378
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800379#define AMDGPU_GEM_DOMAIN_MAX 0x3
Alex Deucher97b2e202015-04-20 16:51:00 -0400380#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
381
382void amdgpu_gem_object_free(struct drm_gem_object *obj);
383int amdgpu_gem_object_open(struct drm_gem_object *obj,
384 struct drm_file *file_priv);
385void amdgpu_gem_object_close(struct drm_gem_object *obj,
386 struct drm_file *file_priv);
387unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
388struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200389struct drm_gem_object *
390amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
391 struct dma_buf_attachment *attach,
392 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400393struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
394 struct drm_gem_object *gobj,
395 int flags);
396int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
397void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
398struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
399void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
400void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
401int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
402
403/* sub-allocation manager, it has to be protected by another lock.
404 * By conception this is an helper for other part of the driver
405 * like the indirect buffer or semaphore, which both have their
406 * locking.
407 *
408 * Principe is simple, we keep a list of sub allocation in offset
409 * order (first entry has offset == 0, last entry has the highest
410 * offset).
411 *
412 * When allocating new object we first check if there is room at
413 * the end total_size - (last_object_offset + last_object_size) >=
414 * alloc_size. If so we allocate new object there.
415 *
416 * When there is not enough room at the end, we start waiting for
417 * each sub object until we reach object_offset+object_size >=
418 * alloc_size, this object then become the sub object we return.
419 *
420 * Alignment can't be bigger than page size.
421 *
422 * Hole are not considered for allocation to keep things simple.
423 * Assumption is that there won't be hole (all object on same
424 * alignment).
425 */
Christian König6ba60b82016-03-11 14:50:08 +0100426
427#define AMDGPU_SA_NUM_FENCE_LISTS 32
428
Alex Deucher97b2e202015-04-20 16:51:00 -0400429struct amdgpu_sa_manager {
430 wait_queue_head_t wq;
431 struct amdgpu_bo *bo;
432 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100433 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400434 struct list_head olist;
435 unsigned size;
436 uint64_t gpu_addr;
437 void *cpu_ptr;
438 uint32_t domain;
439 uint32_t align;
440};
441
Alex Deucher97b2e202015-04-20 16:51:00 -0400442/* sub-allocation buffer */
443struct amdgpu_sa_bo {
444 struct list_head olist;
445 struct list_head flist;
446 struct amdgpu_sa_manager *manager;
447 unsigned soffset;
448 unsigned eoffset;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100449 struct dma_fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400450};
451
452/*
453 * GEM objects.
454 */
Christian König418aa0c2016-02-15 16:59:57 +0100455void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400456int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
457 int alignment, u32 initial_domain,
458 u64 flags, bool kernel,
459 struct drm_gem_object **obj);
460
461int amdgpu_mode_dumb_create(struct drm_file *file_priv,
462 struct drm_device *dev,
463 struct drm_mode_create_dumb *args);
464int amdgpu_mode_dumb_mmap(struct drm_file *filp,
465 struct drm_device *dev,
466 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800467int amdgpu_fence_slab_init(void);
468void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400469
470/*
Alex Xiee60f8db2017-03-09 11:36:26 -0500471 * VMHUB structures, functions & helpers
472 */
473struct amdgpu_vmhub {
474 uint32_t ctx0_ptb_addr_lo32;
475 uint32_t ctx0_ptb_addr_hi32;
476 uint32_t vm_inv_eng0_req;
477 uint32_t vm_inv_eng0_ack;
478 uint32_t vm_context0_cntl;
479 uint32_t vm_l2_pro_fault_status;
480 uint32_t vm_l2_pro_fault_cntl;
Alex Xiee60f8db2017-03-09 11:36:26 -0500481};
482
483/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400484 * GPU MC structures, functions & helpers
485 */
486struct amdgpu_mc {
487 resource_size_t aper_size;
488 resource_size_t aper_base;
489 resource_size_t agp_base;
490 /* for some chips with <= 32MB we need to lie
491 * about vram size near mc fb location */
492 u64 mc_vram_size;
493 u64 visible_vram_size;
Christian König6f02a692017-07-07 11:56:59 +0200494 u64 gart_size;
495 u64 gart_start;
496 u64 gart_end;
Alex Deucher97b2e202015-04-20 16:51:00 -0400497 u64 vram_start;
498 u64 vram_end;
499 unsigned vram_width;
500 u64 real_vram_size;
501 int vram_mtrr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400502 u64 mc_mask;
503 const struct firmware *fw; /* MC firmware */
504 uint32_t fw_version;
505 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800506 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800507 uint32_t srbm_soft_reset;
Christian Königf7c35ab2017-01-27 11:56:05 +0100508 bool prt_warning;
Huang Rui916910a2017-05-31 10:35:42 +0800509 uint64_t stolen_size;
Junwei Zhang8fe73322016-03-10 14:20:39 +0800510 /* apertures */
511 u64 shared_aperture_start;
512 u64 shared_aperture_end;
513 u64 private_aperture_start;
514 u64 private_aperture_end;
Alex Xiee60f8db2017-03-09 11:36:26 -0500515 /* protects concurrent invalidation */
516 spinlock_t invalidate_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400517};
518
519/*
520 * GPU doorbell structures, functions & helpers
521 */
522typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
523{
524 AMDGPU_DOORBELL_KIQ = 0x000,
525 AMDGPU_DOORBELL_HIQ = 0x001,
526 AMDGPU_DOORBELL_DIQ = 0x002,
527 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
528 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
529 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
530 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
531 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
532 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
533 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
534 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
535 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
536 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
537 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
538 AMDGPU_DOORBELL_IH = 0x1E8,
539 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
540 AMDGPU_DOORBELL_INVALID = 0xFFFF
541} AMDGPU_DOORBELL_ASSIGNMENT;
542
543struct amdgpu_doorbell {
544 /* doorbell mmio */
545 resource_size_t base;
546 resource_size_t size;
547 u32 __iomem *ptr;
548 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
549};
550
Ken Wang39807b92016-03-18 15:41:42 +0800551/*
552 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
553 */
554typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
555{
556 /*
557 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
558 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
559 * Compute related doorbells are allocated from 0x00 to 0x8a
560 */
561
562
563 /* kernel scheduling */
564 AMDGPU_DOORBELL64_KIQ = 0x00,
565
566 /* HSA interface queue and debug queue */
567 AMDGPU_DOORBELL64_HIQ = 0x01,
568 AMDGPU_DOORBELL64_DIQ = 0x02,
569
570 /* Compute engines */
571 AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
572 AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
573 AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
574 AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
575 AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
576 AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
577 AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
578 AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
579
580 /* User queue doorbell range (128 doorbells) */
581 AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
582 AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
583
584 /* Graphics engine */
585 AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
586
587 /*
588 * Other graphics doorbells can be allocated here: from 0x8c to 0xef
589 * Graphics voltage island aperture 1
590 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
591 */
592
593 /* sDMA engines */
594 AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
595 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
596 AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
597 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
598
599 /* Interrupt handler */
600 AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
601 AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
602 AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
603
Monk Liue6b3ecb2016-12-30 16:18:56 +0800604 /* VCN engine use 32 bits doorbell */
605 AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
606 AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
607 AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
608 AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
609
610 /* overlap the doorbell assignment with VCN as they are mutually exclusive
611 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
612 */
Frank Min4ed11d72017-06-12 10:57:43 +0800613 AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
614 AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
615 AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
616 AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
Monk Liue6b3ecb2016-12-30 16:18:56 +0800617
Frank Min4ed11d72017-06-12 10:57:43 +0800618 AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
619 AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
620 AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
621 AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
Ken Wang39807b92016-03-18 15:41:42 +0800622
623 AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
624 AMDGPU_DOORBELL64_INVALID = 0xFFFF
625} AMDGPU_DOORBELL64_ASSIGNMENT;
626
627
Alex Deucher97b2e202015-04-20 16:51:00 -0400628void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
629 phys_addr_t *aperture_base,
630 size_t *aperture_size,
631 size_t *start_offset);
632
633/*
634 * IRQS.
635 */
636
637struct amdgpu_flip_work {
Michel Dänzer325cbba2016-08-04 12:39:37 +0900638 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400639 struct work_struct unpin_work;
640 struct amdgpu_device *adev;
641 int crtc_id;
Michel Dänzer325cbba2016-08-04 12:39:37 +0900642 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400643 uint64_t base;
644 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200645 struct amdgpu_bo *old_abo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100646 struct dma_fence *excl;
Christian König1ffd2652015-08-11 17:29:52 +0200647 unsigned shared_count;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100648 struct dma_fence **shared;
649 struct dma_fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400650 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400651};
652
653
654/*
655 * CP & rings.
656 */
657
658struct amdgpu_ib {
659 struct amdgpu_sa_bo *sa_bo;
660 uint32_t length_dw;
661 uint64_t gpu_addr;
662 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800663 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400664};
665
Nils Wallménius62250a92016-04-10 16:30:00 +0200666extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800667
Christian König50838c82016-02-03 13:44:52 +0100668int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800669 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100670int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
671 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800672
Christian Königa5fb4ec2016-06-29 15:10:31 +0200673void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100674void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100675int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100676 struct amd_sched_entity *entity, void *owner,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100677 struct dma_fence **f);
Christian König8b4fb002015-11-15 16:04:16 +0100678
Alex Deucher97b2e202015-04-20 16:51:00 -0400679/*
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500680 * Queue manager
681 */
682struct amdgpu_queue_mapper {
683 int hw_ip;
684 struct mutex lock;
685 /* protected by lock */
686 struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
687};
688
689struct amdgpu_queue_mgr {
690 struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
691};
692
693int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
694 struct amdgpu_queue_mgr *mgr);
695int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
696 struct amdgpu_queue_mgr *mgr);
697int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
698 struct amdgpu_queue_mgr *mgr,
699 int hw_ip, int instance, int ring,
700 struct amdgpu_ring **out_ring);
701
702/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400703 * context related structures
704 */
705
Christian König21c16bf2015-07-07 17:24:49 +0200706struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200707 uint64_t sequence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100708 struct dma_fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200709 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200710};
711
Alex Deucher97b2e202015-04-20 16:51:00 -0400712struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400713 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800714 struct amdgpu_device *adev;
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500715 struct amdgpu_queue_mgr queue_mgr;
Alex Deucher0b492a42015-08-16 22:48:26 -0400716 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200717 spinlock_t ring_lock;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100718 struct dma_fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200719 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Monk Liu753ad492016-08-26 13:28:28 +0800720 bool preamble_presented;
Alex Deucher97b2e202015-04-20 16:51:00 -0400721};
722
723struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400724 struct amdgpu_device *adev;
725 struct mutex lock;
726 /* protected by lock */
727 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400728};
729
Alex Deucher0b492a42015-08-16 22:48:26 -0400730struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
731int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
732
Christian König21c16bf2015-07-07 17:24:49 +0200733uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100734 struct dma_fence *fence);
735struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
Christian König21c16bf2015-07-07 17:24:49 +0200736 struct amdgpu_ring *ring, uint64_t seq);
737
Alex Deucher0b492a42015-08-16 22:48:26 -0400738int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
739 struct drm_file *filp);
740
Christian Königefd4ccb2015-08-04 16:20:31 +0200741void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
742void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400743
Alex Deucher97b2e202015-04-20 16:51:00 -0400744/*
745 * file private structure
746 */
747
748struct amdgpu_fpriv {
749 struct amdgpu_vm vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800750 struct amdgpu_bo_va *prt_va;
Christian König0f4b3c62017-07-31 15:32:40 +0200751 struct amdgpu_bo_va *csa_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400752 struct mutex bo_list_lock;
753 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400754 struct amdgpu_ctx_mgr ctx_mgr;
Chunming Zhouf1892132017-05-15 16:48:27 +0800755 u32 vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400756};
757
758/*
759 * residency list
760 */
Christian König9124a392017-07-21 00:16:21 +0200761struct amdgpu_bo_list_entry {
762 struct amdgpu_bo *robj;
763 struct ttm_validate_buffer tv;
764 struct amdgpu_bo_va *bo_va;
765 uint32_t priority;
766 struct page **user_pages;
767 int user_invalidated;
768};
Alex Deucher97b2e202015-04-20 16:51:00 -0400769
770struct amdgpu_bo_list {
771 struct mutex lock;
Alex Xie5ac55622017-06-16 09:07:29 -0400772 struct rcu_head rhead;
773 struct kref refcount;
Alex Deucher97b2e202015-04-20 16:51:00 -0400774 struct amdgpu_bo *gds_obj;
775 struct amdgpu_bo *gws_obj;
776 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100777 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400778 unsigned num_entries;
779 struct amdgpu_bo_list_entry *array;
780};
781
782struct amdgpu_bo_list *
783amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100784void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
785 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400786void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
787void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
788
789/*
790 * GFX stuff
791 */
792#include "clearstate_defs.h"
793
Alex Deucher79e54122016-04-08 15:45:13 -0400794struct amdgpu_rlc_funcs {
795 void (*enter_safe_mode)(struct amdgpu_device *adev);
796 void (*exit_safe_mode)(struct amdgpu_device *adev);
797};
798
Alex Deucher97b2e202015-04-20 16:51:00 -0400799struct amdgpu_rlc {
800 /* for power gating */
801 struct amdgpu_bo *save_restore_obj;
802 uint64_t save_restore_gpu_addr;
803 volatile uint32_t *sr_ptr;
804 const u32 *reg_list;
805 u32 reg_list_size;
806 /* for clear state */
807 struct amdgpu_bo *clear_state_obj;
808 uint64_t clear_state_gpu_addr;
809 volatile uint32_t *cs_ptr;
810 const struct cs_section_def *cs_data;
811 u32 clear_state_size;
812 /* for cp tables */
813 struct amdgpu_bo *cp_table_obj;
814 uint64_t cp_table_gpu_addr;
815 volatile uint32_t *cp_table_ptr;
816 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400817
818 /* safe mode for updating CG/PG state */
819 bool in_safe_mode;
820 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400821
822 /* for firmware data */
823 u32 save_and_restore_offset;
824 u32 clear_state_descriptor_offset;
825 u32 avail_scratch_ram_locations;
826 u32 reg_restore_list_size;
827 u32 reg_list_format_start;
828 u32 reg_list_format_separate_start;
829 u32 starting_offsets_start;
830 u32 reg_list_format_size_bytes;
831 u32 reg_list_size_bytes;
832
833 u32 *register_list_format;
834 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400835};
836
Andres Rodriguez78c16832017-02-02 00:38:22 -0500837#define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
838
Alex Deucher97b2e202015-04-20 16:51:00 -0400839struct amdgpu_mec {
840 struct amdgpu_bo *hpd_eop_obj;
841 u64 hpd_eop_gpu_addr;
Ken Wangb1023572017-03-03 17:59:39 -0500842 struct amdgpu_bo *mec_fw_obj;
843 u64 mec_fw_gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400844 u32 num_mec;
Andres Rodriguez42794b22017-02-01 19:08:23 -0500845 u32 num_pipe_per_mec;
846 u32 num_queue_per_pipe;
Xiangliang Yu59a82d72017-02-17 16:03:10 +0800847 void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
Andres Rodriguez78c16832017-02-02 00:38:22 -0500848
849 /* These are the resources for which amdgpu takes ownership */
850 DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucher97b2e202015-04-20 16:51:00 -0400851};
852
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800853struct amdgpu_kiq {
854 u64 eop_gpu_addr;
855 struct amdgpu_bo *eop_obj;
Shaoyun Liucdf6adb2017-04-28 17:18:26 -0400856 struct mutex ring_mutex;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800857 struct amdgpu_ring ring;
858 struct amdgpu_irq_src irq;
859};
860
Alex Deucher97b2e202015-04-20 16:51:00 -0400861/*
862 * GPU scratch registers structures, functions & helpers
863 */
864struct amdgpu_scratch {
865 unsigned num_reg;
866 uint32_t reg_base;
Nils Wallménius50261152017-01-16 21:56:48 +0100867 uint32_t free_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -0400868};
869
870/*
871 * GFX configurations
872 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400873#define AMDGPU_GFX_MAX_SE 4
874#define AMDGPU_GFX_MAX_SH_PER_SE 2
875
876struct amdgpu_rb_config {
877 uint32_t rb_backend_disable;
878 uint32_t user_rb_backend_disable;
879 uint32_t raster_config;
880 uint32_t raster_config_1;
881};
882
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500883struct gb_addr_config {
884 uint16_t pipe_interleave_size;
885 uint8_t num_pipes;
886 uint8_t max_compress_frags;
887 uint8_t num_banks;
888 uint8_t num_se;
889 uint8_t num_rb_per_se;
890};
891
Junwei Zhangea323f82017-02-21 10:32:37 +0800892struct amdgpu_gfx_config {
Alex Deucher97b2e202015-04-20 16:51:00 -0400893 unsigned max_shader_engines;
894 unsigned max_tile_pipes;
895 unsigned max_cu_per_sh;
896 unsigned max_sh_per_se;
897 unsigned max_backends_per_se;
898 unsigned max_texture_channel_caches;
899 unsigned max_gprs;
900 unsigned max_gs_threads;
901 unsigned max_hw_contexts;
902 unsigned sc_prim_fifo_size_frontend;
903 unsigned sc_prim_fifo_size_backend;
904 unsigned sc_hiz_tile_fifo_size;
905 unsigned sc_earlyz_tile_fifo_size;
906
907 unsigned num_tile_pipes;
908 unsigned backend_enable_mask;
909 unsigned mem_max_burst_length_bytes;
910 unsigned mem_row_size_in_kb;
911 unsigned shader_engine_tile_size;
912 unsigned num_gpus;
913 unsigned multi_gpu_tile_size;
914 unsigned mc_arb_ramcfg;
915 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -0500916 unsigned num_rbs;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800917 unsigned gs_vgt_table_depth;
918 unsigned gs_prim_buffer_depth;
Alex Deucher97b2e202015-04-20 16:51:00 -0400919
920 uint32_t tile_mode_array[32];
921 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -0400922
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500923 struct gb_addr_config gb_addr_config_fields;
Alex Deuchere3fa7632016-10-10 10:56:21 -0400924 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800925
926 /* gfx configure feature */
927 uint32_t double_offchip_lds_buf;
Alex Deucher97b2e202015-04-20 16:51:00 -0400928};
929
Alex Deucher7dae69a2016-05-03 16:25:53 -0400930struct amdgpu_cu_info {
Hawking Zhang51fd0372017-06-09 22:30:52 +0800931 uint32_t max_waves_per_simd;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800932 uint32_t wave_front_size;
Hawking Zhang51fd0372017-06-09 22:30:52 +0800933 uint32_t max_scratch_slots_per_cu;
934 uint32_t lds_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800935
936 /* total active CU number */
937 uint32_t number;
938 uint32_t ao_cu_mask;
939 uint32_t ao_cu_bitmap[4][4];
Alex Deucher7dae69a2016-05-03 16:25:53 -0400940 uint32_t bitmap[4][4];
941};
942
Alex Deucherb95e31f2016-07-07 15:01:42 -0400943struct amdgpu_gfx_funcs {
944 /* get the gpu clock counter */
945 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -0400946 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Tom St Denis472259f2016-10-14 09:49:09 -0400947 void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
Tom St Denisc5a60ce2016-12-05 11:39:19 -0500948 void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
949 void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
Alex Deucherb95e31f2016-07-07 15:01:42 -0400950};
951
Alex Deucherbce23e02017-03-28 12:52:08 -0400952struct amdgpu_ngg_buf {
953 struct amdgpu_bo *bo;
954 uint64_t gpu_addr;
955 uint32_t size;
956 uint32_t bo_size;
957};
958
959enum {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700960 NGG_PRIM = 0,
961 NGG_POS,
962 NGG_CNTL,
963 NGG_PARAM,
Alex Deucherbce23e02017-03-28 12:52:08 -0400964 NGG_BUF_MAX
965};
966
967struct amdgpu_ngg {
968 struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
969 uint32_t gds_reserve_addr;
970 uint32_t gds_reserve_size;
971 bool init;
972};
973
Alex Deucher97b2e202015-04-20 16:51:00 -0400974struct amdgpu_gfx {
975 struct mutex gpu_clock_mutex;
Junwei Zhangea323f82017-02-21 10:32:37 +0800976 struct amdgpu_gfx_config config;
Alex Deucher97b2e202015-04-20 16:51:00 -0400977 struct amdgpu_rlc rlc;
978 struct amdgpu_mec mec;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800979 struct amdgpu_kiq kiq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400980 struct amdgpu_scratch scratch;
981 const struct firmware *me_fw; /* ME firmware */
982 uint32_t me_fw_version;
983 const struct firmware *pfp_fw; /* PFP firmware */
984 uint32_t pfp_fw_version;
985 const struct firmware *ce_fw; /* CE firmware */
986 uint32_t ce_fw_version;
987 const struct firmware *rlc_fw; /* RLC firmware */
988 uint32_t rlc_fw_version;
989 const struct firmware *mec_fw; /* MEC firmware */
990 uint32_t mec_fw_version;
991 const struct firmware *mec2_fw; /* MEC2 firmware */
992 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +0800993 uint32_t me_feature_version;
994 uint32_t ce_feature_version;
995 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +0800996 uint32_t rlc_feature_version;
997 uint32_t mec_feature_version;
998 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -0400999 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1000 unsigned num_gfx_rings;
1001 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1002 unsigned num_compute_rings;
1003 struct amdgpu_irq_src eop_irq;
1004 struct amdgpu_irq_src priv_reg_irq;
1005 struct amdgpu_irq_src priv_inst_irq;
1006 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001007 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001008 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001009 unsigned ce_ram_size;
1010 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001011 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001012
1013 /* reset mask */
1014 uint32_t grbm_soft_reset;
1015 uint32_t srbm_soft_reset;
Monk Liu223049c2017-01-26 15:32:16 +08001016 bool in_reset;
David Panaritib4e40672017-03-28 12:57:31 -04001017 /* s3/s4 mask */
1018 bool in_suspend;
Alex Deucherbce23e02017-03-28 12:52:08 -04001019 /* NGG */
1020 struct amdgpu_ngg ngg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001021};
1022
Christian Königb07c60c2016-01-31 12:29:04 +01001023int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001024 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001025void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001026 struct dma_fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001027int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001028 struct amdgpu_ib *ibs, struct amdgpu_job *job,
1029 struct dma_fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001030int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1031void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1032int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001033
1034/*
1035 * CS.
1036 */
1037struct amdgpu_cs_chunk {
1038 uint32_t chunk_id;
1039 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001040 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001041};
1042
1043struct amdgpu_cs_parser {
1044 struct amdgpu_device *adev;
1045 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001046 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001047
Alex Deucher97b2e202015-04-20 16:51:00 -04001048 /* chunks */
1049 unsigned nchunks;
1050 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001051
Christian König50838c82016-02-03 13:44:52 +01001052 /* scheduler job object */
1053 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001054
Christian Königc3cca412015-12-15 14:41:33 +01001055 /* buffer objects */
1056 struct ww_acquire_ctx ticket;
1057 struct amdgpu_bo_list *bo_list;
1058 struct amdgpu_bo_list_entry vm_pd;
1059 struct list_head validated;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001060 struct dma_fence *fence;
Christian Königc3cca412015-12-15 14:41:33 +01001061 uint64_t bytes_moved_threshold;
John Brooks00f06b22017-06-27 22:33:18 -04001062 uint64_t bytes_moved_vis_threshold;
Christian Königc3cca412015-12-15 14:41:33 +01001063 uint64_t bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -04001064 uint64_t bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +02001065 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -04001066
1067 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001068 struct amdgpu_bo_list_entry uf_entry;
Dave Airlie660e8552017-03-13 22:18:15 +00001069
1070 unsigned num_post_dep_syncobjs;
1071 struct drm_syncobj **post_dep_syncobjs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001072};
1073
Monk Liu753ad492016-08-26 13:28:28 +08001074#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
1075#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
1076#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
1077
Chunming Zhoubb977d32015-08-18 15:16:40 +08001078struct amdgpu_job {
1079 struct amd_sched_job base;
1080 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001081 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001082 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001083 struct amdgpu_sync sync;
Chunming Zhoua340c7b2017-05-18 15:19:03 +08001084 struct amdgpu_sync dep_sync;
Chunming Zhoudf83d1e2017-05-09 15:50:22 +08001085 struct amdgpu_sync sched_sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001086 struct amdgpu_ib *ibs;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001087 struct dma_fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +08001088 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001089 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001090 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +08001091 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +08001092 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001093 unsigned vm_id;
1094 uint64_t vm_pd_addr;
1095 uint32_t gds_base, gds_size;
1096 uint32_t gws_base, gws_size;
1097 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001098
1099 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001100 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001101 uint64_t uf_sequence;
1102
Chunming Zhoubb977d32015-08-18 15:16:40 +08001103};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001104#define to_amdgpu_job(sched_job) \
1105 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001106
Christian König7270f832016-01-31 11:00:41 +01001107static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1108 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001109{
Christian König50838c82016-02-03 13:44:52 +01001110 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001111}
1112
Christian König7270f832016-01-31 11:00:41 +01001113static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1114 uint32_t ib_idx, int idx,
1115 uint32_t value)
1116{
Christian König50838c82016-02-03 13:44:52 +01001117 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001118}
1119
Alex Deucher97b2e202015-04-20 16:51:00 -04001120/*
1121 * Writeback
1122 */
1123#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1124
1125struct amdgpu_wb {
1126 struct amdgpu_bo *wb_obj;
1127 volatile uint32_t *wb;
1128 uint64_t gpu_addr;
1129 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1130 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1131};
1132
1133int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1134void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1135
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001136void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1137
Alex Deucher97b2e202015-04-20 16:51:00 -04001138/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001139 * SDMA
1140 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001141struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001142 /* SDMA firmware */
1143 const struct firmware *fw;
1144 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001145 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001146
1147 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001148 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001149};
1150
Alex Deucherc113ea12015-10-08 16:30:37 -04001151struct amdgpu_sdma {
1152 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001153#ifdef CONFIG_DRM_AMDGPU_SI
1154 //SI DMA has a difference trap irq number for the second engine
1155 struct amdgpu_irq_src trap_irq_1;
1156#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001157 struct amdgpu_irq_src trap_irq;
1158 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001159 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001160 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001161};
1162
Alex Deucher97b2e202015-04-20 16:51:00 -04001163/*
1164 * Firmware
1165 */
Huang Ruie635ee02016-11-01 15:35:38 +08001166enum amdgpu_firmware_load_type {
1167 AMDGPU_FW_LOAD_DIRECT = 0,
1168 AMDGPU_FW_LOAD_SMU,
1169 AMDGPU_FW_LOAD_PSP,
1170};
1171
Alex Deucher97b2e202015-04-20 16:51:00 -04001172struct amdgpu_firmware {
1173 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
Huang Ruie635ee02016-11-01 15:35:38 +08001174 enum amdgpu_firmware_load_type load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001175 struct amdgpu_bo *fw_buf;
1176 unsigned int fw_size;
Huang Rui2445b222017-03-03 16:20:35 -05001177 unsigned int max_ucodes;
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001178 /* firmwares are loaded by psp instead of smu from vega10 */
1179 const struct amdgpu_psp_funcs *funcs;
1180 struct amdgpu_bo *rbuf;
1181 struct mutex mutex;
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001182
1183 /* gpu info firmware data pointer */
1184 const struct firmware *gpu_info_fw;
Alex Deucher97b2e202015-04-20 16:51:00 -04001185};
1186
1187/*
1188 * Benchmarking
1189 */
1190void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1191
1192
1193/*
1194 * Testing
1195 */
1196void amdgpu_test_moves(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001197
1198/*
1199 * MMU Notifier
1200 */
1201#if defined(CONFIG_MMU_NOTIFIER)
1202int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1203void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1204#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001205static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001206{
1207 return -ENODEV;
1208}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001209static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001210#endif
1211
1212/*
1213 * Debugfs
1214 */
1215struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001216 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001217 unsigned num_files;
1218};
1219
1220int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001221 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001222 unsigned nfiles);
1223int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1224
1225#if defined(CONFIG_DEBUG_FS)
1226int amdgpu_debugfs_init(struct drm_minor *minor);
Alex Deucher97b2e202015-04-20 16:51:00 -04001227#endif
1228
Huang Rui50ab2532016-06-12 15:51:09 +08001229int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1230
Alex Deucher97b2e202015-04-20 16:51:00 -04001231/*
1232 * amdgpu smumgr functions
1233 */
1234struct amdgpu_smumgr_funcs {
1235 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1236 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1237 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1238};
1239
1240/*
1241 * amdgpu smumgr
1242 */
1243struct amdgpu_smumgr {
1244 struct amdgpu_bo *toc_buf;
1245 struct amdgpu_bo *smu_buf;
1246 /* asic priv smu data */
1247 void *priv;
1248 spinlock_t smu_lock;
1249 /* smumgr functions */
1250 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1251 /* ucode loading complete flag */
1252 uint32_t fw_flags;
1253};
1254
1255/*
1256 * ASIC specific register table accessible by UMD
1257 */
1258struct amdgpu_allowed_register_entry {
1259 uint32_t reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001260 bool grbm_indexed;
1261};
1262
Alex Deucher97b2e202015-04-20 16:51:00 -04001263/*
1264 * ASIC specific functions.
1265 */
1266struct amdgpu_asic_funcs {
1267 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001268 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1269 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001270 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1271 u32 sh_num, u32 reg_offset, u32 *value);
1272 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1273 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001274 /* get the reference clock */
1275 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001276 /* MM block clocks */
1277 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1278 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001279 /* static power management */
1280 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1281 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucherbbf282d2017-03-03 17:26:10 -05001282 /* get config memsize register */
1283 u32 (*get_config_memsize)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001284};
1285
1286/*
1287 * IOCTL.
1288 */
1289int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1290 struct drm_file *filp);
1291int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1292 struct drm_file *filp);
1293
1294int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1295 struct drm_file *filp);
1296int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1297 struct drm_file *filp);
1298int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1299 struct drm_file *filp);
1300int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1301 struct drm_file *filp);
1302int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1303 struct drm_file *filp);
1304int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1305 struct drm_file *filp);
1306int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1307int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001308int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1309 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001310
1311int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1312 struct drm_file *filp);
1313
1314/* VRAM scratch page for HDP bug, default vram page */
1315struct amdgpu_vram_scratch {
1316 struct amdgpu_bo *robj;
1317 volatile uint32_t *ptr;
1318 u64 gpu_addr;
1319};
1320
1321/*
1322 * ACPI
1323 */
1324struct amdgpu_atif_notification_cfg {
1325 bool enabled;
1326 int command_code;
1327};
1328
1329struct amdgpu_atif_notifications {
1330 bool display_switch;
1331 bool expansion_mode_change;
1332 bool thermal_state;
1333 bool forced_power_state;
1334 bool system_power_state;
1335 bool display_conf_change;
1336 bool px_gfx_switch;
1337 bool brightness_change;
1338 bool dgpu_display_event;
1339};
1340
1341struct amdgpu_atif_functions {
1342 bool system_params;
1343 bool sbios_requests;
1344 bool select_active_disp;
1345 bool lid_state;
1346 bool get_tv_standard;
1347 bool set_tv_standard;
1348 bool get_panel_expansion_mode;
1349 bool set_panel_expansion_mode;
1350 bool temperature_change;
1351 bool graphics_device_types;
1352};
1353
1354struct amdgpu_atif {
1355 struct amdgpu_atif_notifications notifications;
1356 struct amdgpu_atif_functions functions;
1357 struct amdgpu_atif_notification_cfg notification_cfg;
1358 struct amdgpu_encoder *encoder_for_bl;
1359};
1360
1361struct amdgpu_atcs_functions {
1362 bool get_ext_state;
1363 bool pcie_perf_req;
1364 bool pcie_dev_rdy;
1365 bool pcie_bus_width;
1366};
1367
1368struct amdgpu_atcs {
1369 struct amdgpu_atcs_functions functions;
1370};
1371
Alex Deucher97b2e202015-04-20 16:51:00 -04001372/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001373 * CGS
1374 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001375struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1376void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001377
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001378/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001379 * Core structure, functions and helpers.
1380 */
1381typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1382typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1383
1384typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1385typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1386
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001387#define AMDGPU_RESET_MAGIC_NUM 64
Alex Deucher97b2e202015-04-20 16:51:00 -04001388struct amdgpu_device {
1389 struct device *dev;
1390 struct drm_device *ddev;
1391 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001392
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001393#ifdef CONFIG_DRM_AMD_ACP
1394 struct amdgpu_acp acp;
1395#endif
1396
Alex Deucher97b2e202015-04-20 16:51:00 -04001397 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001398 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001399 uint32_t family;
1400 uint32_t rev_id;
1401 uint32_t external_rev_id;
1402 unsigned long flags;
1403 int usec_timeout;
1404 const struct amdgpu_asic_funcs *asic_funcs;
1405 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001406 bool need_dma32;
1407 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001408 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001409 struct notifier_block acpi_nb;
1410 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1411 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001412 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001413#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001414 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001415#endif
1416 struct amdgpu_atif atif;
1417 struct amdgpu_atcs atcs;
1418 struct mutex srbm_mutex;
1419 /* GRBM index mutex. Protects concurrent access to GRBM index */
1420 struct mutex grbm_idx_mutex;
1421 struct dev_pm_domain vga_pm_domain;
1422 bool have_disp_power_ref;
1423
1424 /* BIOS */
Alex Deucher0cdd5002017-02-13 16:01:58 -05001425 bool is_atom_fw;
Alex Deucher97b2e202015-04-20 16:51:00 -04001426 uint8_t *bios;
Evan Quana9f5db92016-12-07 09:56:46 +08001427 uint32_t bios_size;
Kent Russell5af2c102017-08-08 07:48:01 -04001428 struct amdgpu_bo *stolen_vga_memory;
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001429 uint32_t bios_scratch_reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001430 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1431
1432 /* Register/doorbell mmio */
1433 resource_size_t rmmio_base;
1434 resource_size_t rmmio_size;
1435 void __iomem *rmmio;
1436 /* protects concurrent MM_INDEX/DATA based register access */
1437 spinlock_t mmio_idx_lock;
1438 /* protects concurrent SMC based register access */
1439 spinlock_t smc_idx_lock;
1440 amdgpu_rreg_t smc_rreg;
1441 amdgpu_wreg_t smc_wreg;
1442 /* protects concurrent PCIE register access */
1443 spinlock_t pcie_idx_lock;
1444 amdgpu_rreg_t pcie_rreg;
1445 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001446 amdgpu_rreg_t pciep_rreg;
1447 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001448 /* protects concurrent UVD register access */
1449 spinlock_t uvd_ctx_idx_lock;
1450 amdgpu_rreg_t uvd_ctx_rreg;
1451 amdgpu_wreg_t uvd_ctx_wreg;
1452 /* protects concurrent DIDT register access */
1453 spinlock_t didt_idx_lock;
1454 amdgpu_rreg_t didt_rreg;
1455 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001456 /* protects concurrent gc_cac register access */
1457 spinlock_t gc_cac_idx_lock;
1458 amdgpu_rreg_t gc_cac_rreg;
1459 amdgpu_wreg_t gc_cac_wreg;
Evan Quan16abb5d2017-07-04 09:21:50 +08001460 /* protects concurrent se_cac register access */
1461 spinlock_t se_cac_idx_lock;
1462 amdgpu_rreg_t se_cac_rreg;
1463 amdgpu_wreg_t se_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001464 /* protects concurrent ENDPOINT (audio) register access */
1465 spinlock_t audio_endpt_idx_lock;
1466 amdgpu_block_rreg_t audio_endpt_rreg;
1467 amdgpu_block_wreg_t audio_endpt_wreg;
1468 void __iomem *rio_mem;
1469 resource_size_t rio_mem_size;
1470 struct amdgpu_doorbell doorbell;
1471
1472 /* clock/pll info */
1473 struct amdgpu_clock clock;
1474
1475 /* MC */
1476 struct amdgpu_mc mc;
1477 struct amdgpu_gart gart;
1478 struct amdgpu_dummy_page dummy_page;
1479 struct amdgpu_vm_manager vm_manager;
Alex Xiee60f8db2017-03-09 11:36:26 -05001480 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001481
1482 /* memory management */
1483 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001484 struct amdgpu_vram_scratch vram_scratch;
1485 struct amdgpu_wb wb;
Alex Deucher97b2e202015-04-20 16:51:00 -04001486 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001487 atomic64_t num_evictions;
Marek Olšák68e2c5f2017-05-17 20:05:08 +02001488 atomic64_t num_vram_cpu_page_faults;
Marek Olšákd94aed52015-05-05 21:13:49 +02001489 atomic_t gpu_reset_counter;
Chunming Zhouf1892132017-05-15 16:48:27 +08001490 atomic_t vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001491
Marek Olšák95844d22016-08-17 23:49:27 +02001492 /* data for buffer migration throttling */
1493 struct {
1494 spinlock_t lock;
1495 s64 last_update_us;
1496 s64 accum_us; /* accumulated microseconds */
John Brooks00f06b22017-06-27 22:33:18 -04001497 s64 accum_us_vis; /* for visible VRAM */
Marek Olšák95844d22016-08-17 23:49:27 +02001498 u32 log2_max_MBps;
1499 } mm_stats;
1500
Alex Deucher97b2e202015-04-20 16:51:00 -04001501 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001502 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001503 struct amdgpu_mode_info mode_info;
1504 struct work_struct hotplug_work;
1505 struct amdgpu_irq_src crtc_irq;
1506 struct amdgpu_irq_src pageflip_irq;
1507 struct amdgpu_irq_src hpd_irq;
1508
1509 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001510 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001511 unsigned num_rings;
1512 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1513 bool ib_pool_ready;
1514 struct amdgpu_sa_manager ring_tmp_bo;
1515
1516 /* interrupts */
1517 struct amdgpu_irq irq;
1518
Alex Deucher1f7371b2015-12-02 17:46:21 -05001519 /* powerplay */
1520 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05001521 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05001522 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001523
Alex Deucher97b2e202015-04-20 16:51:00 -04001524 /* dpm */
1525 struct amdgpu_pm pm;
1526 u32 cg_flags;
1527 u32 pg_flags;
1528
1529 /* amdgpu smumgr */
1530 struct amdgpu_smumgr smu;
1531
1532 /* gfx */
1533 struct amdgpu_gfx gfx;
1534
1535 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001536 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001537
Leo Liu95d09062016-12-21 13:21:52 -05001538 union {
1539 struct {
1540 /* uvd */
1541 struct amdgpu_uvd uvd;
Alex Deucher97b2e202015-04-20 16:51:00 -04001542
Leo Liu95d09062016-12-21 13:21:52 -05001543 /* vce */
1544 struct amdgpu_vce vce;
1545 };
1546
1547 /* vcn */
1548 struct amdgpu_vcn vcn;
1549 };
Alex Deucher97b2e202015-04-20 16:51:00 -04001550
1551 /* firmwares */
1552 struct amdgpu_firmware firmware;
1553
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001554 /* PSP */
1555 struct psp_context psp;
1556
Alex Deucher97b2e202015-04-20 16:51:00 -04001557 /* GDS */
1558 struct amdgpu_gds gds;
1559
Alex Deuchera1255102016-10-13 17:41:13 -04001560 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001561 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001562 struct mutex mn_lock;
1563 DECLARE_HASHTABLE(mn_hash, 7);
1564
1565 /* tracking pinned memory */
1566 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001567 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001568 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001569
1570 /* amdkfd interface */
1571 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001572
Shirish S2dc80b02017-05-25 10:05:25 +05301573 /* delayed work_func for deferring clockgating during resume */
1574 struct delayed_work late_init_work;
1575
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001576 struct amdgpu_virt virt;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001577
1578 /* link all shadow bo */
1579 struct list_head shadow_list;
1580 struct mutex shadow_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001581 /* link all gtt */
1582 spinlock_t gtt_list_lock;
1583 struct list_head gtt_list;
Andres Rodriguez795f2812017-03-06 16:27:55 -05001584 /* keep an lru list of rings by HW IP */
1585 struct list_head ring_lru_list;
1586 spinlock_t ring_lru_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001587
Jim Quc836fec2017-02-10 15:59:59 +08001588 /* record hw reset is performed */
1589 bool has_hw_reset;
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001590 u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
Jim Quc836fec2017-02-10 15:59:59 +08001591
Ken Wang47ed4e12017-07-04 13:11:52 +08001592 /* record last mm index being written through WREG32*/
1593 unsigned long last_mm_index;
Alex Deucher97b2e202015-04-20 16:51:00 -04001594};
1595
Christian Königa7d64de2016-09-15 14:58:48 +02001596static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1597{
1598 return container_of(bdev, struct amdgpu_device, mman.bdev);
1599}
1600
Alex Deucher97b2e202015-04-20 16:51:00 -04001601int amdgpu_device_init(struct amdgpu_device *adev,
1602 struct drm_device *ddev,
1603 struct pci_dev *pdev,
1604 uint32_t flags);
1605void amdgpu_device_fini(struct amdgpu_device *adev);
1606int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1607
1608uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +08001609 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001610void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +08001611 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001612u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1613void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1614
1615u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1616void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
Ken Wang832be402016-03-18 15:23:08 +08001617u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
1618void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
Alex Deucher97b2e202015-04-20 16:51:00 -04001619
1620/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001621 * Registers read & write functions.
1622 */
Monk Liu15d72fd2017-01-25 15:07:40 +08001623
1624#define AMDGPU_REGS_IDX (1<<0)
1625#define AMDGPU_REGS_NO_KIQ (1<<1)
1626
1627#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1628#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1629
1630#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1631#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
1632#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1633#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1634#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
Alex Deucher97b2e202015-04-20 16:51:00 -04001635#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1636#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1637#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1638#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001639#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1640#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001641#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1642#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1643#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1644#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1645#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1646#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001647#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1648#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Evan Quan16abb5d2017-07-04 09:21:50 +08001649#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1650#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001651#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1652#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1653#define WREG32_P(reg, val, mask) \
1654 do { \
1655 uint32_t tmp_ = RREG32(reg); \
1656 tmp_ &= (mask); \
1657 tmp_ |= ((val) & ~(mask)); \
1658 WREG32(reg, tmp_); \
1659 } while (0)
1660#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1661#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1662#define WREG32_PLL_P(reg, val, mask) \
1663 do { \
1664 uint32_t tmp_ = RREG32_PLL(reg); \
1665 tmp_ &= (mask); \
1666 tmp_ |= ((val) & ~(mask)); \
1667 WREG32_PLL(reg, tmp_); \
1668 } while (0)
1669#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1670#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1671#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1672
1673#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1674#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
Ken Wang832be402016-03-18 15:23:08 +08001675#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
1676#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001677
1678#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1679#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1680
1681#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1682 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1683 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1684
1685#define REG_GET_FIELD(value, reg, field) \
1686 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1687
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001688#define WREG32_FIELD(reg, field, val) \
1689 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1690
Tom St Denisccaf3572017-04-04 09:14:13 -04001691#define WREG32_FIELD_OFFSET(reg, offset, field, val) \
1692 WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1693
Alex Deucher97b2e202015-04-20 16:51:00 -04001694/*
1695 * BIOS helpers.
1696 */
1697#define RBIOS8(i) (adev->bios[i])
1698#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1699#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1700
Alex Deucherc113ea12015-10-08 16:30:37 -04001701static inline struct amdgpu_sdma_instance *
1702amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001703{
1704 struct amdgpu_device *adev = ring->adev;
1705 int i;
1706
Alex Deucherc113ea12015-10-08 16:30:37 -04001707 for (i = 0; i < adev->sdma.num_instances; i++)
1708 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001709 break;
1710
1711 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001712 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001713 else
1714 return NULL;
1715}
1716
Alex Deucher97b2e202015-04-20 16:51:00 -04001717/*
1718 * ASICs macro.
1719 */
1720#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1721#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001722#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1723#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1724#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001725#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1726#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1727#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001728#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001729#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04001730#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucherbbf282d2017-03-03 17:26:10 -05001731#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001732#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
1733#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
Christian Königb1166322017-05-12 15:39:39 +02001734#define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
Alex Deucher97b2e202015-04-20 16:51:00 -04001735#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001736#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001737#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Xie54635452017-02-14 12:22:57 -05001738#define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001739#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1740#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001741#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001742#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1743#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1744#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02001745#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001746#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04001747#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001748#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001749#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001750#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08001751#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001752#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001753#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Xiangliang Yub6091c12017-01-10 12:53:52 +08001754#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1755#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
Monk Liu3b4d68e2017-05-01 18:09:22 +08001756#define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
Christian König9e5d53092016-01-31 12:20:55 +01001757#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001758#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1759#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001760#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
1761#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1762#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001763#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
1764#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
Alex Deucher97b2e202015-04-20 16:51:00 -04001765#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1766#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1767#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1768#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1769#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1770#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001771#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001772#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1773#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1774#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001775#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001776#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001777#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001778#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001779#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001780#define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
Alex Deucher97b2e202015-04-20 16:51:00 -04001781
1782/* Common functions */
1783int amdgpu_gpu_reset(struct amdgpu_device *adev);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08001784bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001785void amdgpu_pci_config_reset(struct amdgpu_device *adev);
Jim Quc836fec2017-02-10 15:59:59 +08001786bool amdgpu_need_post(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001787void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001788
John Brooks00f06b22017-06-27 22:33:18 -04001789void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1790 u64 num_vis_bytes);
Christian König765e7fb2016-09-15 15:06:50 +02001791void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001792bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01001793int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04001794int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1795 uint32_t flags);
1796bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01001797struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01001798bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1799 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01001800bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1801 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001802bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
Chunming Zhou6b777602016-09-21 16:19:19 +08001803uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001804 struct ttm_mem_reg *mem);
1805void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
Christian König6f02a692017-07-07 11:56:59 +02001806void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
Alex Deucher97b2e202015-04-20 16:51:00 -04001807void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Baoyou Xie9f31a0b2016-09-15 21:43:26 +08001808int amdgpu_ttm_init(struct amdgpu_device *adev);
1809void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001810void amdgpu_program_register_sequence(struct amdgpu_device *adev,
1811 const u32 *registers,
1812 const u32 array_size);
1813
1814bool amdgpu_device_is_px(struct drm_device *dev);
1815/* atpx handler */
1816#if defined(CONFIG_VGA_SWITCHEROO)
1817void amdgpu_register_atpx_handler(void);
1818void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001819bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001820bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001821bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Xie714f88e2017-04-05 11:07:13 -04001822bool amdgpu_has_atpx(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001823#else
1824static inline void amdgpu_register_atpx_handler(void) {}
1825static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001826static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001827static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001828static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Xie714f88e2017-04-05 11:07:13 -04001829static inline bool amdgpu_has_atpx(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001830#endif
1831
1832/*
1833 * KMS
1834 */
1835extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001836extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001837
Chunming Zhouf1892132017-05-15 16:48:27 +08001838bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
1839 struct amdgpu_fpriv *fpriv);
Alex Deucher97b2e202015-04-20 16:51:00 -04001840int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -02001841void amdgpu_driver_unload_kms(struct drm_device *dev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001842void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1843int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1844void amdgpu_driver_postclose_kms(struct drm_device *dev,
1845 struct drm_file *file_priv);
Alex Deucherfaefba92016-12-06 10:38:29 -05001846int amdgpu_suspend(struct amdgpu_device *adev);
Alex Deucher810ddc32016-08-23 13:25:49 -04001847int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1848int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001849u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1850int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1851void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
Alex Deucher97b2e202015-04-20 16:51:00 -04001852long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1853 unsigned long arg);
1854
1855/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001856 * functions used by amdgpu_encoder.c
1857 */
1858struct amdgpu_afmt_acr {
1859 u32 clock;
1860
1861 int n_32khz;
1862 int cts_32khz;
1863
1864 int n_44_1khz;
1865 int cts_44_1khz;
1866
1867 int n_48khz;
1868 int cts_48khz;
1869
1870};
1871
1872struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1873
1874/* amdgpu_acpi.c */
1875#if defined(CONFIG_ACPI)
1876int amdgpu_acpi_init(struct amdgpu_device *adev);
1877void amdgpu_acpi_fini(struct amdgpu_device *adev);
1878bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1879int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1880 u8 perf_req, bool advertise);
1881int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1882#else
1883static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1884static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1885#endif
1886
1887struct amdgpu_bo_va_mapping *
1888amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1889 uint64_t addr, struct amdgpu_bo **bo);
Christian Königc855e252016-09-05 17:00:57 +02001890int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
Alex Deucher97b2e202015-04-20 16:51:00 -04001891
1892#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04001893#endif