blob: e2e405170d35762a209ae9cb13d58fde87e310e7 [file] [log] [blame]
Inki Dae1c248b72011-10-04 19:19:01 +09001/* exynos_drm_fimd.c
2 *
3 * Copyright (C) 2011 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Inki Dae <inki.dae@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
David Howells760285e2012-10-02 18:01:07 +010014#include <drm/drmP.h>
Inki Dae1c248b72011-10-04 19:19:01 +090015
16#include <linux/kernel.h>
Inki Dae1c248b72011-10-04 19:19:01 +090017#include <linux/platform_device.h>
18#include <linux/clk.h>
Sachin Kamat3f1c7812013-08-14 16:38:01 +053019#include <linux/of.h>
Joonyoung Shimd636ead2012-12-14 15:48:25 +090020#include <linux/of_device.h>
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +090021#include <linux/pm_runtime.h>
Inki Daef37cd5e2014-05-09 14:25:20 +090022#include <linux/component.h>
YoungJun Cho3854fab2014-07-17 18:01:21 +090023#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
Inki Dae1c248b72011-10-04 19:19:01 +090025
Vikas Sajjan7f4596f2013-03-07 12:15:21 +053026#include <video/of_display_timing.h>
Andrzej Hajda111e6052013-08-21 16:22:01 +020027#include <video/of_videomode.h>
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +090028#include <video/samsung_fimd.h>
Inki Dae1c248b72011-10-04 19:19:01 +090029#include <drm/exynos_drm.h>
Inki Dae1c248b72011-10-04 19:19:01 +090030
31#include "exynos_drm_drv.h"
Marek Szyprowski0488f502015-11-30 14:53:21 +010032#include "exynos_drm_fb.h"
Inki Dae1c248b72011-10-04 19:19:01 +090033#include "exynos_drm_crtc.h"
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +090034#include "exynos_drm_plane.h"
Inki Daebcc5cd1c2012-10-19 17:16:36 +090035#include "exynos_drm_iommu.h"
Inki Dae1c248b72011-10-04 19:19:01 +090036
37/*
Sachin Kamatb8654b32013-09-19 10:39:44 +053038 * FIMD stands for Fully Interactive Mobile Display and
Inki Dae1c248b72011-10-04 19:19:01 +090039 * as a display controller, it transfers contents drawn on memory
40 * to a LCD Panel through Display Interfaces such as RGB or
41 * CPU Interface.
42 */
43
Rahul Sharma66367462014-05-07 16:55:22 +053044#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
Andrzej Hajda111e6052013-08-21 16:22:01 +020045
Inki Dae1c248b72011-10-04 19:19:01 +090046/* position control register for hardware window 0, 2 ~ 4.*/
47#define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
48#define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050049/*
50 * size control register for hardware windows 0 and alpha control register
51 * for hardware windows 1 ~ 4
52 */
53#define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
54/* size control register for hardware windows 1 ~ 2. */
Inki Dae1c248b72011-10-04 19:19:01 +090055#define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
56
Gustavo Padovan453b44a2015-04-01 13:02:05 -030057#define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
58#define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
59
Inki Dae1c248b72011-10-04 19:19:01 +090060#define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
Gustavo Padovancb11b3f2015-08-15 13:26:16 -030061#define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
Inki Dae1c248b72011-10-04 19:19:01 +090062#define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
63#define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
64
65/* color key control register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050066#define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090067/* color key value register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050068#define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090069
Inki Daeb5bf0f12016-04-12 09:59:11 +090070/* I80 trigger control register */
YoungJun Cho3854fab2014-07-17 18:01:21 +090071#define TRIGCON 0x1A4
Inki Daeb5bf0f12016-04-12 09:59:11 +090072#define TRGMODE_ENABLE (1 << 0)
73#define SWTRGCMD_ENABLE (1 << 1)
Inki Daea6f75aa2016-04-18 17:54:39 +090074/* Exynos3250, 3472, 4415, 5260 5410, 5420 and 5422 only supported. */
Inki Daeb5bf0f12016-04-12 09:59:11 +090075#define HWTRGEN_ENABLE (1 << 3)
76#define HWTRGMASK_ENABLE (1 << 4)
Inki Daea6f75aa2016-04-18 17:54:39 +090077/* Exynos3250, 3472, 4415, 5260, 5420 and 5422 only supported. */
Inki Daeb5bf0f12016-04-12 09:59:11 +090078#define HWTRIGEN_PER_ENABLE (1 << 31)
YoungJun Cho3854fab2014-07-17 18:01:21 +090079
80/* display mode change control register except exynos4 */
81#define VIDOUT_CON 0x000
82#define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
83
84/* I80 interface control for main LDI register */
85#define I80IFCONFAx(x) (0x1B0 + (x) * 4)
86#define I80IFCONFBx(x) (0x1B8 + (x) * 4)
87#define LCD_CS_SETUP(x) ((x) << 16)
88#define LCD_WR_SETUP(x) ((x) << 12)
89#define LCD_WR_ACTIVE(x) ((x) << 8)
90#define LCD_WR_HOLD(x) ((x) << 4)
91#define I80IFEN_ENABLE (1 << 0)
92
Inki Dae1c248b72011-10-04 19:19:01 +090093/* FIMD has totally five hardware windows. */
94#define WINDOWS_NR 5
95
Inki Daea6f75aa2016-04-18 17:54:39 +090096/* HW trigger flag on i80 panel. */
97#define I80_HW_TRG (1 << 1)
98
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053099struct fimd_driver_data {
100 unsigned int timing_base;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900101 unsigned int lcdblk_offset;
102 unsigned int lcdblk_vt_shift;
103 unsigned int lcdblk_bypass_shift;
Chanho Park1feafd32016-02-12 22:31:39 +0900104 unsigned int lcdblk_mic_bypass_shift;
Inki Daea6f75aa2016-04-18 17:54:39 +0900105 unsigned int trg_type;
Tomasz Figade7af102013-05-01 21:02:27 +0200106
107 unsigned int has_shadowcon:1;
Tomasz Figa411d9ed2013-05-01 21:02:28 +0200108 unsigned int has_clksel:1;
Inki Dae5cc46212013-08-20 14:28:56 +0900109 unsigned int has_limited_fmt:1;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900110 unsigned int has_vidoutcon:1;
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900111 unsigned int has_vtsel:1;
Chanho Park1feafd32016-02-12 22:31:39 +0900112 unsigned int has_mic_bypass:1;
Andrzej Hajda196e0592016-04-30 01:39:08 +0900113 unsigned int has_dp_clk:1;
Inki Daea6f75aa2016-04-18 17:54:39 +0900114 unsigned int has_hw_trigger:1;
115 unsigned int has_trigger_per_te:1;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530116};
117
Tomasz Figa725ddea2013-05-01 21:02:29 +0200118static struct fimd_driver_data s3c64xx_fimd_driver_data = {
119 .timing_base = 0x0,
120 .has_clksel = 1,
Inki Dae5cc46212013-08-20 14:28:56 +0900121 .has_limited_fmt = 1,
Tomasz Figa725ddea2013-05-01 21:02:29 +0200122};
123
Inki Daed6ce7b52014-08-18 16:53:19 +0900124static struct fimd_driver_data exynos3_fimd_driver_data = {
125 .timing_base = 0x20000,
126 .lcdblk_offset = 0x210,
127 .lcdblk_bypass_shift = 1,
Inki Daea6f75aa2016-04-18 17:54:39 +0900128 .trg_type = I80_HW_TRG,
Inki Daed6ce7b52014-08-18 16:53:19 +0900129 .has_shadowcon = 1,
130 .has_vidoutcon = 1,
Inki Daea6f75aa2016-04-18 17:54:39 +0900131 .has_trigger_per_te = 1,
Inki Daed6ce7b52014-08-18 16:53:19 +0900132};
133
Sachin Kamat6ecf18f2012-11-19 15:22:54 +0530134static struct fimd_driver_data exynos4_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530135 .timing_base = 0x0,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900136 .lcdblk_offset = 0x210,
137 .lcdblk_vt_shift = 10,
138 .lcdblk_bypass_shift = 1,
Tomasz Figade7af102013-05-01 21:02:27 +0200139 .has_shadowcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900140 .has_vtsel = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530141};
142
YoungJun Chodcb622a2014-11-07 15:12:25 +0900143static struct fimd_driver_data exynos4415_fimd_driver_data = {
144 .timing_base = 0x20000,
145 .lcdblk_offset = 0x210,
146 .lcdblk_vt_shift = 10,
147 .lcdblk_bypass_shift = 1,
Inki Daea6f75aa2016-04-18 17:54:39 +0900148 .trg_type = I80_HW_TRG,
YoungJun Chodcb622a2014-11-07 15:12:25 +0900149 .has_shadowcon = 1,
150 .has_vidoutcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900151 .has_vtsel = 1,
Inki Daea6f75aa2016-04-18 17:54:39 +0900152 .has_trigger_per_te = 1,
YoungJun Chodcb622a2014-11-07 15:12:25 +0900153};
154
Sachin Kamat6ecf18f2012-11-19 15:22:54 +0530155static struct fimd_driver_data exynos5_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530156 .timing_base = 0x20000,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900157 .lcdblk_offset = 0x214,
158 .lcdblk_vt_shift = 24,
159 .lcdblk_bypass_shift = 15,
Tomasz Figade7af102013-05-01 21:02:27 +0200160 .has_shadowcon = 1,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900161 .has_vidoutcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900162 .has_vtsel = 1,
Andrzej Hajda196e0592016-04-30 01:39:08 +0900163 .has_dp_clk = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530164};
165
Chanho Park1feafd32016-02-12 22:31:39 +0900166static struct fimd_driver_data exynos5420_fimd_driver_data = {
167 .timing_base = 0x20000,
168 .lcdblk_offset = 0x214,
169 .lcdblk_vt_shift = 24,
170 .lcdblk_bypass_shift = 15,
171 .lcdblk_mic_bypass_shift = 11,
172 .has_shadowcon = 1,
173 .has_vidoutcon = 1,
174 .has_vtsel = 1,
175 .has_mic_bypass = 1,
Andrzej Hajda196e0592016-04-30 01:39:08 +0900176 .has_dp_clk = 1,
Chanho Park1feafd32016-02-12 22:31:39 +0900177};
178
Inki Dae1c248b72011-10-04 19:19:01 +0900179struct fimd_context {
Sean Paulbb7704d2014-01-30 16:19:06 -0500180 struct device *dev;
Sean Paul40c8ab42014-01-30 16:19:04 -0500181 struct drm_device *drm_dev;
Gustavo Padovan93bca242015-01-18 18:16:23 +0900182 struct exynos_drm_crtc *crtc;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900183 struct exynos_drm_plane planes[WINDOWS_NR];
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100184 struct exynos_drm_plane_config configs[WINDOWS_NR];
Inki Dae1c248b72011-10-04 19:19:01 +0900185 struct clk *bus_clk;
186 struct clk *lcd_clk;
Inki Dae1c248b72011-10-04 19:19:01 +0900187 void __iomem *regs;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900188 struct regmap *sysreg;
Inki Dae1c248b72011-10-04 19:19:01 +0900189 unsigned long irq_flags;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900190 u32 vidcon0;
Inki Dae1c248b72011-10-04 19:19:01 +0900191 u32 vidcon1;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900192 u32 vidout_con;
193 u32 i80ifcon;
194 bool i80_if;
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900195 bool suspended;
Sean Paul080be03d2014-02-19 21:02:55 +0900196 int pipe;
Prathyush K01ce1132012-12-06 20:16:04 +0530197 wait_queue_head_t wait_vsync_queue;
198 atomic_t wait_vsync_event;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900199 atomic_t win_updated;
200 atomic_t triggering;
Andrzej Hajdac96fdfd2016-09-23 12:43:29 +0200201 u32 clkdiv;
Inki Dae1c248b72011-10-04 19:19:01 +0900202
Marek Szyprowskie1a7b9b2016-04-18 17:38:27 +0900203 const struct fimd_driver_data *driver_data;
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300204 struct drm_encoder *encoder;
Andrzej Hajda196e0592016-04-30 01:39:08 +0900205 struct exynos_drm_clk dp_clk;
Inki Dae1c248b72011-10-04 19:19:01 +0900206};
207
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900208static const struct of_device_id fimd_driver_dt_match[] = {
Tomasz Figa725ddea2013-05-01 21:02:29 +0200209 { .compatible = "samsung,s3c6400-fimd",
210 .data = &s3c64xx_fimd_driver_data },
Inki Daed6ce7b52014-08-18 16:53:19 +0900211 { .compatible = "samsung,exynos3250-fimd",
212 .data = &exynos3_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530213 { .compatible = "samsung,exynos4210-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900214 .data = &exynos4_fimd_driver_data },
YoungJun Chodcb622a2014-11-07 15:12:25 +0900215 { .compatible = "samsung,exynos4415-fimd",
216 .data = &exynos4415_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530217 { .compatible = "samsung,exynos5250-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900218 .data = &exynos5_fimd_driver_data },
Chanho Park1feafd32016-02-12 22:31:39 +0900219 { .compatible = "samsung,exynos5420-fimd",
220 .data = &exynos5420_fimd_driver_data },
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900221 {},
222};
Sjoerd Simons0262cee2014-07-30 11:28:31 +0900223MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900224
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100225static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
226 DRM_PLANE_TYPE_PRIMARY,
227 DRM_PLANE_TYPE_OVERLAY,
228 DRM_PLANE_TYPE_OVERLAY,
229 DRM_PLANE_TYPE_OVERLAY,
230 DRM_PLANE_TYPE_CURSOR,
231};
232
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +0900233static const uint32_t fimd_formats[] = {
234 DRM_FORMAT_C8,
235 DRM_FORMAT_XRGB1555,
236 DRM_FORMAT_RGB565,
237 DRM_FORMAT_XRGB8888,
238 DRM_FORMAT_ARGB8888,
239};
240
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200241static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
242{
243 struct fimd_context *ctx = crtc->ctx;
244 u32 val;
245
246 if (ctx->suspended)
247 return -EPERM;
248
249 if (!test_and_set_bit(0, &ctx->irq_flags)) {
250 val = readl(ctx->regs + VIDINTCON0);
251
252 val |= VIDINTCON0_INT_ENABLE;
253
254 if (ctx->i80_if) {
255 val |= VIDINTCON0_INT_I80IFDONE;
256 val |= VIDINTCON0_INT_SYSMAINCON;
257 val &= ~VIDINTCON0_INT_SYSSUBCON;
258 } else {
259 val |= VIDINTCON0_INT_FRAME;
260
261 val &= ~VIDINTCON0_FRAMESEL0_MASK;
262 val |= VIDINTCON0_FRAMESEL0_VSYNC;
263 val &= ~VIDINTCON0_FRAMESEL1_MASK;
264 val |= VIDINTCON0_FRAMESEL1_NONE;
265 }
266
267 writel(val, ctx->regs + VIDINTCON0);
268 }
269
270 return 0;
271}
272
273static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
274{
275 struct fimd_context *ctx = crtc->ctx;
276 u32 val;
277
278 if (ctx->suspended)
279 return;
280
281 if (test_and_clear_bit(0, &ctx->irq_flags)) {
282 val = readl(ctx->regs + VIDINTCON0);
283
284 val &= ~VIDINTCON0_INT_ENABLE;
285
286 if (ctx->i80_if) {
287 val &= ~VIDINTCON0_INT_I80IFDONE;
288 val &= ~VIDINTCON0_INT_SYSMAINCON;
289 val &= ~VIDINTCON0_INT_SYSSUBCON;
290 } else
291 val &= ~VIDINTCON0_INT_FRAME;
292
293 writel(val, ctx->regs + VIDINTCON0);
294 }
295}
296
Gustavo Padovan93bca242015-01-18 18:16:23 +0900297static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900298{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900299 struct fimd_context *ctx = crtc->ctx;
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900300
301 if (ctx->suspended)
302 return;
303
304 atomic_set(&ctx->wait_vsync_event, 1);
305
306 /*
307 * wait for FIMD to signal VSYNC interrupt or return after
308 * timeout which is set to 50ms (refresh rate of 20).
309 */
310 if (!wait_event_timeout(ctx->wait_vsync_queue,
311 !atomic_read(&ctx->wait_vsync_event),
312 HZ/20))
313 DRM_DEBUG_KMS("vblank wait timed out.\n");
314}
315
Tobias Jakobi5b1d5bc2015-05-06 14:10:22 +0200316static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
YoungJun Chof181a542014-11-17 22:00:10 +0900317 bool enable)
318{
319 u32 val = readl(ctx->regs + WINCON(win));
320
321 if (enable)
322 val |= WINCONx_ENWIN;
323 else
324 val &= ~WINCONx_ENWIN;
325
326 writel(val, ctx->regs + WINCON(win));
327}
328
Tobias Jakobi5b1d5bc2015-05-06 14:10:22 +0200329static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
330 unsigned int win,
YoungJun Cho999d8b32014-11-17 22:00:11 +0900331 bool enable)
332{
333 u32 val = readl(ctx->regs + SHADOWCON);
334
335 if (enable)
336 val |= SHADOWCON_CHx_ENABLE(win);
337 else
338 val &= ~SHADOWCON_CHx_ENABLE(win);
339
340 writel(val, ctx->regs + SHADOWCON);
341}
342
Hyungwon Hwangfc2e0132015-06-22 19:05:04 +0900343static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900344{
Hyungwon Hwangfc2e0132015-06-22 19:05:04 +0900345 struct fimd_context *ctx = crtc->ctx;
Tobias Jakobi5b1d5bc2015-05-06 14:10:22 +0200346 unsigned int win, ch_enabled = 0;
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900347
348 DRM_DEBUG_KMS("%s\n", __FILE__);
349
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200350 /* Hardware is in unknown state, so ensure it gets enabled properly */
351 pm_runtime_get_sync(ctx->dev);
352
353 clk_prepare_enable(ctx->bus_clk);
354 clk_prepare_enable(ctx->lcd_clk);
355
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900356 /* Check if any channel is enabled. */
357 for (win = 0; win < WINDOWS_NR; win++) {
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900358 u32 val = readl(ctx->regs + WINCON(win));
359
360 if (val & WINCONx_ENWIN) {
YoungJun Chof181a542014-11-17 22:00:10 +0900361 fimd_enable_video_output(ctx, win, false);
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900362
YoungJun Cho999d8b32014-11-17 22:00:11 +0900363 if (ctx->driver_data->has_shadowcon)
364 fimd_enable_shadow_channel_path(ctx, win,
365 false);
366
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900367 ch_enabled = 1;
368 }
369 }
370
371 /* Wait for vsync, as disable channel takes effect at next vsync */
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900372 if (ch_enabled) {
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200373 int pipe = ctx->pipe;
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900374
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200375 /* ensure that vblank interrupt won't be reported to core */
376 ctx->suspended = false;
377 ctx->pipe = -1;
378
379 fimd_enable_vblank(ctx->crtc);
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900380 fimd_wait_for_vblank(ctx->crtc);
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200381 fimd_disable_vblank(ctx->crtc);
382
383 ctx->suspended = true;
384 ctx->pipe = pipe;
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900385 }
Marek Szyprowskifb88e212015-06-12 11:07:17 +0200386
387 clk_disable_unprepare(ctx->lcd_clk);
388 clk_disable_unprepare(ctx->bus_clk);
389
390 pm_runtime_put(ctx->dev);
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900391}
392
Andrzej Hajdac96fdfd2016-09-23 12:43:29 +0200393
394static int fimd_atomic_check(struct exynos_drm_crtc *crtc,
395 struct drm_crtc_state *state)
Sean Paula968e722014-01-30 16:19:20 -0500396{
Andrzej Hajdac96fdfd2016-09-23 12:43:29 +0200397 struct drm_display_mode *mode = &state->adjusted_mode;
398 struct fimd_context *ctx = crtc->ctx;
399 unsigned long ideal_clk, lcd_rate;
Sean Paula968e722014-01-30 16:19:20 -0500400 u32 clkdiv;
401
Tobias Jakobifa9971d2016-05-05 18:23:38 +0200402 if (mode->clock == 0) {
Andrzej Hajdac96fdfd2016-09-23 12:43:29 +0200403 DRM_INFO("Mode has zero clock value.\n");
404 return -EINVAL;
Tobias Jakobifa9971d2016-05-05 18:23:38 +0200405 }
406
407 ideal_clk = mode->clock * 1000;
408
YoungJun Cho3854fab2014-07-17 18:01:21 +0900409 if (ctx->i80_if) {
410 /*
411 * The frame done interrupt should be occurred prior to the
412 * next TE signal.
413 */
414 ideal_clk *= 2;
415 }
416
Andrzej Hajdac96fdfd2016-09-23 12:43:29 +0200417 lcd_rate = clk_get_rate(ctx->lcd_clk);
418 if (2 * lcd_rate < ideal_clk) {
419 DRM_INFO("sclk_fimd clock too low(%lu) for requested pixel clock(%lu)\n",
420 lcd_rate, ideal_clk);
421 return -EINVAL;
422 }
Sean Paula968e722014-01-30 16:19:20 -0500423
Andrzej Hajdac96fdfd2016-09-23 12:43:29 +0200424 /* Find the clock divider value that gets us closest to ideal_clk */
425 clkdiv = DIV_ROUND_CLOSEST(lcd_rate, ideal_clk);
426 if (clkdiv >= 0x200) {
427 DRM_INFO("requested pixel clock(%lu) too low\n", ideal_clk);
428 return -EINVAL;
429 }
430
431 ctx->clkdiv = (clkdiv < 0x100) ? clkdiv : 0xff;
432
433 return 0;
Sean Paula968e722014-01-30 16:19:20 -0500434}
435
Inki Daea6f75aa2016-04-18 17:54:39 +0900436static void fimd_setup_trigger(struct fimd_context *ctx)
437{
438 void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
439 u32 trg_type = ctx->driver_data->trg_type;
440 u32 val = readl(timing_base + TRIGCON);
441
Inki Daeb5bf0f12016-04-12 09:59:11 +0900442 val &= ~(TRGMODE_ENABLE);
Inki Daea6f75aa2016-04-18 17:54:39 +0900443
444 if (trg_type == I80_HW_TRG) {
445 if (ctx->driver_data->has_hw_trigger)
Inki Daeb5bf0f12016-04-12 09:59:11 +0900446 val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
Inki Daea6f75aa2016-04-18 17:54:39 +0900447 if (ctx->driver_data->has_trigger_per_te)
Inki Daeb5bf0f12016-04-12 09:59:11 +0900448 val |= HWTRIGEN_PER_ENABLE;
Inki Daea6f75aa2016-04-18 17:54:39 +0900449 } else {
Inki Daeb5bf0f12016-04-12 09:59:11 +0900450 val |= TRGMODE_ENABLE;
Inki Daea6f75aa2016-04-18 17:54:39 +0900451 }
452
453 writel(val, timing_base + TRIGCON);
454}
455
Gustavo Padovan93bca242015-01-18 18:16:23 +0900456static void fimd_commit(struct exynos_drm_crtc *crtc)
Inki Dae1c248b72011-10-04 19:19:01 +0900457{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900458 struct fimd_context *ctx = crtc->ctx;
Joonyoung Shim020e79d2015-06-02 21:04:42 +0900459 struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
Marek Szyprowskie1a7b9b2016-04-18 17:38:27 +0900460 const struct fimd_driver_data *driver_data = ctx->driver_data;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900461 void *timing_base = ctx->regs + driver_data->timing_base;
Andrzej Hajdac96fdfd2016-09-23 12:43:29 +0200462 u32 val;
Inki Dae1c248b72011-10-04 19:19:01 +0900463
Inki Daee30d4bc2011-12-12 16:35:20 +0900464 if (ctx->suspended)
465 return;
466
Sean Paula968e722014-01-30 16:19:20 -0500467 /* nothing to do if we haven't set the mode yet */
468 if (mode->htotal == 0 || mode->vtotal == 0)
469 return;
470
YoungJun Cho3854fab2014-07-17 18:01:21 +0900471 if (ctx->i80_if) {
472 val = ctx->i80ifcon | I80IFEN_ENABLE;
473 writel(val, timing_base + I80IFCONFAx(0));
Inki Dae1c248b72011-10-04 19:19:01 +0900474
YoungJun Cho3854fab2014-07-17 18:01:21 +0900475 /* disable auto frame rate */
476 writel(0, timing_base + I80IFCONFBx(0));
Sean Paula968e722014-01-30 16:19:20 -0500477
YoungJun Cho3854fab2014-07-17 18:01:21 +0900478 /* set video type selection to I80 interface */
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900479 if (driver_data->has_vtsel && ctx->sysreg &&
480 regmap_update_bits(ctx->sysreg,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900481 driver_data->lcdblk_offset,
482 0x3 << driver_data->lcdblk_vt_shift,
483 0x1 << driver_data->lcdblk_vt_shift)) {
484 DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
485 return;
486 }
487 } else {
488 int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
489 u32 vidcon1;
Inki Dae1c248b72011-10-04 19:19:01 +0900490
YoungJun Cho3854fab2014-07-17 18:01:21 +0900491 /* setup polarity values */
492 vidcon1 = ctx->vidcon1;
493 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
494 vidcon1 |= VIDCON1_INV_VSYNC;
495 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
496 vidcon1 |= VIDCON1_INV_HSYNC;
497 writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
Sean Paula968e722014-01-30 16:19:20 -0500498
YoungJun Cho3854fab2014-07-17 18:01:21 +0900499 /* setup vertical timing values. */
500 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
501 vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
502 vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
503
504 val = VIDTCON0_VBPD(vbpd - 1) |
505 VIDTCON0_VFPD(vfpd - 1) |
506 VIDTCON0_VSPW(vsync_len - 1);
507 writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
508
509 /* setup horizontal timing values. */
510 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
511 hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
512 hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
513
514 val = VIDTCON1_HBPD(hbpd - 1) |
515 VIDTCON1_HFPD(hfpd - 1) |
516 VIDTCON1_HSPW(hsync_len - 1);
517 writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
518 }
519
520 if (driver_data->has_vidoutcon)
521 writel(ctx->vidout_con, timing_base + VIDOUT_CON);
522
523 /* set bypass selection */
524 if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
525 driver_data->lcdblk_offset,
526 0x1 << driver_data->lcdblk_bypass_shift,
527 0x1 << driver_data->lcdblk_bypass_shift)) {
528 DRM_ERROR("Failed to update sysreg for bypass setting.\n");
529 return;
530 }
Inki Dae1c248b72011-10-04 19:19:01 +0900531
Chanho Park1feafd32016-02-12 22:31:39 +0900532 /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
533 * bit should be cleared.
534 */
535 if (driver_data->has_mic_bypass && ctx->sysreg &&
536 regmap_update_bits(ctx->sysreg,
537 driver_data->lcdblk_offset,
538 0x1 << driver_data->lcdblk_mic_bypass_shift,
539 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
540 DRM_ERROR("Failed to update sysreg for bypass mic.\n");
541 return;
542 }
543
Inki Dae1c248b72011-10-04 19:19:01 +0900544 /* setup horizontal and vertical display size. */
Sean Paula968e722014-01-30 16:19:20 -0500545 val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
546 VIDTCON2_HOZVAL(mode->hdisplay - 1) |
547 VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
548 VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530549 writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
Inki Dae1c248b72011-10-04 19:19:01 +0900550
Inki Daea6f75aa2016-04-18 17:54:39 +0900551 fimd_setup_trigger(ctx);
552
Inki Dae1c248b72011-10-04 19:19:01 +0900553 /*
554 * fields of register with prefix '_F' would be updated
555 * at vsync(same as dma start)
556 */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900557 val = ctx->vidcon0;
558 val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
Andrzej Hajda1d531062014-03-20 17:09:00 +0900559
560 if (ctx->driver_data->has_clksel)
561 val |= VIDCON0_CLKSEL_LCD;
562
Andrzej Hajdac96fdfd2016-09-23 12:43:29 +0200563 if (ctx->clkdiv > 1)
564 val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
Andrzej Hajda1d531062014-03-20 17:09:00 +0900565
Inki Dae1c248b72011-10-04 19:19:01 +0900566 writel(val, ctx->regs + VIDCON0);
567}
568
Inki Dae1c248b72011-10-04 19:19:01 +0900569
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900570static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
Marek Szyprowski8b704d82015-11-30 14:53:29 +0100571 uint32_t pixel_format, int width)
Inki Dae1c248b72011-10-04 19:19:01 +0900572{
Inki Dae1c248b72011-10-04 19:19:01 +0900573 unsigned long val;
574
Inki Dae1c248b72011-10-04 19:19:01 +0900575 val = WINCONx_ENWIN;
576
Inki Dae5cc46212013-08-20 14:28:56 +0900577 /*
578 * In case of s3c64xx, window 0 doesn't support alpha channel.
579 * So the request format is ARGB8888 then change it to XRGB8888.
580 */
581 if (ctx->driver_data->has_limited_fmt && !win) {
Marek Szyprowski8b704d82015-11-30 14:53:29 +0100582 if (pixel_format == DRM_FORMAT_ARGB8888)
583 pixel_format = DRM_FORMAT_XRGB8888;
Inki Dae5cc46212013-08-20 14:28:56 +0900584 }
585
Marek Szyprowski8b704d82015-11-30 14:53:29 +0100586 switch (pixel_format) {
Inki Daea4f38a82013-08-20 13:51:02 +0900587 case DRM_FORMAT_C8:
Inki Dae1c248b72011-10-04 19:19:01 +0900588 val |= WINCON0_BPPMODE_8BPP_PALETTE;
589 val |= WINCONx_BURSTLEN_8WORD;
590 val |= WINCONx_BYTSWP;
591 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900592 case DRM_FORMAT_XRGB1555:
593 val |= WINCON0_BPPMODE_16BPP_1555;
594 val |= WINCONx_HAWSWP;
595 val |= WINCONx_BURSTLEN_16WORD;
596 break;
597 case DRM_FORMAT_RGB565:
Inki Dae1c248b72011-10-04 19:19:01 +0900598 val |= WINCON0_BPPMODE_16BPP_565;
599 val |= WINCONx_HAWSWP;
600 val |= WINCONx_BURSTLEN_16WORD;
601 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900602 case DRM_FORMAT_XRGB8888:
Inki Dae1c248b72011-10-04 19:19:01 +0900603 val |= WINCON0_BPPMODE_24BPP_888;
604 val |= WINCONx_WSWP;
605 val |= WINCONx_BURSTLEN_16WORD;
606 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900607 case DRM_FORMAT_ARGB8888:
608 val |= WINCON1_BPPMODE_25BPP_A1888
Inki Dae1c248b72011-10-04 19:19:01 +0900609 | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
610 val |= WINCONx_WSWP;
611 val |= WINCONx_BURSTLEN_16WORD;
612 break;
613 default:
614 DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
615
616 val |= WINCON0_BPPMODE_24BPP_888;
617 val |= WINCONx_WSWP;
618 val |= WINCONx_BURSTLEN_16WORD;
619 break;
620 }
621
Rahul Sharma66367462014-05-07 16:55:22 +0530622 /*
Marek Szyprowski8b704d82015-11-30 14:53:29 +0100623 * Setting dma-burst to 16Word causes permanent tearing for very small
624 * buffers, e.g. cursor buffer. Burst Mode switching which based on
625 * plane size is not recommended as plane size varies alot towards the
626 * end of the screen and rapid movement causes unstable DMA, but it is
627 * still better to change dma-burst than displaying garbage.
Rahul Sharma66367462014-05-07 16:55:22 +0530628 */
629
Marek Szyprowski8b704d82015-11-30 14:53:29 +0100630 if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Rahul Sharma66367462014-05-07 16:55:22 +0530631 val &= ~WINCONx_BURSTLEN_MASK;
632 val |= WINCONx_BURSTLEN_4WORD;
633 }
634
Inki Dae1c248b72011-10-04 19:19:01 +0900635 writel(val, ctx->regs + WINCON(win));
Gustavo Padovan453b44a2015-04-01 13:02:05 -0300636
637 /* hardware window 0 doesn't support alpha channel. */
638 if (win != 0) {
639 /* OSD alpha */
640 val = VIDISD14C_ALPHA0_R(0xf) |
641 VIDISD14C_ALPHA0_G(0xf) |
642 VIDISD14C_ALPHA0_B(0xf) |
643 VIDISD14C_ALPHA1_R(0xf) |
644 VIDISD14C_ALPHA1_G(0xf) |
645 VIDISD14C_ALPHA1_B(0xf);
646
647 writel(val, ctx->regs + VIDOSD_C(win));
648
649 val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
650 VIDW_ALPHA_G(0xf);
651 writel(val, ctx->regs + VIDWnALPHA0(win));
652 writel(val, ctx->regs + VIDWnALPHA1(win));
653 }
Inki Dae1c248b72011-10-04 19:19:01 +0900654}
655
Sean Paulbb7704d2014-01-30 16:19:06 -0500656static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900657{
Inki Dae1c248b72011-10-04 19:19:01 +0900658 unsigned int keycon0 = 0, keycon1 = 0;
659
Inki Dae1c248b72011-10-04 19:19:01 +0900660 keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
661 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
662
663 keycon1 = WxKEYCON1_COLVAL(0xffffffff);
664
665 writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
666 writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
667}
668
Tomasz Figade7af102013-05-01 21:02:27 +0200669/**
670 * shadow_protect_win() - disable updating values from shadow registers at vsync
671 *
672 * @win: window to protect registers for
673 * @protect: 1 to protect (disable updates)
674 */
675static void fimd_shadow_protect_win(struct fimd_context *ctx,
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900676 unsigned int win, bool protect)
Tomasz Figade7af102013-05-01 21:02:27 +0200677{
678 u32 reg, bits, val;
679
Gustavo Padovance3ff362015-08-15 13:26:13 -0300680 /*
681 * SHADOWCON/PRTCON register is used for enabling timing.
682 *
683 * for example, once only width value of a register is set,
684 * if the dma is started then fimd hardware could malfunction so
685 * with protect window setting, the register fields with prefix '_F'
686 * wouldn't be updated at vsync also but updated once unprotect window
687 * is set.
688 */
689
Tomasz Figade7af102013-05-01 21:02:27 +0200690 if (ctx->driver_data->has_shadowcon) {
691 reg = SHADOWCON;
692 bits = SHADOWCON_WINx_PROTECT(win);
693 } else {
694 reg = PRTCON;
695 bits = PRTCON_PROTECT;
696 }
697
698 val = readl(ctx->regs + reg);
699 if (protect)
700 val |= bits;
701 else
702 val &= ~bits;
703 writel(val, ctx->regs + reg);
704}
705
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100706static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
Gustavo Padovance3ff362015-08-15 13:26:13 -0300707{
708 struct fimd_context *ctx = crtc->ctx;
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100709 int i;
Gustavo Padovance3ff362015-08-15 13:26:13 -0300710
711 if (ctx->suspended)
712 return;
713
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100714 for (i = 0; i < WINDOWS_NR; i++)
715 fimd_shadow_protect_win(ctx, i, true);
Gustavo Padovance3ff362015-08-15 13:26:13 -0300716}
717
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100718static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
Gustavo Padovance3ff362015-08-15 13:26:13 -0300719{
720 struct fimd_context *ctx = crtc->ctx;
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100721 int i;
Gustavo Padovance3ff362015-08-15 13:26:13 -0300722
723 if (ctx->suspended)
724 return;
725
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100726 for (i = 0; i < WINDOWS_NR; i++)
727 fimd_shadow_protect_win(ctx, i, false);
Gustavo Padovance3ff362015-08-15 13:26:13 -0300728}
729
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900730static void fimd_update_plane(struct exynos_drm_crtc *crtc,
731 struct exynos_drm_plane *plane)
Inki Dae1c248b72011-10-04 19:19:01 +0900732{
Marek Szyprowski0114f402015-11-30 14:53:22 +0100733 struct exynos_drm_plane_state *state =
734 to_exynos_plane_state(plane->base.state);
Gustavo Padovan93bca242015-01-18 18:16:23 +0900735 struct fimd_context *ctx = crtc->ctx;
Marek Szyprowski0114f402015-11-30 14:53:22 +0100736 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900737 dma_addr_t dma_addr;
738 unsigned long val, size, offset;
739 unsigned int last_x, last_y, buf_offsize, line_size;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100740 unsigned int win = plane->index;
Marek Szyprowski0488f502015-11-30 14:53:21 +0100741 unsigned int bpp = fb->bits_per_pixel >> 3;
742 unsigned int pitch = fb->pitches[0];
Inki Dae1c248b72011-10-04 19:19:01 +0900743
Inki Daee30d4bc2011-12-12 16:35:20 +0900744 if (ctx->suspended)
745 return;
746
Marek Szyprowski0114f402015-11-30 14:53:22 +0100747 offset = state->src.x * bpp;
748 offset += state->src.y * pitch;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900749
Inki Dae1c248b72011-10-04 19:19:01 +0900750 /* buffer start address */
Marek Szyprowski0488f502015-11-30 14:53:21 +0100751 dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900752 val = (unsigned long)dma_addr;
Inki Dae1c248b72011-10-04 19:19:01 +0900753 writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
754
755 /* buffer end address */
Marek Szyprowski0114f402015-11-30 14:53:22 +0100756 size = pitch * state->crtc.h;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900757 val = (unsigned long)(dma_addr + size);
Inki Dae1c248b72011-10-04 19:19:01 +0900758 writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
759
760 DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900761 (unsigned long)dma_addr, val, size);
Inki Dae19c8b832011-10-14 13:29:46 +0900762 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
Marek Szyprowski0114f402015-11-30 14:53:22 +0100763 state->crtc.w, state->crtc.h);
Inki Dae1c248b72011-10-04 19:19:01 +0900764
765 /* buffer size */
Marek Szyprowski0114f402015-11-30 14:53:22 +0100766 buf_offsize = pitch - (state->crtc.w * bpp);
767 line_size = state->crtc.w * bpp;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900768 val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
769 VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
770 VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
771 VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
Inki Dae1c248b72011-10-04 19:19:01 +0900772 writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
773
774 /* OSD position */
Marek Szyprowski0114f402015-11-30 14:53:22 +0100775 val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
776 VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
777 VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
778 VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
Inki Dae1c248b72011-10-04 19:19:01 +0900779 writel(val, ctx->regs + VIDOSD_A(win));
780
Marek Szyprowski0114f402015-11-30 14:53:22 +0100781 last_x = state->crtc.x + state->crtc.w;
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900782 if (last_x)
783 last_x--;
Marek Szyprowski0114f402015-11-30 14:53:22 +0100784 last_y = state->crtc.y + state->crtc.h;
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900785 if (last_y)
786 last_y--;
787
Joonyoung Shimca555e52012-12-14 15:48:24 +0900788 val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
789 VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
790
Inki Dae1c248b72011-10-04 19:19:01 +0900791 writel(val, ctx->regs + VIDOSD_B(win));
792
Inki Dae19c8b832011-10-14 13:29:46 +0900793 DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
Marek Szyprowski0114f402015-11-30 14:53:22 +0100794 state->crtc.x, state->crtc.y, last_x, last_y);
Inki Dae1c248b72011-10-04 19:19:01 +0900795
Inki Dae1c248b72011-10-04 19:19:01 +0900796 /* OSD size */
797 if (win != 3 && win != 4) {
798 u32 offset = VIDOSD_D(win);
799 if (win == 0)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -0500800 offset = VIDOSD_C(win);
Marek Szyprowski0114f402015-11-30 14:53:22 +0100801 val = state->crtc.w * state->crtc.h;
Inki Dae1c248b72011-10-04 19:19:01 +0900802 writel(val, ctx->regs + offset);
803
804 DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
805 }
806
Marek Szyprowski8b704d82015-11-30 14:53:29 +0100807 fimd_win_set_pixfmt(ctx, win, fb->pixel_format, state->src.w);
Inki Dae1c248b72011-10-04 19:19:01 +0900808
809 /* hardware window 0 doesn't support color key. */
810 if (win != 0)
Sean Paulbb7704d2014-01-30 16:19:06 -0500811 fimd_win_set_colkey(ctx, win);
Inki Dae1c248b72011-10-04 19:19:01 +0900812
YoungJun Chof181a542014-11-17 22:00:10 +0900813 fimd_enable_video_output(ctx, win, true);
Inki Daeec05da92011-12-06 11:06:54 +0900814
YoungJun Cho999d8b32014-11-17 22:00:11 +0900815 if (ctx->driver_data->has_shadowcon)
816 fimd_enable_shadow_channel_path(ctx, win, true);
Inki Daeec05da92011-12-06 11:06:54 +0900817
YoungJun Cho3854fab2014-07-17 18:01:21 +0900818 if (ctx->i80_if)
819 atomic_set(&ctx->win_updated, 1);
Inki Dae1c248b72011-10-04 19:19:01 +0900820}
821
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900822static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
823 struct exynos_drm_plane *plane)
Inki Dae1c248b72011-10-04 19:19:01 +0900824{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900825 struct fimd_context *ctx = crtc->ctx;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100826 unsigned int win = plane->index;
Inki Daeec05da92011-12-06 11:06:54 +0900827
Joonyoung Shimc329f662015-06-12 20:34:28 +0900828 if (ctx->suspended)
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530829 return;
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530830
YoungJun Chof181a542014-11-17 22:00:10 +0900831 fimd_enable_video_output(ctx, win, false);
Inki Dae1c248b72011-10-04 19:19:01 +0900832
YoungJun Cho999d8b32014-11-17 22:00:11 +0900833 if (ctx->driver_data->has_shadowcon)
834 fimd_enable_shadow_channel_path(ctx, win, false);
Sean Paula43b9332014-01-30 16:19:26 -0500835}
836
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300837static void fimd_enable(struct exynos_drm_crtc *crtc)
Sean Paula43b9332014-01-30 16:19:26 -0500838{
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300839 struct fimd_context *ctx = crtc->ctx;
Sean Paula43b9332014-01-30 16:19:26 -0500840
841 if (!ctx->suspended)
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300842 return;
Sean Paula43b9332014-01-30 16:19:26 -0500843
844 ctx->suspended = false;
845
Sean Paulaf65c802014-01-30 16:19:27 -0500846 pm_runtime_get_sync(ctx->dev);
847
Sean Paula43b9332014-01-30 16:19:26 -0500848 /* if vblank was enabled status, enable it again. */
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300849 if (test_and_clear_bit(0, &ctx->irq_flags))
850 fimd_enable_vblank(ctx->crtc);
Sean Paula43b9332014-01-30 16:19:26 -0500851
Joonyoung Shimc329f662015-06-12 20:34:28 +0900852 fimd_commit(ctx->crtc);
Sean Paula43b9332014-01-30 16:19:26 -0500853}
854
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300855static void fimd_disable(struct exynos_drm_crtc *crtc)
Sean Paula43b9332014-01-30 16:19:26 -0500856{
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300857 struct fimd_context *ctx = crtc->ctx;
Joonyoung Shimc329f662015-06-12 20:34:28 +0900858 int i;
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300859
Sean Paula43b9332014-01-30 16:19:26 -0500860 if (ctx->suspended)
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300861 return;
Sean Paula43b9332014-01-30 16:19:26 -0500862
863 /*
864 * We need to make sure that all windows are disabled before we
865 * suspend that connector. Otherwise we might try to scan from
866 * a destroyed buffer later.
867 */
Joonyoung Shimc329f662015-06-12 20:34:28 +0900868 for (i = 0; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900869 fimd_disable_plane(crtc, &ctx->planes[i]);
Sean Paula43b9332014-01-30 16:19:26 -0500870
Inki Dae94ab95a2015-06-12 22:19:22 +0900871 fimd_enable_vblank(crtc);
872 fimd_wait_for_vblank(crtc);
873 fimd_disable_vblank(crtc);
874
Joonyoung Shimb74f14f2015-06-12 17:27:16 +0900875 writel(0, ctx->regs + VIDCON0);
876
Sean Paulaf65c802014-01-30 16:19:27 -0500877 pm_runtime_put_sync(ctx->dev);
Sean Paula43b9332014-01-30 16:19:26 -0500878 ctx->suspended = true;
Sean Paul080be03d2014-02-19 21:02:55 +0900879}
880
YoungJun Cho3854fab2014-07-17 18:01:21 +0900881static void fimd_trigger(struct device *dev)
882{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +0100883 struct fimd_context *ctx = dev_get_drvdata(dev);
Marek Szyprowskie1a7b9b2016-04-18 17:38:27 +0900884 const struct fimd_driver_data *driver_data = ctx->driver_data;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900885 void *timing_base = ctx->regs + driver_data->timing_base;
886 u32 reg;
887
Joonyoung Shim9b67eb72014-11-17 22:00:08 +0900888 /*
YoungJun Cho1c905d92014-11-17 22:00:12 +0900889 * Skips triggering if in triggering state, because multiple triggering
890 * requests can cause panel reset.
891 */
Joonyoung Shim9b67eb72014-11-17 22:00:08 +0900892 if (atomic_read(&ctx->triggering))
893 return;
894
YoungJun Cho1c905d92014-11-17 22:00:12 +0900895 /* Enters triggering mode */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900896 atomic_set(&ctx->triggering, 1);
897
YoungJun Cho3854fab2014-07-17 18:01:21 +0900898 reg = readl(timing_base + TRIGCON);
Inki Daeb5bf0f12016-04-12 09:59:11 +0900899 reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900900 writel(reg, timing_base + TRIGCON);
YoungJun Cho87ab85b2014-11-17 22:00:13 +0900901
902 /*
903 * Exits triggering mode if vblank is not enabled yet, because when the
904 * VIDINTCON0 register is not set, it can not exit from triggering mode.
905 */
906 if (!test_bit(0, &ctx->irq_flags))
907 atomic_set(&ctx->triggering, 0);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900908}
909
Gustavo Padovan93bca242015-01-18 18:16:23 +0900910static void fimd_te_handler(struct exynos_drm_crtc *crtc)
YoungJun Cho3854fab2014-07-17 18:01:21 +0900911{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900912 struct fimd_context *ctx = crtc->ctx;
Inki Daea6f75aa2016-04-18 17:54:39 +0900913 u32 trg_type = ctx->driver_data->trg_type;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900914
915 /* Checks the crtc is detached already from encoder */
916 if (ctx->pipe < 0 || !ctx->drm_dev)
917 return;
918
Inki Daea6f75aa2016-04-18 17:54:39 +0900919 if (trg_type == I80_HW_TRG)
920 goto out;
921
YoungJun Cho3854fab2014-07-17 18:01:21 +0900922 /*
923 * If there is a page flip request, triggers and handles the page flip
924 * event so that current fb can be updated into panel GRAM.
925 */
926 if (atomic_add_unless(&ctx->win_updated, -1, 0))
927 fimd_trigger(ctx->dev);
928
Inki Daea6f75aa2016-04-18 17:54:39 +0900929out:
YoungJun Cho3854fab2014-07-17 18:01:21 +0900930 /* Wakes up vsync event queue */
931 if (atomic_read(&ctx->wait_vsync_event)) {
932 atomic_set(&ctx->wait_vsync_event, 0);
933 wake_up(&ctx->wait_vsync_queue);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900934 }
YoungJun Chob301ae22014-10-01 15:19:10 +0900935
Joonyoung Shimadf67ab2014-11-17 22:00:14 +0900936 if (test_bit(0, &ctx->irq_flags))
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300937 drm_crtc_handle_vblank(&ctx->crtc->base);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900938}
939
Andrzej Hajda196e0592016-04-30 01:39:08 +0900940static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
Krzysztof Kozlowski48107d72015-05-07 09:04:44 +0900941{
Andrzej Hajda196e0592016-04-30 01:39:08 +0900942 struct fimd_context *ctx = container_of(clk, struct fimd_context,
943 dp_clk);
944 u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
Gustavo Padovan3c79fb82015-09-30 18:40:54 -0300945 writel(val, ctx->regs + DP_MIE_CLKCON);
Krzysztof Kozlowski48107d72015-05-07 09:04:44 +0900946}
947
Krzysztof Kozlowskif3aaf762015-05-07 09:04:45 +0900948static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
Gustavo Padovan3cecda02015-06-01 12:04:55 -0300949 .enable = fimd_enable,
950 .disable = fimd_disable,
Sean Paul1c6244c2014-01-30 16:19:02 -0500951 .commit = fimd_commit,
952 .enable_vblank = fimd_enable_vblank,
953 .disable_vblank = fimd_disable_vblank,
Gustavo Padovance3ff362015-08-15 13:26:13 -0300954 .atomic_begin = fimd_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900955 .update_plane = fimd_update_plane,
956 .disable_plane = fimd_disable_plane,
Gustavo Padovance3ff362015-08-15 13:26:13 -0300957 .atomic_flush = fimd_atomic_flush,
Andrzej Hajdac96fdfd2016-09-23 12:43:29 +0200958 .atomic_check = fimd_atomic_check,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900959 .te_handler = fimd_te_handler,
Inki Dae1c248b72011-10-04 19:19:01 +0900960};
961
Inki Dae1c248b72011-10-04 19:19:01 +0900962static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
963{
964 struct fimd_context *ctx = (struct fimd_context *)dev_id;
Andrzej Hajda9276dff2016-09-23 15:21:38 +0200965 u32 val, clear_bit;
Inki Dae1c248b72011-10-04 19:19:01 +0900966
967 val = readl(ctx->regs + VIDINTCON1);
968
YoungJun Cho3854fab2014-07-17 18:01:21 +0900969 clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
970 if (val & clear_bit)
971 writel(clear_bit, ctx->regs + VIDINTCON1);
Inki Dae1c248b72011-10-04 19:19:01 +0900972
Inki Daeec05da92011-12-06 11:06:54 +0900973 /* check the crtc is detached already from encoder */
Sean Paul080be03d2014-02-19 21:02:55 +0900974 if (ctx->pipe < 0 || !ctx->drm_dev)
Inki Daeec05da92011-12-06 11:06:54 +0900975 goto out;
Inki Dae483b88f2011-11-11 21:28:00 +0900976
Gustavo Padovanfc75f712015-08-15 13:26:11 -0300977 if (!ctx->i80_if)
978 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimadf67ab2014-11-17 22:00:14 +0900979
Gustavo Padovanfc75f712015-08-15 13:26:11 -0300980 if (ctx->i80_if) {
YoungJun Cho1c905d92014-11-17 22:00:12 +0900981 /* Exits triggering mode */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900982 atomic_set(&ctx->triggering, 0);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900983 } else {
YoungJun Cho3854fab2014-07-17 18:01:21 +0900984 /* set wait vsync event to zero and wake up queue. */
985 if (atomic_read(&ctx->wait_vsync_event)) {
986 atomic_set(&ctx->wait_vsync_event, 0);
987 wake_up(&ctx->wait_vsync_queue);
988 }
Prathyush K01ce1132012-12-06 20:16:04 +0530989 }
YoungJun Cho3854fab2014-07-17 18:01:21 +0900990
Inki Daeec05da92011-12-06 11:06:54 +0900991out:
Inki Dae1c248b72011-10-04 19:19:01 +0900992 return IRQ_HANDLED;
993}
994
Inki Daef37cd5e2014-05-09 14:25:20 +0900995static int fimd_bind(struct device *dev, struct device *master, void *data)
Andrzej Hajda562ad9f2013-08-21 16:22:03 +0200996{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +0100997 struct fimd_context *ctx = dev_get_drvdata(dev);
Inki Daef37cd5e2014-05-09 14:25:20 +0900998 struct drm_device *drm_dev = data;
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +0900999 struct exynos_drm_private *priv = drm_dev->dev_private;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +09001000 struct exynos_drm_plane *exynos_plane;
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +01001001 unsigned int i;
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +09001002 int ret;
Andrzej Hajda000cc922014-04-03 16:26:00 +02001003
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +09001004 ctx->drm_dev = drm_dev;
1005 ctx->pipe = priv->pipe++;
Ajay Kumarefa75bc2015-01-12 01:57:07 +09001006
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +01001007 for (i = 0; i < WINDOWS_NR; i++) {
1008 ctx->configs[i].pixel_formats = fimd_formats;
1009 ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
1010 ctx->configs[i].zpos = i;
1011 ctx->configs[i].type = fimd_win_types[i];
Marek Szyprowski40bdfb02015-12-16 13:21:42 +01001012 ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +01001013 1 << ctx->pipe, &ctx->configs[i]);
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +09001014 if (ret)
1015 return ret;
1016 }
1017
Gustavo Padovan5d3d0992015-10-12 22:07:48 +09001018 exynos_plane = &ctx->planes[DEFAULT_WIN];
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +09001019 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
1020 ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
Joonyoung Shim0f04cf82015-01-30 16:43:01 +09001021 &fimd_crtc_ops, ctx);
Hyungwon Hwangd1222842015-04-07 22:19:43 +09001022 if (IS_ERR(ctx->crtc))
1023 return PTR_ERR(ctx->crtc);
Gustavo Padovan93bca242015-01-18 18:16:23 +09001024
Andrzej Hajda196e0592016-04-30 01:39:08 +09001025 if (ctx->driver_data->has_dp_clk) {
1026 ctx->dp_clk.enable = fimd_dp_clock_enable;
1027 ctx->crtc->pipe_clk = &ctx->dp_clk;
1028 }
1029
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001030 if (ctx->encoder)
Gustavo Padovana2986e82015-08-05 20:24:20 -03001031 exynos_dpi_bind(drm_dev, ctx->encoder);
Andrzej Hajda000cc922014-04-03 16:26:00 +02001032
Joonyoung Shim43a3b862015-07-28 17:51:02 +09001033 if (is_drm_iommu_supported(drm_dev))
1034 fimd_clear_channels(ctx->crtc);
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +09001035
1036 ret = drm_iommu_attach_device(drm_dev, dev);
Hyungwon Hwangfc2e0132015-06-22 19:05:04 +09001037 if (ret)
1038 priv->pipe--;
1039
1040 return ret;
Andrzej Hajda000cc922014-04-03 16:26:00 +02001041}
1042
1043static void fimd_unbind(struct device *dev, struct device *master,
1044 void *data)
1045{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001046 struct fimd_context *ctx = dev_get_drvdata(dev);
Andrzej Hajda000cc922014-04-03 16:26:00 +02001047
Gustavo Padovan3cecda02015-06-01 12:04:55 -03001048 fimd_disable(ctx->crtc);
Andrzej Hajda000cc922014-04-03 16:26:00 +02001049
Joonyoung Shimbf566082015-07-02 21:49:38 +09001050 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +09001051
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001052 if (ctx->encoder)
1053 exynos_dpi_remove(ctx->encoder);
Andrzej Hajda000cc922014-04-03 16:26:00 +02001054}
1055
1056static const struct component_ops fimd_component_ops = {
1057 .bind = fimd_bind,
1058 .unbind = fimd_unbind,
1059};
1060
1061static int fimd_probe(struct platform_device *pdev)
1062{
1063 struct device *dev = &pdev->dev;
1064 struct fimd_context *ctx;
YoungJun Cho3854fab2014-07-17 18:01:21 +09001065 struct device_node *i80_if_timings;
Andrzej Hajda000cc922014-04-03 16:26:00 +02001066 struct resource *res;
Gustavo Padovanfe42cfb2014-11-03 18:56:57 -02001067 int ret;
Inki Dae1c248b72011-10-04 19:19:01 +09001068
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001069 if (!dev->of_node)
1070 return -ENODEV;
Sachin Kamat2d3f1732013-08-28 10:47:58 +05301071
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001072 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001073 if (!ctx)
1074 return -ENOMEM;
1075
Sean Paulbb7704d2014-01-30 16:19:06 -05001076 ctx->dev = dev;
Sean Paula43b9332014-01-30 16:19:26 -05001077 ctx->suspended = true;
Marek Szyprowskie1a7b9b2016-04-18 17:38:27 +09001078 ctx->driver_data = of_device_get_match_data(dev);
Sean Paulbb7704d2014-01-30 16:19:06 -05001079
Sean Paul1417f102014-01-30 16:19:23 -05001080 if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
1081 ctx->vidcon1 |= VIDCON1_INV_VDEN;
1082 if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
1083 ctx->vidcon1 |= VIDCON1_INV_VCLK;
Andrzej Hajda562ad9f2013-08-21 16:22:03 +02001084
YoungJun Cho3854fab2014-07-17 18:01:21 +09001085 i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
1086 if (i80_if_timings) {
1087 u32 val;
1088
1089 ctx->i80_if = true;
1090
1091 if (ctx->driver_data->has_vidoutcon)
1092 ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
1093 else
1094 ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
1095 /*
1096 * The user manual describes that this "DSI_EN" bit is required
1097 * to enable I80 24-bit data interface.
1098 */
1099 ctx->vidcon0 |= VIDCON0_DSI_EN;
1100
1101 if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
1102 val = 0;
1103 ctx->i80ifcon = LCD_CS_SETUP(val);
1104 if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
1105 val = 0;
1106 ctx->i80ifcon |= LCD_WR_SETUP(val);
1107 if (of_property_read_u32(i80_if_timings, "wr-active", &val))
1108 val = 1;
1109 ctx->i80ifcon |= LCD_WR_ACTIVE(val);
1110 if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
1111 val = 0;
1112 ctx->i80ifcon |= LCD_WR_HOLD(val);
1113 }
1114 of_node_put(i80_if_timings);
1115
1116 ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
1117 "samsung,sysreg");
1118 if (IS_ERR(ctx->sysreg)) {
1119 dev_warn(dev, "failed to get system register.\n");
1120 ctx->sysreg = NULL;
1121 }
1122
Sean Paula968e722014-01-30 16:19:20 -05001123 ctx->bus_clk = devm_clk_get(dev, "fimd");
1124 if (IS_ERR(ctx->bus_clk)) {
1125 dev_err(dev, "failed to get bus clock\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001126 return PTR_ERR(ctx->bus_clk);
Sean Paula968e722014-01-30 16:19:20 -05001127 }
1128
1129 ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
1130 if (IS_ERR(ctx->lcd_clk)) {
1131 dev_err(dev, "failed to get lcd clock\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001132 return PTR_ERR(ctx->lcd_clk);
Sean Paula968e722014-01-30 16:19:20 -05001133 }
Inki Dae1c248b72011-10-04 19:19:01 +09001134
Inki Dae1c248b72011-10-04 19:19:01 +09001135 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Inki Dae1c248b72011-10-04 19:19:01 +09001136
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001137 ctx->regs = devm_ioremap_resource(dev, res);
Andrzej Hajda86650402015-06-11 23:23:37 +09001138 if (IS_ERR(ctx->regs))
1139 return PTR_ERR(ctx->regs);
Inki Dae1c248b72011-10-04 19:19:01 +09001140
YoungJun Cho3854fab2014-07-17 18:01:21 +09001141 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1142 ctx->i80_if ? "lcd_sys" : "vsync");
Inki Dae1c248b72011-10-04 19:19:01 +09001143 if (!res) {
1144 dev_err(dev, "irq request failed.\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001145 return -ENXIO;
Inki Dae1c248b72011-10-04 19:19:01 +09001146 }
1147
Sean Paul055e0c02014-01-30 16:19:21 -05001148 ret = devm_request_irq(dev, res->start, fimd_irq_handler,
Sachin Kamatedc57262012-06-19 11:47:39 +05301149 0, "drm_fimd", ctx);
1150 if (ret) {
Inki Dae1c248b72011-10-04 19:19:01 +09001151 dev_err(dev, "irq request failed.\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001152 return ret;
Inki Dae1c248b72011-10-04 19:19:01 +09001153 }
1154
Daniel Vetter57ed0f72013-12-11 11:34:43 +01001155 init_waitqueue_head(&ctx->wait_vsync_queue);
Prathyush K01ce1132012-12-06 20:16:04 +05301156 atomic_set(&ctx->wait_vsync_event, 0);
Inki Dae1c248b72011-10-04 19:19:01 +09001157
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001158 platform_set_drvdata(pdev, ctx);
Sean Paul080be03d2014-02-19 21:02:55 +09001159
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001160 ctx->encoder = exynos_dpi_probe(dev);
1161 if (IS_ERR(ctx->encoder))
1162 return PTR_ERR(ctx->encoder);
Inki Daef37cd5e2014-05-09 14:25:20 +09001163
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001164 pm_runtime_enable(dev);
Inki Daef37cd5e2014-05-09 14:25:20 +09001165
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001166 ret = component_add(dev, &fimd_component_ops);
Inki Daedf5225b2014-05-29 18:28:02 +09001167 if (ret)
1168 goto err_disable_pm_runtime;
1169
1170 return ret;
1171
1172err_disable_pm_runtime:
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001173 pm_runtime_disable(dev);
Inki Daedf5225b2014-05-29 18:28:02 +09001174
Inki Daedf5225b2014-05-29 18:28:02 +09001175 return ret;
Inki Daef37cd5e2014-05-09 14:25:20 +09001176}
1177
1178static int fimd_remove(struct platform_device *pdev)
1179{
Sean Paulaf65c802014-01-30 16:19:27 -05001180 pm_runtime_disable(&pdev->dev);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001181
Inki Daedf5225b2014-05-29 18:28:02 +09001182 component_del(&pdev->dev, &fimd_component_ops);
Inki Daedf5225b2014-05-29 18:28:02 +09001183
Inki Dae1c248b72011-10-04 19:19:01 +09001184 return 0;
1185}
1186
Gustavo Padovan41571972015-09-04 17:15:49 -03001187#ifdef CONFIG_PM
1188static int exynos_fimd_suspend(struct device *dev)
1189{
1190 struct fimd_context *ctx = dev_get_drvdata(dev);
1191
1192 clk_disable_unprepare(ctx->lcd_clk);
1193 clk_disable_unprepare(ctx->bus_clk);
1194
1195 return 0;
1196}
1197
1198static int exynos_fimd_resume(struct device *dev)
1199{
1200 struct fimd_context *ctx = dev_get_drvdata(dev);
1201 int ret;
1202
1203 ret = clk_prepare_enable(ctx->bus_clk);
1204 if (ret < 0) {
1205 DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
1206 return ret;
1207 }
1208
1209 ret = clk_prepare_enable(ctx->lcd_clk);
1210 if (ret < 0) {
1211 DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
1212 return ret;
1213 }
1214
1215 return 0;
1216}
1217#endif
1218
1219static const struct dev_pm_ops exynos_fimd_pm_ops = {
1220 SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
1221};
1222
Joonyoung Shim132a5b92012-03-16 18:47:08 +09001223struct platform_driver fimd_driver = {
Inki Dae1c248b72011-10-04 19:19:01 +09001224 .probe = fimd_probe,
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001225 .remove = fimd_remove,
Inki Dae1c248b72011-10-04 19:19:01 +09001226 .driver = {
1227 .name = "exynos4-fb",
1228 .owner = THIS_MODULE,
Gustavo Padovan41571972015-09-04 17:15:49 -03001229 .pm = &exynos_fimd_pm_ops,
Sachin Kamat2d3f1732013-08-28 10:47:58 +05301230 .of_match_table = fimd_driver_dt_match,
Inki Dae1c248b72011-10-04 19:19:01 +09001231 },
1232};