blob: a27ded53ab4f0e5eb2fa312e891da3adf8a49ef9 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03006 * Copyright (C) 2013 Intel Corporation
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030012
Viresh Kumar327e6972012-02-01 16:12:26 +053013#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070014#include <linux/clk.h>
15#include <linux/delay.h>
16#include <linux/dmaengine.h>
17#include <linux/dma-mapping.h>
Andy Shevchenkof8122a82013-01-16 15:48:50 +020018#include <linux/dmapool.h>
Thierry Reding73312052013-01-21 11:09:00 +010019#include <linux/err.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070020#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
23#include <linux/mm.h>
24#include <linux/module.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070025#include <linux/slab.h>
26
Andy Shevchenko61a76492013-06-05 15:26:44 +030027#include "../dmaengine.h"
Andy Shevchenko9cade1a2013-06-05 15:26:45 +030028#include "internal.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070029
30/*
31 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33 * of which use ARM any more). See the "Databook" from Synopsys for
34 * information beyond what licensees probably provide.
35 *
Andy Shevchenkodd5720b2014-02-12 11:16:17 +020036 * The driver has been tested with the Atmel AT32AP7000, which does not
37 * support descriptor writeback.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070038 */
39
Andy Shevchenko78f3c9d2013-07-15 15:04:38 +030040static inline bool is_request_line_unset(struct dw_dma_chan *dwc)
41{
42 return dwc->request_line == (typeof(dwc->request_line))~0;
43}
44
Arnd Bergmannf7760762013-03-26 16:53:57 +020045static inline void dwc_set_masters(struct dw_dma_chan *dwc)
Andy Shevchenko5be10f32013-01-17 10:03:01 +020046{
Arnd Bergmannf7760762013-03-26 16:53:57 +020047 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
48 struct dw_dma_slave *dws = dwc->chan.private;
49 unsigned char mmax = dw->nr_masters - 1;
Andy Shevchenko5be10f32013-01-17 10:03:01 +020050
Andy Shevchenko78f3c9d2013-07-15 15:04:38 +030051 if (!is_request_line_unset(dwc))
52 return;
53
54 dwc->src_master = min_t(unsigned char, mmax, dwc_get_sms(dws));
55 dwc->dst_master = min_t(unsigned char, mmax, dwc_get_dms(dws));
Andy Shevchenko5be10f32013-01-17 10:03:01 +020056}
57
Viresh Kumar327e6972012-02-01 16:12:26 +053058#define DWC_DEFAULT_CTLLO(_chan) ({ \
Viresh Kumar327e6972012-02-01 16:12:26 +053059 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
60 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020061 bool _is_slave = is_slave_direction(_dwc->direction); \
Andy Shevchenko495aea42013-01-10 11:11:41 +020062 u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053063 DW_DMA_MSIZE_16; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020064 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053065 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000066 \
Viresh Kumar327e6972012-02-01 16:12:26 +053067 (DWC_CTLL_DST_MSIZE(_dmsize) \
68 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000069 | DWC_CTLL_LLP_D_EN \
70 | DWC_CTLL_LLP_S_EN \
Arnd Bergmannf7760762013-03-26 16:53:57 +020071 | DWC_CTLL_DMS(_dwc->dst_master) \
72 | DWC_CTLL_SMS(_dwc->src_master)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000073 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070074
75/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070076 * Number of descriptors to allocate for each channel. This should be
77 * made configurable somehow; preferably, the clients (at least the
78 * ones using slave transfers) should be able to give us a hint.
79 */
80#define NR_DESCS_PER_CHANNEL 64
81
82/*----------------------------------------------------------------------*/
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070083
Dan Williams41d5e592009-01-06 11:38:21 -070084static struct device *chan2dev(struct dma_chan *chan)
85{
86 return &chan->dev->device;
87}
Dan Williams41d5e592009-01-06 11:38:21 -070088
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070089static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
90{
Andy Shevchenkoe63a47a2012-10-18 17:34:12 +030091 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070092}
93
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070094static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
95{
96 struct dw_desc *desc, *_desc;
97 struct dw_desc *ret = NULL;
98 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +053099 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700100
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530101 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700102 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300103 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700104 if (async_tx_test_ack(&desc->txd)) {
105 list_del(&desc->desc_node);
106 ret = desc;
107 break;
108 }
Dan Williams41d5e592009-01-06 11:38:21 -0700109 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700110 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530111 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700112
Dan Williams41d5e592009-01-06 11:38:21 -0700113 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700114
115 return ret;
116}
117
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700118/*
119 * Move a descriptor, including any children, to the free list.
120 * `desc' must not be on any lists.
121 */
122static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
123{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530124 unsigned long flags;
125
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700126 if (desc) {
127 struct dw_desc *child;
128
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530129 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700130 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 "moving child desc %p to freelist\n",
133 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700134 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700135 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700136 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530137 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700138 }
139}
140
Viresh Kumar61e183f2011-11-17 16:01:29 +0530141static void dwc_initialize(struct dw_dma_chan *dwc)
142{
143 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
144 struct dw_dma_slave *dws = dwc->chan.private;
145 u32 cfghi = DWC_CFGH_FIFO_MODE;
146 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
147
148 if (dwc->initialized == true)
149 return;
150
Arnd Bergmannf7760762013-03-26 16:53:57 +0200151 if (dws) {
Viresh Kumar61e183f2011-11-17 16:01:29 +0530152 /*
153 * We need controller-specific data to set up slave
154 * transfers.
155 */
156 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
157
158 cfghi = dws->cfg_hi;
159 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300160 } else {
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200161 if (dwc->direction == DMA_MEM_TO_DEV)
Arnd Bergmannf7760762013-03-26 16:53:57 +0200162 cfghi = DWC_CFGH_DST_PER(dwc->request_line);
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200163 else if (dwc->direction == DMA_DEV_TO_MEM)
Arnd Bergmannf7760762013-03-26 16:53:57 +0200164 cfghi = DWC_CFGH_SRC_PER(dwc->request_line);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530165 }
166
167 channel_writel(dwc, CFG_LO, cfglo);
168 channel_writel(dwc, CFG_HI, cfghi);
169
170 /* Enable interrupts */
171 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530172 channel_set_bit(dw, MASK.ERROR, dwc->mask);
173
174 dwc->initialized = true;
175}
176
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700177/*----------------------------------------------------------------------*/
178
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300179static inline unsigned int dwc_fast_fls(unsigned long long v)
180{
181 /*
182 * We can be a lot more clever here, but this should take care
183 * of the most common optimization.
184 */
185 if (!(v & 7))
186 return 3;
187 else if (!(v & 3))
188 return 2;
189 else if (!(v & 1))
190 return 1;
191 return 0;
192}
193
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300194static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300195{
196 dev_err(chan2dev(&dwc->chan),
197 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
198 channel_readl(dwc, SAR),
199 channel_readl(dwc, DAR),
200 channel_readl(dwc, LLP),
201 channel_readl(dwc, CTL_HI),
202 channel_readl(dwc, CTL_LO));
203}
204
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300205static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
206{
207 channel_clear_bit(dw, CH_EN, dwc->mask);
208 while (dma_readl(dw, CH_EN) & dwc->mask)
209 cpu_relax();
210}
211
Andy Shevchenko1d455432012-06-19 13:34:03 +0300212/*----------------------------------------------------------------------*/
213
Andy Shevchenkofed25742012-09-21 15:05:49 +0300214/* Perform single block transfer */
215static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
216 struct dw_desc *desc)
217{
218 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
219 u32 ctllo;
220
Andy Shevchenko1d566f12014-01-13 14:04:48 +0200221 /*
222 * Software emulation of LLP mode relies on interrupts to continue
223 * multi block transfer.
224 */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300225 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
226
227 channel_writel(dwc, SAR, desc->lli.sar);
228 channel_writel(dwc, DAR, desc->lli.dar);
229 channel_writel(dwc, CTL_LO, ctllo);
230 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
231 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200232
233 /* Move pointer to next descriptor */
234 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300235}
236
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700237/* Called with dwc->lock held and bh disabled */
238static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
239{
240 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300241 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700242
243 /* ASSERT: channel is idle */
244 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700245 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700246 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300247 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700248
249 /* The tasklet will hopefully advance the queue... */
250 return;
251 }
252
Andy Shevchenkofed25742012-09-21 15:05:49 +0300253 if (dwc->nollp) {
254 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
255 &dwc->flags);
256 if (was_soft_llp) {
257 dev_err(chan2dev(&dwc->chan),
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200258 "BUG: Attempted to start new LLP transfer inside ongoing one\n");
Andy Shevchenkofed25742012-09-21 15:05:49 +0300259 return;
260 }
261
262 dwc_initialize(dwc);
263
Andy Shevchenko4702d522013-01-25 11:48:03 +0200264 dwc->residue = first->total_len;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200265 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300266
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200267 /* Submit first block */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300268 dwc_do_single_block(dwc, first);
269
270 return;
271 }
272
Viresh Kumar61e183f2011-11-17 16:01:29 +0530273 dwc_initialize(dwc);
274
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700275 channel_writel(dwc, LLP, first->txd.phys);
276 channel_writel(dwc, CTL_LO,
277 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
278 channel_writel(dwc, CTL_HI, 0);
279 channel_set_bit(dw, CH_EN, dwc->mask);
280}
281
282/*----------------------------------------------------------------------*/
283
284static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530285dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
286 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700287{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530288 dma_async_tx_callback callback = NULL;
289 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700290 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530291 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530292 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700293
Dan Williams41d5e592009-01-06 11:38:21 -0700294 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700295
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530296 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000297 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530298 if (callback_required) {
299 callback = txd->callback;
300 param = txd->callback_param;
301 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700302
Viresh Kumare5180762011-03-03 15:47:20 +0530303 /* async_tx_ack */
304 list_for_each_entry(child, &desc->tx_list, desc_node)
305 async_tx_ack(&child->txd);
306 async_tx_ack(&desc->txd);
307
Dan Williamse0bd0f82009-09-08 17:53:02 -0700308 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700309 list_move(&desc->desc_node, &dwc->free_list);
310
Dan Williamsd38a8c62013-10-18 19:35:23 +0200311 dma_descriptor_unmap(txd);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530312 spin_unlock_irqrestore(&dwc->lock, flags);
313
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200314 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700315 callback(param);
316}
317
318static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
319{
320 struct dw_desc *desc, *_desc;
321 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530322 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700323
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530324 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700325 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700326 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700327 "BUG: XFER bit set, but channel not idle!\n");
328
329 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300330 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700331 }
332
333 /*
334 * Submit queued descriptors ASAP, i.e. before we go through
335 * the completed ones.
336 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700337 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530338 if (!list_empty(&dwc->queue)) {
339 list_move(dwc->queue.next, &dwc->active_list);
340 dwc_dostart(dwc, dwc_first_active(dwc));
341 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700342
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530343 spin_unlock_irqrestore(&dwc->lock, flags);
344
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700345 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530346 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700347}
348
Andy Shevchenko4702d522013-01-25 11:48:03 +0200349/* Returns how many bytes were already received from source */
350static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
351{
352 u32 ctlhi = channel_readl(dwc, CTL_HI);
353 u32 ctllo = channel_readl(dwc, CTL_LO);
354
355 return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
356}
357
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700358static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
359{
360 dma_addr_t llp;
361 struct dw_desc *desc, *_desc;
362 struct dw_desc *child;
363 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530364 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700365
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530366 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700367 llp = channel_readl(dwc, LLP);
368 status_xfer = dma_readl(dw, RAW.XFER);
369
370 if (status_xfer & dwc->mask) {
371 /* Everything we've submitted is done */
372 dma_writel(dw, CLEAR.XFER, dwc->mask);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200373
374 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200375 struct list_head *head, *active = dwc->tx_node_active;
376
377 /*
378 * We are inside first active descriptor.
379 * Otherwise something is really wrong.
380 */
381 desc = dwc_first_active(dwc);
382
383 head = &desc->tx_list;
384 if (active != head) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200385 /* Update desc to reflect last sent one */
386 if (active != head->next)
387 desc = to_dw_desc(active->prev);
388
389 dwc->residue -= desc->len;
390
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200391 child = to_dw_desc(active);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200392
393 /* Submit next block */
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200394 dwc_do_single_block(dwc, child);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200395
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200396 spin_unlock_irqrestore(&dwc->lock, flags);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200397 return;
398 }
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200399
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200400 /* We are done here */
401 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
402 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200403
404 dwc->residue = 0;
405
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530406 spin_unlock_irqrestore(&dwc->lock, flags);
407
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700408 dwc_complete_all(dw, dwc);
409 return;
410 }
411
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530412 if (list_empty(&dwc->active_list)) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200413 dwc->residue = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530414 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000415 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530416 }
Jamie Iles087809f2011-01-21 14:11:52 +0000417
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200418 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
419 dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700420 spin_unlock_irqrestore(&dwc->lock, flags);
Dan Williams41d5e592009-01-06 11:38:21 -0700421 return;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700422 }
423
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200424 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700425
426 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Andy Shevchenko75c61222013-03-26 16:53:54 +0200427 /* Initial residue value */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200428 dwc->residue = desc->total_len;
429
Andy Shevchenko75c61222013-03-26 16:53:54 +0200430 /* Check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530431 if (desc->txd.phys == llp) {
432 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700433 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530434 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530435
Andy Shevchenko75c61222013-03-26 16:53:54 +0200436 /* Check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530437 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700438 /* This one is currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200439 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530440 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700441 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530442 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700443
Andy Shevchenko4702d522013-01-25 11:48:03 +0200444 dwc->residue -= desc->len;
445 list_for_each_entry(child, &desc->tx_list, desc_node) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530446 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700447 /* Currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200448 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530449 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700450 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530451 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200452 dwc->residue -= child->len;
453 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700454
455 /*
456 * No descriptors so far seem to be in progress, i.e.
457 * this one must be done.
458 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530459 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530460 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530461 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700462 }
463
Dan Williams41d5e592009-01-06 11:38:21 -0700464 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700465 "BUG: All descriptors done, but channel not idle!\n");
466
467 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300468 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700469
470 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530471 list_move(dwc->queue.next, &dwc->active_list);
472 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700473 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530474 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700475}
476
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300477static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700478{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300479 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
480 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700481}
482
483static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
484{
485 struct dw_desc *bad_desc;
486 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530487 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700488
489 dwc_scan_descriptors(dw, dwc);
490
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530491 spin_lock_irqsave(&dwc->lock, flags);
492
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700493 /*
494 * The descriptor currently at the head of the active list is
495 * borked. Since we don't have any way to report errors, we'll
496 * just have to scream loudly and try to carry on.
497 */
498 bad_desc = dwc_first_active(dwc);
499 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530500 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700501
502 /* Clear the error flag and try to restart the controller */
503 dma_writel(dw, CLEAR.ERROR, dwc->mask);
504 if (!list_empty(&dwc->active_list))
505 dwc_dostart(dwc, dwc_first_active(dwc));
506
507 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300508 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700509 * when someone submits a bad physical address in a
510 * descriptor, we should consider ourselves lucky that the
511 * controller flagged an error instead of scribbling over
512 * random memory locations.
513 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300514 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
515 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700516 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700517 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700518 dwc_dump_lli(dwc, &child->lli);
519
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530520 spin_unlock_irqrestore(&dwc->lock, flags);
521
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700522 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530523 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700524}
525
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200526/* --------------------- Cyclic DMA API extensions -------------------- */
527
Denis Efremov8004cbb2013-05-09 13:19:40 +0400528dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200529{
530 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
531 return channel_readl(dwc, SAR);
532}
533EXPORT_SYMBOL(dw_dma_get_src_addr);
534
Denis Efremov8004cbb2013-05-09 13:19:40 +0400535dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200536{
537 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
538 return channel_readl(dwc, DAR);
539}
540EXPORT_SYMBOL(dw_dma_get_dst_addr);
541
Andy Shevchenko75c61222013-03-26 16:53:54 +0200542/* Called with dwc->lock held and all DMAC interrupts disabled */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200543static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530544 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200545{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530546 unsigned long flags;
547
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530548 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200549 void (*callback)(void *param);
550 void *callback_param;
551
552 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
553 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200554
555 callback = dwc->cdesc->period_callback;
556 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530557
558 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200559 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200560 }
561
562 /*
563 * Error and transfer complete are highly unlikely, and will most
564 * likely be due to a configuration error by the user.
565 */
566 if (unlikely(status_err & dwc->mask) ||
567 unlikely(status_xfer & dwc->mask)) {
568 int i;
569
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200570 dev_err(chan2dev(&dwc->chan),
571 "cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
572 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530573
574 spin_lock_irqsave(&dwc->lock, flags);
575
Andy Shevchenko1d455432012-06-19 13:34:03 +0300576 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200577
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300578 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200579
Andy Shevchenko75c61222013-03-26 16:53:54 +0200580 /* Make sure DMA does not restart by loading a new list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200581 channel_writel(dwc, LLP, 0);
582 channel_writel(dwc, CTL_LO, 0);
583 channel_writel(dwc, CTL_HI, 0);
584
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200585 dma_writel(dw, CLEAR.ERROR, dwc->mask);
586 dma_writel(dw, CLEAR.XFER, dwc->mask);
587
588 for (i = 0; i < dwc->cdesc->periods; i++)
589 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530590
591 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200592 }
593}
594
595/* ------------------------------------------------------------------------- */
596
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700597static void dw_dma_tasklet(unsigned long data)
598{
599 struct dw_dma *dw = (struct dw_dma *)data;
600 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700601 u32 status_xfer;
602 u32 status_err;
603 int i;
604
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700605 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700606 status_err = dma_readl(dw, RAW.ERROR);
607
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300608 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700609
610 for (i = 0; i < dw->dma.chancnt; i++) {
611 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200612 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530613 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200614 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700615 dwc_handle_error(dw, dwc);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200616 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700617 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700618 }
619
620 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530621 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700622 */
623 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700624 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
625}
626
627static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
628{
629 struct dw_dma *dw = dev_id;
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300630 u32 status = dma_readl(dw, STATUS_INT);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700631
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300632 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);
633
634 /* Check if we have any interrupt from the DMAC */
635 if (!status)
636 return IRQ_NONE;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700637
638 /*
639 * Just disable the interrupts. We'll turn them back on in the
640 * softirq handler.
641 */
642 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700643 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
644
645 status = dma_readl(dw, STATUS_INT);
646 if (status) {
647 dev_err(dw->dma.dev,
648 "BUG: Unexpected interrupts pending: 0x%x\n",
649 status);
650
651 /* Try to recover */
652 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700653 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
654 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
655 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
656 }
657
658 tasklet_schedule(&dw->tasklet);
659
660 return IRQ_HANDLED;
661}
662
663/*----------------------------------------------------------------------*/
664
665static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
666{
667 struct dw_desc *desc = txd_to_dw_desc(tx);
668 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
669 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530670 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700671
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530672 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000673 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700674
675 /*
676 * REVISIT: We should attempt to chain as many descriptors as
677 * possible, perhaps even appending to those already submitted
678 * for DMA. But this is hard to do in a race-free manner.
679 */
680 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300681 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700682 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700683 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530684 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700685 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300686 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700687 desc->txd.cookie);
688
689 list_add_tail(&desc->desc_node, &dwc->queue);
690 }
691
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530692 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700693
694 return cookie;
695}
696
697static struct dma_async_tx_descriptor *
698dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
699 size_t len, unsigned long flags)
700{
701 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200702 struct dw_dma *dw = to_dw_dma(chan->device);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700703 struct dw_desc *desc;
704 struct dw_desc *first;
705 struct dw_desc *prev;
706 size_t xfer_count;
707 size_t offset;
708 unsigned int src_width;
709 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300710 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700711 u32 ctllo;
712
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300713 dev_vdbg(chan2dev(chan),
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200714 "%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
715 &dest, &src, len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700716
717 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300718 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700719 return NULL;
720 }
721
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200722 dwc->direction = DMA_MEM_TO_MEM;
723
Arnd Bergmannf7760762013-03-26 16:53:57 +0200724 data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
725 dw->data_width[dwc->dst_master]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300726
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300727 src_width = dst_width = min_t(unsigned int, data_width,
728 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700729
Viresh Kumar327e6972012-02-01 16:12:26 +0530730 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700731 | DWC_CTLL_DST_WIDTH(dst_width)
732 | DWC_CTLL_SRC_WIDTH(src_width)
733 | DWC_CTLL_DST_INC
734 | DWC_CTLL_SRC_INC
735 | DWC_CTLL_FC_M2M;
736 prev = first = NULL;
737
738 for (offset = 0; offset < len; offset += xfer_count << src_width) {
739 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300740 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700741
742 desc = dwc_desc_get(dwc);
743 if (!desc)
744 goto err_desc_get;
745
746 desc->lli.sar = src + offset;
747 desc->lli.dar = dest + offset;
748 desc->lli.ctllo = ctllo;
749 desc->lli.ctlhi = xfer_count;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200750 desc->len = xfer_count << src_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700751
752 if (!first) {
753 first = desc;
754 } else {
755 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700756 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700757 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700758 }
759 prev = desc;
760 }
761
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700762 if (flags & DMA_PREP_INTERRUPT)
763 /* Trigger interrupt after last block */
764 prev->lli.ctllo |= DWC_CTLL_INT_EN;
765
766 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700767 first->txd.flags = flags;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200768 first->total_len = len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700769
770 return &first->txd;
771
772err_desc_get:
773 dwc_desc_put(dwc, first);
774 return NULL;
775}
776
777static struct dma_async_tx_descriptor *
778dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530779 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500780 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700781{
782 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200783 struct dw_dma *dw = to_dw_dma(chan->device);
Viresh Kumar327e6972012-02-01 16:12:26 +0530784 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700785 struct dw_desc *prev;
786 struct dw_desc *first;
787 u32 ctllo;
788 dma_addr_t reg;
789 unsigned int reg_width;
790 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300791 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700792 unsigned int i;
793 struct scatterlist *sg;
794 size_t total_len = 0;
795
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300796 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700797
Andy Shevchenko495aea42013-01-10 11:11:41 +0200798 if (unlikely(!is_slave_direction(direction) || !sg_len))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700799 return NULL;
800
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200801 dwc->direction = direction;
802
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700803 prev = first = NULL;
804
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700805 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530806 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530807 reg_width = __fls(sconfig->dst_addr_width);
808 reg = sconfig->dst_addr;
809 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700810 | DWC_CTLL_DST_WIDTH(reg_width)
811 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530812 | DWC_CTLL_SRC_INC);
813
814 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
815 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
816
Arnd Bergmannf7760762013-03-26 16:53:57 +0200817 data_width = dw->data_width[dwc->src_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300818
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700819 for_each_sg(sgl, sg, sg_len, i) {
820 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530821 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700822
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200823 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700824 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530825
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300826 mem_width = min_t(unsigned int,
827 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700828
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530829slave_sg_todev_fill_desc:
830 desc = dwc_desc_get(dwc);
831 if (!desc) {
832 dev_err(chan2dev(chan),
833 "not enough descriptors available\n");
834 goto err_desc_get;
835 }
836
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700837 desc->lli.sar = mem;
838 desc->lli.dar = reg;
839 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300840 if ((len >> mem_width) > dwc->block_size) {
841 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530842 mem += dlen;
843 len -= dlen;
844 } else {
845 dlen = len;
846 len = 0;
847 }
848
849 desc->lli.ctlhi = dlen >> mem_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200850 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700851
852 if (!first) {
853 first = desc;
854 } else {
855 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700856 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700857 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700858 }
859 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530860 total_len += dlen;
861
862 if (len)
863 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700864 }
865 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530866 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530867 reg_width = __fls(sconfig->src_addr_width);
868 reg = sconfig->src_addr;
869 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700870 | DWC_CTLL_SRC_WIDTH(reg_width)
871 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530872 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700873
Viresh Kumar327e6972012-02-01 16:12:26 +0530874 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
875 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
876
Arnd Bergmannf7760762013-03-26 16:53:57 +0200877 data_width = dw->data_width[dwc->dst_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300878
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700879 for_each_sg(sgl, sg, sg_len, i) {
880 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530881 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700882
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200883 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700884 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530885
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300886 mem_width = min_t(unsigned int,
887 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700888
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530889slave_sg_fromdev_fill_desc:
890 desc = dwc_desc_get(dwc);
891 if (!desc) {
892 dev_err(chan2dev(chan),
893 "not enough descriptors available\n");
894 goto err_desc_get;
895 }
896
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700897 desc->lli.sar = reg;
898 desc->lli.dar = mem;
899 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300900 if ((len >> reg_width) > dwc->block_size) {
901 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530902 mem += dlen;
903 len -= dlen;
904 } else {
905 dlen = len;
906 len = 0;
907 }
908 desc->lli.ctlhi = dlen >> reg_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200909 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700910
911 if (!first) {
912 first = desc;
913 } else {
914 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700915 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700916 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700917 }
918 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530919 total_len += dlen;
920
921 if (len)
922 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700923 }
924 break;
925 default:
926 return NULL;
927 }
928
929 if (flags & DMA_PREP_INTERRUPT)
930 /* Trigger interrupt after last block */
931 prev->lli.ctllo |= DWC_CTLL_INT_EN;
932
933 prev->lli.llp = 0;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200934 first->total_len = total_len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700935
936 return &first->txd;
937
938err_desc_get:
939 dwc_desc_put(dwc, first);
940 return NULL;
941}
942
Viresh Kumar327e6972012-02-01 16:12:26 +0530943/*
944 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
945 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
946 *
947 * NOTE: burst size 2 is not supported by controller.
948 *
949 * This can be done by finding least significant bit set: n & (n - 1)
950 */
951static inline void convert_burst(u32 *maxburst)
952{
953 if (*maxburst > 1)
954 *maxburst = fls(*maxburst) - 2;
955 else
956 *maxburst = 0;
957}
958
959static int
960set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
961{
962 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
963
Andy Shevchenko495aea42013-01-10 11:11:41 +0200964 /* Check if chan will be configured for slave transfers */
965 if (!is_slave_direction(sconfig->direction))
Viresh Kumar327e6972012-02-01 16:12:26 +0530966 return -EINVAL;
967
968 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200969 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +0530970
Arnd Bergmannf7760762013-03-26 16:53:57 +0200971 /* Take the request line from slave_id member */
Andy Shevchenko78f3c9d2013-07-15 15:04:38 +0300972 if (is_request_line_unset(dwc))
Arnd Bergmannf7760762013-03-26 16:53:57 +0200973 dwc->request_line = sconfig->slave_id;
974
Viresh Kumar327e6972012-02-01 16:12:26 +0530975 convert_burst(&dwc->dma_sconfig.src_maxburst);
976 convert_burst(&dwc->dma_sconfig.dst_maxburst);
977
978 return 0;
979}
980
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200981static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
982{
983 u32 cfglo = channel_readl(dwc, CFG_LO);
Andy Shevchenko123b69a2013-03-21 11:49:17 +0200984 unsigned int count = 20; /* timeout iterations */
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200985
986 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
Andy Shevchenko123b69a2013-03-21 11:49:17 +0200987 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
988 udelay(2);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200989
990 dwc->paused = true;
991}
992
993static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
994{
995 u32 cfglo = channel_readl(dwc, CFG_LO);
996
997 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
998
999 dwc->paused = false;
1000}
1001
Linus Walleij05827632010-05-17 16:30:42 -07001002static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1003 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001004{
1005 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1006 struct dw_dma *dw = to_dw_dma(chan->device);
1007 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301008 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001009 LIST_HEAD(list);
1010
Linus Walleija7c57cf2011-04-19 08:31:32 +08001011 if (cmd == DMA_PAUSE) {
1012 spin_lock_irqsave(&dwc->lock, flags);
1013
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001014 dwc_chan_pause(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001015
Linus Walleija7c57cf2011-04-19 08:31:32 +08001016 spin_unlock_irqrestore(&dwc->lock, flags);
1017 } else if (cmd == DMA_RESUME) {
1018 if (!dwc->paused)
1019 return 0;
1020
1021 spin_lock_irqsave(&dwc->lock, flags);
1022
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001023 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001024
1025 spin_unlock_irqrestore(&dwc->lock, flags);
1026 } else if (cmd == DMA_TERMINATE_ALL) {
1027 spin_lock_irqsave(&dwc->lock, flags);
1028
Andy Shevchenkofed25742012-09-21 15:05:49 +03001029 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1030
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001031 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001032
Heikki Krogerusa5dbff12013-01-10 10:53:06 +02001033 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001034
1035 /* active_list entries will end up before queued entries */
1036 list_splice_init(&dwc->queue, &list);
1037 list_splice_init(&dwc->active_list, &list);
1038
1039 spin_unlock_irqrestore(&dwc->lock, flags);
1040
1041 /* Flush all pending and queued descriptors */
1042 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1043 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301044 } else if (cmd == DMA_SLAVE_CONFIG) {
1045 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1046 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001047 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301048 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001049
Linus Walleijc3635c72010-03-26 16:44:01 -07001050 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001051}
1052
Andy Shevchenko4702d522013-01-25 11:48:03 +02001053static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
1054{
1055 unsigned long flags;
1056 u32 residue;
1057
1058 spin_lock_irqsave(&dwc->lock, flags);
1059
1060 residue = dwc->residue;
1061 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
1062 residue -= dwc_get_sent(dwc);
1063
1064 spin_unlock_irqrestore(&dwc->lock, flags);
1065 return residue;
1066}
1067
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001068static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001069dwc_tx_status(struct dma_chan *chan,
1070 dma_cookie_t cookie,
1071 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001072{
1073 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001074 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001075
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001076 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301077 if (ret == DMA_COMPLETE)
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001078 return ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001079
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001080 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001081
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001082 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301083 if (ret != DMA_COMPLETE)
Andy Shevchenko4702d522013-01-25 11:48:03 +02001084 dma_set_residue(txstate, dwc_get_residue(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001085
Andy Shevchenkoeffd5cf2013-07-15 15:04:41 +03001086 if (dwc->paused && ret == DMA_IN_PROGRESS)
Linus Walleija7c57cf2011-04-19 08:31:32 +08001087 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001088
1089 return ret;
1090}
1091
1092static void dwc_issue_pending(struct dma_chan *chan)
1093{
1094 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1095
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001096 if (!list_empty(&dwc->queue))
1097 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001098}
1099
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001100static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001101{
1102 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1103 struct dw_dma *dw = to_dw_dma(chan->device);
1104 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001105 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301106 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001107
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001108 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001109
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001110 /* ASSERT: channel is idle */
1111 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001112 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001113 return -EIO;
1114 }
1115
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001116 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001117
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001118 /*
1119 * NOTE: some controllers may have additional features that we
1120 * need to initialize here, like "scatter-gather" (which
1121 * doesn't mean what you think it means), and status writeback.
1122 */
1123
Arnd Bergmannf7760762013-03-26 16:53:57 +02001124 dwc_set_masters(dwc);
1125
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301126 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001127 i = dwc->descs_allocated;
1128 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001129 dma_addr_t phys;
1130
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301131 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001132
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001133 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001134 if (!desc)
1135 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001136
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001137 memset(desc, 0, sizeof(struct dw_desc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001138
Dan Williamse0bd0f82009-09-08 17:53:02 -07001139 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001140 dma_async_tx_descriptor_init(&desc->txd, chan);
1141 desc->txd.tx_submit = dwc_tx_submit;
1142 desc->txd.flags = DMA_CTRL_ACK;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001143 desc->txd.phys = phys;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001144
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001145 dwc_desc_put(dwc, desc);
1146
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301147 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001148 i = ++dwc->descs_allocated;
1149 }
1150
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301151 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001152
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001153 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001154
1155 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001156
1157err_desc_alloc:
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001158 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1159
1160 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001161}
1162
1163static void dwc_free_chan_resources(struct dma_chan *chan)
1164{
1165 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1166 struct dw_dma *dw = to_dw_dma(chan->device);
1167 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301168 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001169 LIST_HEAD(list);
1170
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001171 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001172 dwc->descs_allocated);
1173
1174 /* ASSERT: channel is idle */
1175 BUG_ON(!list_empty(&dwc->active_list));
1176 BUG_ON(!list_empty(&dwc->queue));
1177 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1178
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301179 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001180 list_splice_init(&dwc->free_list, &list);
1181 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301182 dwc->initialized = false;
Arnd Bergmannf7760762013-03-26 16:53:57 +02001183 dwc->request_line = ~0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001184
1185 /* Disable interrupts */
1186 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001187 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1188
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301189 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001190
1191 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001192 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001193 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001194 }
1195
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001196 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001197}
1198
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001199/* --------------------- Cyclic DMA API extensions -------------------- */
1200
1201/**
1202 * dw_dma_cyclic_start - start the cyclic DMA transfer
1203 * @chan: the DMA channel to start
1204 *
1205 * Must be called with soft interrupts disabled. Returns zero on success or
1206 * -errno on failure.
1207 */
1208int dw_dma_cyclic_start(struct dma_chan *chan)
1209{
1210 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1211 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301212 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001213
1214 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1215 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1216 return -ENODEV;
1217 }
1218
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301219 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001220
Andy Shevchenko75c61222013-03-26 16:53:54 +02001221 /* Assert channel is idle */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001222 if (dma_readl(dw, CH_EN) & dwc->mask) {
1223 dev_err(chan2dev(&dwc->chan),
1224 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001225 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301226 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001227 return -EBUSY;
1228 }
1229
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001230 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1231 dma_writel(dw, CLEAR.XFER, dwc->mask);
1232
Andy Shevchenko75c61222013-03-26 16:53:54 +02001233 /* Setup DMAC channel registers */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001234 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1235 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1236 channel_writel(dwc, CTL_HI, 0);
1237
1238 channel_set_bit(dw, CH_EN, dwc->mask);
1239
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301240 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001241
1242 return 0;
1243}
1244EXPORT_SYMBOL(dw_dma_cyclic_start);
1245
1246/**
1247 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1248 * @chan: the DMA channel to stop
1249 *
1250 * Must be called with soft interrupts disabled.
1251 */
1252void dw_dma_cyclic_stop(struct dma_chan *chan)
1253{
1254 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1255 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301256 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001257
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301258 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001259
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001260 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001261
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301262 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001263}
1264EXPORT_SYMBOL(dw_dma_cyclic_stop);
1265
1266/**
1267 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1268 * @chan: the DMA channel to prepare
1269 * @buf_addr: physical DMA address where the buffer starts
1270 * @buf_len: total number of bytes for the entire buffer
1271 * @period_len: number of bytes for each period
1272 * @direction: transfer direction, to or from device
1273 *
1274 * Must be called before trying to start the transfer. Returns a valid struct
1275 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1276 */
1277struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1278 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301279 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001280{
1281 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301282 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001283 struct dw_cyclic_desc *cdesc;
1284 struct dw_cyclic_desc *retval = NULL;
1285 struct dw_desc *desc;
1286 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001287 unsigned long was_cyclic;
1288 unsigned int reg_width;
1289 unsigned int periods;
1290 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301291 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001292
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301293 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001294 if (dwc->nollp) {
1295 spin_unlock_irqrestore(&dwc->lock, flags);
1296 dev_dbg(chan2dev(&dwc->chan),
1297 "channel doesn't support LLP transfers\n");
1298 return ERR_PTR(-EINVAL);
1299 }
1300
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001301 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301302 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001303 dev_dbg(chan2dev(&dwc->chan),
1304 "queue and/or active list are not empty\n");
1305 return ERR_PTR(-EBUSY);
1306 }
1307
1308 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301309 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001310 if (was_cyclic) {
1311 dev_dbg(chan2dev(&dwc->chan),
1312 "channel already prepared for cyclic DMA\n");
1313 return ERR_PTR(-EBUSY);
1314 }
1315
1316 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301317
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001318 if (unlikely(!is_slave_direction(direction)))
1319 goto out_err;
1320
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001321 dwc->direction = direction;
1322
Viresh Kumar327e6972012-02-01 16:12:26 +05301323 if (direction == DMA_MEM_TO_DEV)
1324 reg_width = __ffs(sconfig->dst_addr_width);
1325 else
1326 reg_width = __ffs(sconfig->src_addr_width);
1327
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001328 periods = buf_len / period_len;
1329
1330 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001331 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001332 goto out_err;
1333 if (unlikely(period_len & ((1 << reg_width) - 1)))
1334 goto out_err;
1335 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1336 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001337
1338 retval = ERR_PTR(-ENOMEM);
1339
1340 if (periods > NR_DESCS_PER_CHANNEL)
1341 goto out_err;
1342
1343 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1344 if (!cdesc)
1345 goto out_err;
1346
1347 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1348 if (!cdesc->desc)
1349 goto out_err_alloc;
1350
1351 for (i = 0; i < periods; i++) {
1352 desc = dwc_desc_get(dwc);
1353 if (!desc)
1354 goto out_err_desc_get;
1355
1356 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301357 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301358 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001359 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301360 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001361 | DWC_CTLL_DST_WIDTH(reg_width)
1362 | DWC_CTLL_SRC_WIDTH(reg_width)
1363 | DWC_CTLL_DST_FIX
1364 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001365 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301366
1367 desc->lli.ctllo |= sconfig->device_fc ?
1368 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1369 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1370
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001371 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301372 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001373 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301374 desc->lli.sar = sconfig->src_addr;
1375 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001376 | DWC_CTLL_SRC_WIDTH(reg_width)
1377 | DWC_CTLL_DST_WIDTH(reg_width)
1378 | DWC_CTLL_DST_INC
1379 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001380 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301381
1382 desc->lli.ctllo |= sconfig->device_fc ?
1383 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1384 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1385
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001386 break;
1387 default:
1388 break;
1389 }
1390
1391 desc->lli.ctlhi = (period_len >> reg_width);
1392 cdesc->desc[i] = desc;
1393
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001394 if (last)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001395 last->lli.llp = desc->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001396
1397 last = desc;
1398 }
1399
Andy Shevchenko75c61222013-03-26 16:53:54 +02001400 /* Let's make a cyclic list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001401 last->lli.llp = cdesc->desc[0]->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001402
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +02001403 dev_dbg(chan2dev(&dwc->chan),
1404 "cyclic prepared buf %pad len %zu period %zu periods %d\n",
1405 &buf_addr, buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001406
1407 cdesc->periods = periods;
1408 dwc->cdesc = cdesc;
1409
1410 return cdesc;
1411
1412out_err_desc_get:
1413 while (i--)
1414 dwc_desc_put(dwc, cdesc->desc[i]);
1415out_err_alloc:
1416 kfree(cdesc);
1417out_err:
1418 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1419 return (struct dw_cyclic_desc *)retval;
1420}
1421EXPORT_SYMBOL(dw_dma_cyclic_prep);
1422
1423/**
1424 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1425 * @chan: the DMA channel to free
1426 */
1427void dw_dma_cyclic_free(struct dma_chan *chan)
1428{
1429 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1430 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1431 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1432 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301433 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001434
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001435 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001436
1437 if (!cdesc)
1438 return;
1439
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301440 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001441
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001442 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001443
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001444 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1445 dma_writel(dw, CLEAR.XFER, dwc->mask);
1446
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301447 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001448
1449 for (i = 0; i < cdesc->periods; i++)
1450 dwc_desc_put(dwc, cdesc->desc[i]);
1451
1452 kfree(cdesc->desc);
1453 kfree(cdesc);
1454
1455 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1456}
1457EXPORT_SYMBOL(dw_dma_cyclic_free);
1458
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001459/*----------------------------------------------------------------------*/
1460
1461static void dw_dma_off(struct dw_dma *dw)
1462{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301463 int i;
1464
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001465 dma_writel(dw, CFG, 0);
1466
1467 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001468 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1469 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1470 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1471
1472 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1473 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301474
1475 for (i = 0; i < dw->dma.chancnt; i++)
1476 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001477}
1478
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001479int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
Viresh Kumara9ddb572012-10-16 09:49:17 +05301480{
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001481 struct dw_dma *dw;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001482 bool autocfg;
1483 unsigned int dw_params;
1484 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001485 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001486 int err;
1487 int i;
1488
Andy Shevchenko000871c2014-03-05 15:48:12 +02001489 dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
1490 if (!dw)
1491 return -ENOMEM;
1492
1493 dw->regs = chip->regs;
1494 chip->dw = dw;
1495
Andy Shevchenkod2f78e92014-05-08 12:01:48 +03001496 dw->clk = devm_clk_get(chip->dev, "hclk");
1497 if (IS_ERR(dw->clk))
1498 return PTR_ERR(dw->clk);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001499 err = clk_prepare_enable(dw->clk);
1500 if (err)
1501 return err;
Andy Shevchenkod2f78e92014-05-08 12:01:48 +03001502
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001503 dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001504 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1505
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001506 dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
Andy Shevchenko123de542013-01-09 10:17:01 +02001507
1508 if (!pdata && autocfg) {
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001509 pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001510 if (!pdata) {
1511 err = -ENOMEM;
1512 goto err_pdata;
1513 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001514
1515 /* Fill platform data with the default values */
1516 pdata->is_private = true;
1517 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1518 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001519 } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
1520 err = -EINVAL;
1521 goto err_pdata;
1522 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001523
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001524 if (autocfg)
1525 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1526 else
1527 nr_channels = pdata->nr_channels;
1528
Andy Shevchenko000871c2014-03-05 15:48:12 +02001529 dw->chan = devm_kcalloc(chip->dev, nr_channels, sizeof(*dw->chan),
1530 GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001531 if (!dw->chan) {
1532 err = -ENOMEM;
1533 goto err_pdata;
1534 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001535
Andy Shevchenko75c61222013-03-26 16:53:54 +02001536 /* Get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001537 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001538 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1539
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001540 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1541 for (i = 0; i < dw->nr_masters; i++) {
1542 dw->data_width[i] =
1543 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1544 }
1545 } else {
1546 dw->nr_masters = pdata->nr_masters;
1547 memcpy(dw->data_width, pdata->data_width, 4);
1548 }
1549
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001550 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001551 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001552
Andy Shevchenko75c61222013-03-26 16:53:54 +02001553 /* Force dma off, just in case */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001554 dw_dma_off(dw);
1555
Andy Shevchenko75c61222013-03-26 16:53:54 +02001556 /* Disable BLOCK interrupts as well */
Andy Shevchenko236b1062012-06-19 13:34:07 +03001557 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1558
Andy Shevchenko75c61222013-03-26 16:53:54 +02001559 /* Create a pool of consistent memory blocks for hardware descriptors */
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001560 dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001561 sizeof(struct dw_desc), 4, 0);
1562 if (!dw->desc_pool) {
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001563 dev_err(chip->dev, "No memory for descriptors dma pool\n");
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001564 err = -ENOMEM;
1565 goto err_pdata;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001566 }
1567
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001568 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1569
Andy Shevchenko97977f72014-05-07 10:56:24 +03001570 err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
1571 "dw_dmac", dw);
1572 if (err)
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001573 goto err_pdata;
Andy Shevchenko97977f72014-05-07 10:56:24 +03001574
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001575 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001576 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001577 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001578 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001579
1580 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001581 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301582 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1583 list_add_tail(&dwc->chan.device_node,
1584 &dw->dma.channels);
1585 else
1586 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001587
Viresh Kumar93317e82011-03-03 15:47:22 +05301588 /* 7 is highest priority & 0 is lowest. */
1589 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001590 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301591 else
1592 dwc->priority = i;
1593
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001594 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1595 spin_lock_init(&dwc->lock);
1596 dwc->mask = 1 << i;
1597
1598 INIT_LIST_HEAD(&dwc->active_list);
1599 INIT_LIST_HEAD(&dwc->queue);
1600 INIT_LIST_HEAD(&dwc->free_list);
1601
1602 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001603
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001604 dwc->direction = DMA_TRANS_NONE;
Arnd Bergmannf7760762013-03-26 16:53:57 +02001605 dwc->request_line = ~0;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001606
Andy Shevchenko75c61222013-03-26 16:53:54 +02001607 /* Hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001608 if (autocfg) {
1609 unsigned int dwc_params;
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001610 void __iomem *addr = chip->regs + r * sizeof(u32);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001611
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001612 dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001613
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001614 dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
1615 dwc_params);
Andy Shevchenko985a6c72013-01-18 17:10:59 +02001616
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001617 /*
1618 * Decode maximum block size for given channel. The
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001619 * stored 4 bit value represents blocks from 0x00 for 3
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001620 * up to 0x0a for 4095.
1621 */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001622 dwc->block_size =
1623 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001624 dwc->nollp =
1625 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1626 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001627 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001628
1629 /* Check if channel supports multi block transfer */
1630 channel_writel(dwc, LLP, 0xfffffffc);
1631 dwc->nollp =
1632 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1633 channel_writel(dwc, LLP, 0);
1634 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001635 }
1636
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001637 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001638 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001639 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001640 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1641 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1642 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1643
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001644 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1645 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001646 if (pdata->is_private)
1647 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001648 dw->dma.dev = chip->dev;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001649 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1650 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1651
1652 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1653
1654 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001655 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001656
Linus Walleij07934482010-03-26 16:50:49 -07001657 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001658 dw->dma.device_issue_pending = dwc_issue_pending;
1659
1660 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1661
Andy Shevchenko12229342014-05-08 12:01:50 +03001662 err = dma_async_device_register(&dw->dma);
1663 if (err)
1664 goto err_dma_register;
1665
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001666 dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
Andy Shevchenko21d43f42012-10-18 17:34:09 +03001667 nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001668
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001669 return 0;
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001670
Andy Shevchenko12229342014-05-08 12:01:50 +03001671err_dma_register:
1672 free_irq(chip->irq, dw);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001673err_pdata:
1674 clk_disable_unprepare(dw->clk);
1675 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001676}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001677EXPORT_SYMBOL_GPL(dw_dma_probe);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001678
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001679int dw_dma_remove(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001680{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001681 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001682 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001683
1684 dw_dma_off(dw);
1685 dma_async_device_unregister(&dw->dma);
1686
Andy Shevchenko97977f72014-05-07 10:56:24 +03001687 free_irq(chip->irq, dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001688 tasklet_kill(&dw->tasklet);
1689
1690 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1691 chan.device_node) {
1692 list_del(&dwc->chan.device_node);
1693 channel_clear_bit(dw, CH_EN, dwc->mask);
1694 }
1695
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001696 clk_disable_unprepare(dw->clk);
1697
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001698 return 0;
1699}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001700EXPORT_SYMBOL_GPL(dw_dma_remove);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001701
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001702void dw_dma_shutdown(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001703{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001704 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001705
Andy Shevchenko6168d562012-10-18 17:34:10 +03001706 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301707 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001708}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001709EXPORT_SYMBOL_GPL(dw_dma_shutdown);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001710
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001711#ifdef CONFIG_PM_SLEEP
1712
1713int dw_dma_suspend(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001714{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001715 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001716
Andy Shevchenko6168d562012-10-18 17:34:10 +03001717 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301718 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301719
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001720 return 0;
1721}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001722EXPORT_SYMBOL_GPL(dw_dma_suspend);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001723
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001724int dw_dma_resume(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001725{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001726 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001727
Viresh Kumar30755282012-04-17 17:10:07 +05301728 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001729 dma_writel(dw, CFG, DW_CFG_DMA_EN);
Heikki Krogerusb8014792012-10-18 17:34:08 +03001730
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001731 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001732}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001733EXPORT_SYMBOL_GPL(dw_dma_resume);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001734
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001735#endif /* CONFIG_PM_SLEEP */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001736
1737MODULE_LICENSE("GPL v2");
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001738MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001739MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001740MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");