blob: a385f39be6f7d1a0aa7333abccf7997d1e7d63c5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040013#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Jiang Liu3878eae2014-11-11 21:02:18 +080022#include <linux/irqdomain.h>
David Daneyb6eec9b2015-10-08 15:10:49 -070023#include <linux/of_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027static int pci_msi_enable = 1;
Yijing Wang38737d82014-10-27 10:44:36 +080028int pci_msi_ignore_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Bjorn Helgaas527eee22013-04-17 17:44:48 -060030#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
31
Jiang Liu8e047ad2014-11-15 22:24:07 +080032#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
33static struct irq_domain *pci_msi_default_domain;
34static DEFINE_MUTEX(pci_msi_domain_lock);
35
36struct irq_domain * __weak arch_get_pci_msi_domain(struct pci_dev *dev)
37{
38 return pci_msi_default_domain;
39}
40
Marc Zyngier020c3122014-11-15 10:49:12 +000041static struct irq_domain *pci_msi_get_domain(struct pci_dev *dev)
42{
Marc Zyngierd8a1cb72015-07-28 14:46:14 +010043 struct irq_domain *domain;
Marc Zyngier020c3122014-11-15 10:49:12 +000044
Marc Zyngierd8a1cb72015-07-28 14:46:14 +010045 domain = dev_get_msi_domain(&dev->dev);
46 if (domain)
47 return domain;
Marc Zyngier020c3122014-11-15 10:49:12 +000048
Marc Zyngierd8a1cb72015-07-28 14:46:14 +010049 return arch_get_pci_msi_domain(dev);
Marc Zyngier020c3122014-11-15 10:49:12 +000050}
51
Jiang Liu8e047ad2014-11-15 22:24:07 +080052static int pci_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
53{
54 struct irq_domain *domain;
55
Marc Zyngier020c3122014-11-15 10:49:12 +000056 domain = pci_msi_get_domain(dev);
Marc Zyngier3845d292015-12-04 10:28:14 -060057 if (domain && irq_domain_is_hierarchy(domain))
Jiang Liu8e047ad2014-11-15 22:24:07 +080058 return pci_msi_domain_alloc_irqs(domain, dev, nvec, type);
59
60 return arch_setup_msi_irqs(dev, nvec, type);
61}
62
63static void pci_msi_teardown_msi_irqs(struct pci_dev *dev)
64{
65 struct irq_domain *domain;
66
Marc Zyngier020c3122014-11-15 10:49:12 +000067 domain = pci_msi_get_domain(dev);
Marc Zyngier3845d292015-12-04 10:28:14 -060068 if (domain && irq_domain_is_hierarchy(domain))
Jiang Liu8e047ad2014-11-15 22:24:07 +080069 pci_msi_domain_free_irqs(domain, dev);
70 else
71 arch_teardown_msi_irqs(dev);
72}
73#else
74#define pci_msi_setup_msi_irqs arch_setup_msi_irqs
75#define pci_msi_teardown_msi_irqs arch_teardown_msi_irqs
76#endif
Bjorn Helgaas527eee22013-04-17 17:44:48 -060077
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010078/* Arch hooks */
79
Thomas Petazzoni4287d822013-08-09 22:27:06 +020080int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
81{
Lorenzo Pieralisi2291ec02015-08-03 22:04:06 -050082 struct msi_controller *chip = dev->bus->msi;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020083 int err;
84
85 if (!chip || !chip->setup_irq)
86 return -EINVAL;
87
88 err = chip->setup_irq(chip, dev, desc);
89 if (err < 0)
90 return err;
91
92 irq_set_chip_data(desc->irq, chip);
93
94 return 0;
Thomas Petazzoni4287d822013-08-09 22:27:06 +020095}
96
97void __weak arch_teardown_msi_irq(unsigned int irq)
98{
Yijing Wangc2791b82014-11-11 17:45:45 -070099 struct msi_controller *chip = irq_get_chip_data(irq);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200100
101 if (!chip || !chip->teardown_irq)
102 return;
103
104 chip->teardown_irq(chip, irq);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200105}
106
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200107int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100108{
Lucas Stach339e5b42015-09-18 13:58:34 -0500109 struct msi_controller *chip = dev->bus->msi;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100110 struct msi_desc *entry;
111 int ret;
112
Lucas Stach339e5b42015-09-18 13:58:34 -0500113 if (chip && chip->setup_irqs)
114 return chip->setup_irqs(chip, dev, nvec, type);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400115 /*
116 * If an architecture wants to support multiple MSI, it needs to
117 * override arch_setup_msi_irqs()
118 */
119 if (type == PCI_CAP_ID_MSI && nvec > 1)
120 return 1;
121
Jiang Liu5004e982015-07-09 16:00:41 +0800122 for_each_pci_msi_entry(entry, dev) {
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100123 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100124 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100125 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100126 if (ret > 0)
127 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100128 }
129
130 return 0;
131}
132
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200133/*
134 * We have a default implementation available as a separate non-weak
135 * function, as it is used by the Xen x86 PCI code
136 */
Thomas Gleixner1525bf02010-10-06 16:05:35 -0400137void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100138{
Jiang Liu63a7b172014-11-06 22:20:32 +0800139 int i;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100140 struct msi_desc *entry;
141
Jiang Liu5004e982015-07-09 16:00:41 +0800142 for_each_pci_msi_entry(entry, dev)
Jiang Liu63a7b172014-11-06 22:20:32 +0800143 if (entry->irq)
144 for (i = 0; i < entry->nvec_used; i++)
145 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100146}
147
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200148void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
149{
150 return default_teardown_msi_irqs(dev);
151}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500152
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800153static void default_restore_msi_irq(struct pci_dev *dev, int irq)
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500154{
155 struct msi_desc *entry;
156
157 entry = NULL;
158 if (dev->msix_enabled) {
Jiang Liu5004e982015-07-09 16:00:41 +0800159 for_each_pci_msi_entry(entry, dev) {
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500160 if (irq == entry->irq)
161 break;
162 }
163 } else if (dev->msi_enabled) {
164 entry = irq_get_msi_desc(irq);
165 }
166
167 if (entry)
Jiang Liu83a18912014-11-09 23:10:34 +0800168 __pci_write_msi_msg(entry, &entry->msg);
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500169}
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200170
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800171void __weak arch_restore_msi_irqs(struct pci_dev *dev)
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200172{
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800173 return default_restore_msi_irqs(dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200174}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500175
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500176static inline __attribute_const__ u32 msi_mask(unsigned x)
177{
Matthew Wilcox0b49ec37a22009-02-08 20:27:47 -0700178 /* Don't shift by >= width of type */
179 if (x >= 5)
180 return 0xffffffff;
181 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500182}
183
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600184/*
185 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
186 * mask all MSI interrupts by clearing the MSI enable bit does not work
187 * reliably as devices without an INTx disable bit will then generate a
188 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600189 */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100190u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400192 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Yijing Wang38737d82014-10-27 10:44:36 +0800194 if (pci_msi_ignore_mask || !desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900195 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400196
197 mask_bits &= ~mask;
198 mask_bits |= flag;
Jiang Liue39758e2015-07-09 16:00:43 +0800199 pci_write_config_dword(msi_desc_to_pci_dev(desc), desc->mask_pos,
200 mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900201
202 return mask_bits;
203}
204
205static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
206{
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100207 desc->masked = __pci_msi_desc_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400208}
209
Christoph Hellwig5eb6d662016-07-12 18:20:14 +0900210static void __iomem *pci_msix_desc_addr(struct msi_desc *desc)
211{
212 return desc->mask_base +
213 desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
214}
215
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400216/*
217 * This internal function does not flush PCI writes to the device.
218 * All users must ensure that they read from the device before either
219 * assuming that the device state is up to date, or returning out of this
220 * file. This saves a few milliseconds when initialising devices with lots
221 * of MSI-X interrupts.
222 */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100223u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400224{
225 u32 mask_bits = desc->masked;
Yijing Wang38737d82014-10-27 10:44:36 +0800226
227 if (pci_msi_ignore_mask)
228 return 0;
229
Sheng Yang8d805282010-11-11 15:46:55 +0800230 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
231 if (flag)
232 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Christoph Hellwig5eb6d662016-07-12 18:20:14 +0900233 writel(mask_bits, pci_msix_desc_addr(desc) + PCI_MSIX_ENTRY_VECTOR_CTRL);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900234
235 return mask_bits;
236}
237
238static void msix_mask_irq(struct msi_desc *desc, u32 flag)
239{
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100240 desc->masked = __pci_msix_desc_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400241}
242
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200243static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400244{
Jiang Liuc391f262015-06-01 16:05:41 +0800245 struct msi_desc *desc = irq_data_get_msi_desc(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400246
247 if (desc->msi_attrib.is_msix) {
248 msix_mask_irq(desc, flag);
249 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400250 } else {
Yijing Wanga281b782014-07-08 10:08:55 +0800251 unsigned offset = data->irq - desc->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400252 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400254}
255
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100256/**
257 * pci_msi_mask_irq - Generic irq chip callback to mask PCI/MSI interrupts
258 * @data: pointer to irqdata associated to that interrupt
259 */
260void pci_msi_mask_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400261{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200262 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400263}
Jake Oshinsa4289dc2015-12-10 17:52:59 +0000264EXPORT_SYMBOL_GPL(pci_msi_mask_irq);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400265
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100266/**
267 * pci_msi_unmask_irq - Generic irq chip callback to unmask PCI/MSI interrupts
268 * @data: pointer to irqdata associated to that interrupt
269 */
270void pci_msi_unmask_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400271{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200272 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273}
Jake Oshinsa4289dc2015-12-10 17:52:59 +0000274EXPORT_SYMBOL_GPL(pci_msi_unmask_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800276void default_restore_msi_irqs(struct pci_dev *dev)
277{
278 struct msi_desc *entry;
279
Jiang Liu5004e982015-07-09 16:00:41 +0800280 for_each_pci_msi_entry(entry, dev)
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800281 default_restore_msi_irq(dev, entry->irq);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800282}
283
Jiang Liu891d4a42014-11-09 23:10:33 +0800284void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700285{
Jiang Liue39758e2015-07-09 16:00:43 +0800286 struct pci_dev *dev = msi_desc_to_pci_dev(entry);
287
288 BUG_ON(dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700289
Ben Hutchings30da5522010-07-23 14:56:28 +0100290 if (entry->msi_attrib.is_msix) {
Christoph Hellwig5eb6d662016-07-12 18:20:14 +0900291 void __iomem *base = pci_msix_desc_addr(entry);
Ben Hutchings30da5522010-07-23 14:56:28 +0100292
293 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
294 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
295 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
296 } else {
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600297 int pos = dev->msi_cap;
Ben Hutchings30da5522010-07-23 14:56:28 +0100298 u16 data;
299
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600300 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
301 &msg->address_lo);
Ben Hutchings30da5522010-07-23 14:56:28 +0100302 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600303 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
304 &msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600305 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100306 } else {
307 msg->address_hi = 0;
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600308 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100309 }
310 msg->data = data;
311 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700312}
313
Jiang Liu83a18912014-11-09 23:10:34 +0800314void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800315{
Jiang Liue39758e2015-07-09 16:00:43 +0800316 struct pci_dev *dev = msi_desc_to_pci_dev(entry);
317
318 if (dev->current_state != PCI_D0) {
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100319 /* Don't touch the hardware now */
320 } else if (entry->msi_attrib.is_msix) {
Christoph Hellwig5eb6d662016-07-12 18:20:14 +0900321 void __iomem *base = pci_msix_desc_addr(entry);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400322
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900323 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
324 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
325 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400326 } else {
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600327 int pos = dev->msi_cap;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400328 u16 msgctl;
329
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600330 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400331 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
332 msgctl |= entry->msi_attrib.multiple << 4;
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600333 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700334
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600335 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
336 msg->address_lo);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700337 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600338 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
339 msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600340 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
341 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700342 } else {
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600343 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
344 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700345 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700346 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700347 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700348}
349
Jiang Liu83a18912014-11-09 23:10:34 +0800350void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800351{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200352 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800353
Jiang Liu83a18912014-11-09 23:10:34 +0800354 __pci_write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800355}
Jiang Liu83a18912014-11-09 23:10:34 +0800356EXPORT_SYMBOL_GPL(pci_write_msi_msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800357
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900358static void free_msi_irqs(struct pci_dev *dev)
359{
Jiang Liu5004e982015-07-09 16:00:41 +0800360 struct list_head *msi_list = dev_to_msi_list(&dev->dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900361 struct msi_desc *entry, *tmp;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800362 struct attribute **msi_attrs;
363 struct device_attribute *dev_attr;
Jiang Liu63a7b172014-11-06 22:20:32 +0800364 int i, count = 0;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900365
Jiang Liu5004e982015-07-09 16:00:41 +0800366 for_each_pci_msi_entry(entry, dev)
Jiang Liu63a7b172014-11-06 22:20:32 +0800367 if (entry->irq)
368 for (i = 0; i < entry->nvec_used; i++)
369 BUG_ON(irq_has_action(entry->irq + i));
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900370
Jiang Liu8e047ad2014-11-15 22:24:07 +0800371 pci_msi_teardown_msi_irqs(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900372
Jiang Liu5004e982015-07-09 16:00:41 +0800373 list_for_each_entry_safe(entry, tmp, msi_list, list) {
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900374 if (entry->msi_attrib.is_msix) {
Jiang Liu5004e982015-07-09 16:00:41 +0800375 if (list_is_last(&entry->list, msi_list))
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900376 iounmap(entry->mask_base);
377 }
Neil Horman424eb392012-01-03 10:29:54 -0500378
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900379 list_del(&entry->list);
380 kfree(entry);
381 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800382
383 if (dev->msi_irq_groups) {
384 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
385 msi_attrs = dev->msi_irq_groups[0]->attrs;
Alexei Starovoitovb701c0b2014-06-04 15:49:50 -0700386 while (msi_attrs[count]) {
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800387 dev_attr = container_of(msi_attrs[count],
388 struct device_attribute, attr);
389 kfree(dev_attr->attr.name);
390 kfree(dev_attr);
391 ++count;
392 }
393 kfree(msi_attrs);
394 kfree(dev->msi_irq_groups[0]);
395 kfree(dev->msi_irq_groups);
396 dev->msi_irq_groups = NULL;
397 }
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900398}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900399
David Millerba698ad2007-10-25 01:16:30 -0700400static void pci_intx_for_msi(struct pci_dev *dev, int enable)
401{
402 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
403 pci_intx(dev, enable);
404}
405
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100406static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800407{
Shaohua Li41017f02006-02-08 17:11:38 +0800408 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700409 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800410
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800411 if (!dev->msi_enabled)
412 return;
413
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200414 entry = irq_get_msi_desc(dev->irq);
Shaohua Li41017f02006-02-08 17:11:38 +0800415
David Millerba698ad2007-10-25 01:16:30 -0700416 pci_intx_for_msi(dev, 0);
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500417 pci_msi_set_enable(dev, 0);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800418 arch_restore_msi_irqs(dev);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700419
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600420 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Yijing Wang31ea5d42014-06-19 16:30:30 +0800421 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
422 entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700423 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400424 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600425 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100426}
427
428static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800429{
Shaohua Li41017f02006-02-08 17:11:38 +0800430 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800431
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700432 if (!dev->msix_enabled)
433 return;
Jiang Liu5004e982015-07-09 16:00:41 +0800434 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700435
Shaohua Li41017f02006-02-08 17:11:38 +0800436 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700437 pci_intx_for_msi(dev, 0);
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500438 pci_msix_clear_and_set_ctrl(dev, 0,
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800439 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
Shaohua Li41017f02006-02-08 17:11:38 +0800440
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800441 arch_restore_msi_irqs(dev);
Jiang Liu5004e982015-07-09 16:00:41 +0800442 for_each_pci_msi_entry(entry, dev)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400443 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800444
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500445 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Shaohua Li41017f02006-02-08 17:11:38 +0800446}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100447
448void pci_restore_msi_state(struct pci_dev *dev)
449{
450 __pci_restore_msi_state(dev);
451 __pci_restore_msix_state(dev);
452}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600453EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800454
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800455static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
Neil Hormanda8d1c82011-10-06 14:08:18 -0400456 char *buf)
457{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800458 struct msi_desc *entry;
459 unsigned long irq;
460 int retval;
461
462 retval = kstrtoul(attr->attr.name, 10, &irq);
463 if (retval)
464 return retval;
465
Yijing Wange11ece52014-07-08 10:09:19 +0800466 entry = irq_get_msi_desc(irq);
467 if (entry)
468 return sprintf(buf, "%s\n",
469 entry->msi_attrib.is_msix ? "msix" : "msi");
470
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800471 return -ENODEV;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400472}
473
Neil Hormanda8d1c82011-10-06 14:08:18 -0400474static int populate_msi_sysfs(struct pci_dev *pdev)
475{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800476 struct attribute **msi_attrs;
477 struct attribute *msi_attr;
478 struct device_attribute *msi_dev_attr;
479 struct attribute_group *msi_irq_group;
480 const struct attribute_group **msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400481 struct msi_desc *entry;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800482 int ret = -ENOMEM;
483 int num_msi = 0;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400484 int count = 0;
Romain Bezuta8676062015-09-24 01:31:16 +0200485 int i;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400486
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800487 /* Determine how many msi entries we have */
Jiang Liu5004e982015-07-09 16:00:41 +0800488 for_each_pci_msi_entry(entry, pdev)
Romain Bezuta8676062015-09-24 01:31:16 +0200489 num_msi += entry->nvec_used;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800490 if (!num_msi)
491 return 0;
492
493 /* Dynamically create the MSI attributes for the PCI device */
494 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
495 if (!msi_attrs)
496 return -ENOMEM;
Jiang Liu5004e982015-07-09 16:00:41 +0800497 for_each_pci_msi_entry(entry, pdev) {
Romain Bezuta8676062015-09-24 01:31:16 +0200498 for (i = 0; i < entry->nvec_used; i++) {
499 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
500 if (!msi_dev_attr)
501 goto error_attrs;
502 msi_attrs[count] = &msi_dev_attr->attr;
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700503
Romain Bezuta8676062015-09-24 01:31:16 +0200504 sysfs_attr_init(&msi_dev_attr->attr);
505 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
506 entry->irq + i);
507 if (!msi_dev_attr->attr.name)
508 goto error_attrs;
509 msi_dev_attr->attr.mode = S_IRUGO;
510 msi_dev_attr->show = msi_mode_show;
511 ++count;
512 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800513 }
514
515 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
516 if (!msi_irq_group)
517 goto error_attrs;
518 msi_irq_group->name = "msi_irqs";
519 msi_irq_group->attrs = msi_attrs;
520
521 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
522 if (!msi_irq_groups)
523 goto error_irq_group;
524 msi_irq_groups[0] = msi_irq_group;
525
526 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
527 if (ret)
528 goto error_irq_groups;
529 pdev->msi_irq_groups = msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400530
531 return 0;
532
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800533error_irq_groups:
534 kfree(msi_irq_groups);
535error_irq_group:
536 kfree(msi_irq_group);
537error_attrs:
538 count = 0;
539 msi_attr = msi_attrs[count];
540 while (msi_attr) {
541 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
542 kfree(msi_attr->name);
543 kfree(msi_dev_attr);
544 ++count;
545 msi_attr = msi_attrs[count];
Neil Hormanda8d1c82011-10-06 14:08:18 -0400546 }
Greg Kroah-Hartman29237752014-02-13 10:47:35 -0700547 kfree(msi_attrs);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400548 return ret;
549}
550
Jiang Liu63a7b172014-11-06 22:20:32 +0800551static struct msi_desc *msi_setup_entry(struct pci_dev *dev, int nvec)
Yijing Wangd873b4d2014-07-08 10:07:23 +0800552{
553 u16 control;
554 struct msi_desc *entry;
555
556 /* MSI Entry Initialization */
Jiang Liuaa48b6f2015-07-09 16:00:47 +0800557 entry = alloc_msi_entry(&dev->dev);
Yijing Wangd873b4d2014-07-08 10:07:23 +0800558 if (!entry)
559 return NULL;
560
561 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
562
563 entry->msi_attrib.is_msix = 0;
564 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
565 entry->msi_attrib.entry_nr = 0;
566 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
567 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Yijing Wangd873b4d2014-07-08 10:07:23 +0800568 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
Jiang Liu63a7b172014-11-06 22:20:32 +0800569 entry->msi_attrib.multiple = ilog2(__roundup_pow_of_two(nvec));
570 entry->nvec_used = nvec;
Yijing Wangd873b4d2014-07-08 10:07:23 +0800571
572 if (control & PCI_MSI_FLAGS_64BIT)
573 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
574 else
575 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
576
577 /* Save the initial mask status */
578 if (entry->msi_attrib.maskbit)
579 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
580
581 return entry;
582}
583
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000584static int msi_verify_entries(struct pci_dev *dev)
585{
586 struct msi_desc *entry;
587
Jiang Liu5004e982015-07-09 16:00:41 +0800588 for_each_pci_msi_entry(entry, dev) {
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000589 if (!dev->no_64bit_msi || !entry->msg.address_hi)
590 continue;
591 dev_err(&dev->dev, "Device has broken 64-bit MSI but arch"
592 " tried to assign one above 4G\n");
593 return -EIO;
594 }
595 return 0;
596}
597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598/**
599 * msi_capability_init - configure device's MSI capability structure
600 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400601 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400603 * Setup the MSI capability structure of the device with the requested
604 * number of interrupts. A return value of zero indicates the successful
605 * setup of an entry with the new MSI irq. A negative return value indicates
606 * an error, and a positive return value indicates the number of interrupts
607 * which could have been allocated.
608 */
609static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610{
611 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000612 int ret;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400613 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500615 pci_msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600616
Jiang Liu63a7b172014-11-06 22:20:32 +0800617 entry = msi_setup_entry(dev, nvec);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700618 if (!entry)
619 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700620
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400621 /* All MSIs are unmasked by default, Mask them all */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800622 mask = msi_mask(entry->msi_attrib.multi_cap);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400623 msi_mask_irq(entry, mask, mask);
624
Jiang Liu5004e982015-07-09 16:00:41 +0800625 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
Michael Ellerman9c831332007-04-18 19:39:21 +1000626
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 /* Configure MSI capability structure */
Jiang Liu8e047ad2014-11-15 22:24:07 +0800628 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000629 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900630 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900631 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000632 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500633 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700634
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000635 ret = msi_verify_entries(dev);
636 if (ret) {
637 msi_mask_irq(entry, mask, ~mask);
638 free_msi_irqs(dev);
639 return ret;
640 }
641
Neil Hormanda8d1c82011-10-06 14:08:18 -0400642 ret = populate_msi_sysfs(dev);
643 if (ret) {
644 msi_mask_irq(entry, mask, ~mask);
645 free_msi_irqs(dev);
646 return ret;
647 }
648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700650 pci_intx_for_msi(dev, 0);
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500651 pci_msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800652 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Jiang Liu5f226992015-07-30 14:00:08 -0500654 pcibios_free_irq(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000655 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 return 0;
657}
658
Gavin Shan520fe9d2013-04-04 16:54:33 +0000659static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900660{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900661 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900662 u32 table_offset;
Yijing Wang6a878e52015-01-28 09:52:17 +0800663 unsigned long flags;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900664 u8 bir;
665
Bjorn Helgaas909094c2013-04-17 17:43:40 -0600666 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
667 &table_offset);
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600668 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
Yijing Wang6a878e52015-01-28 09:52:17 +0800669 flags = pci_resource_flags(dev, bir);
670 if (!flags || (flags & IORESOURCE_UNSET))
671 return NULL;
672
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600673 table_offset &= PCI_MSIX_TABLE_OFFSET;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900674 phys_addr = pci_resource_start(dev, bir) + table_offset;
675
676 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
677}
678
Gavin Shan520fe9d2013-04-04 16:54:33 +0000679static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
680 struct msix_entry *entries, int nvec)
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900681{
682 struct msi_desc *entry;
683 int i;
684
685 for (i = 0; i < nvec; i++) {
Jiang Liuaa48b6f2015-07-09 16:00:47 +0800686 entry = alloc_msi_entry(&dev->dev);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900687 if (!entry) {
688 if (!i)
689 iounmap(base);
690 else
691 free_msi_irqs(dev);
692 /* No enough memory. Don't try again */
693 return -ENOMEM;
694 }
695
696 entry->msi_attrib.is_msix = 1;
697 entry->msi_attrib.is_64 = 1;
698 entry->msi_attrib.entry_nr = entries[i].entry;
699 entry->msi_attrib.default_irq = dev->irq;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900700 entry->mask_base = base;
Jiang Liu63a7b172014-11-06 22:20:32 +0800701 entry->nvec_used = 1;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900702
Jiang Liu5004e982015-07-09 16:00:41 +0800703 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900704 }
705
706 return 0;
707}
708
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900709static void msix_program_entries(struct pci_dev *dev,
Gavin Shan520fe9d2013-04-04 16:54:33 +0000710 struct msix_entry *entries)
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900711{
712 struct msi_desc *entry;
713 int i = 0;
714
Jiang Liu5004e982015-07-09 16:00:41 +0800715 for_each_pci_msi_entry(entry, dev) {
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900716 entries[i].vector = entry->irq;
Christoph Hellwig12eb21d2016-07-12 18:20:15 +0900717 entry->masked = readl(pci_msix_desc_addr(entry) +
718 PCI_MSIX_ENTRY_VECTOR_CTRL);
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900719 msix_mask_irq(entry, 1);
720 i++;
721 }
722}
723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724/**
725 * msix_capability_init - configure device's MSI-X capability
726 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700727 * @entries: pointer to an array of struct msix_entry entries
728 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600730 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700731 * single MSI-X irq. A return of zero indicates the successful setup of
732 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 **/
734static int msix_capability_init(struct pci_dev *dev,
735 struct msix_entry *entries, int nvec)
736{
Gavin Shan520fe9d2013-04-04 16:54:33 +0000737 int ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900738 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 void __iomem *base;
740
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700741 /* Ensure MSI-X is disabled while it is set up */
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500742 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700743
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800744 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 /* Request & Map MSI-X table region */
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600746 base = msix_map_region(dev, msix_table_size(control));
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900747 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 return -ENOMEM;
749
Gavin Shan520fe9d2013-04-04 16:54:33 +0000750 ret = msix_setup_entries(dev, base, entries, nvec);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900751 if (ret)
752 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000753
Jiang Liu8e047ad2014-11-15 22:24:07 +0800754 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900755 if (ret)
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100756 goto out_avail;
Michael Ellerman9c831332007-04-18 19:39:21 +1000757
Benjamin Herrenschmidtf144d142014-10-03 15:13:24 +1000758 /* Check if all MSI entries honor device restrictions */
759 ret = msi_verify_entries(dev);
760 if (ret)
761 goto out_free;
762
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700763 /*
764 * Some devices require MSI-X to be enabled before we can touch the
765 * MSI-X registers. We need to mask all the vectors to prevent
766 * interrupts coming in before they're fully set up.
767 */
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500768 pci_msix_clear_and_set_ctrl(dev, 0,
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800769 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700770
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900771 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700772
Neil Hormanda8d1c82011-10-06 14:08:18 -0400773 ret = populate_msi_sysfs(dev);
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100774 if (ret)
775 goto out_free;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400776
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700777 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700778 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800779 dev->msix_enabled = 1;
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500780 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600781
Jiang Liu5f226992015-07-30 14:00:08 -0500782 pcibios_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900784
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100785out_avail:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900786 if (ret < 0) {
787 /*
788 * If we had some success, report the number of irqs
789 * we succeeded in setting up.
790 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900791 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900792 int avail = 0;
793
Jiang Liu5004e982015-07-09 16:00:41 +0800794 for_each_pci_msi_entry(entry, dev) {
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900795 if (entry->irq != 0)
796 avail++;
797 }
798 if (avail != 0)
799 ret = avail;
800 }
801
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100802out_free:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900803 free_msi_irqs(dev);
804
805 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806}
807
808/**
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600809 * pci_msi_supported - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400810 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000811 * @nvec: how many MSIs have been requested ?
Brice Goglin24334a12006-08-31 01:55:07 -0400812 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700813 * Look at global flags, the device itself, and its parent buses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000814 * to determine if MSI/-X are supported for the device. If MSI/-X is
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600815 * supported return 1, else return 0.
Brice Goglin24334a12006-08-31 01:55:07 -0400816 **/
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600817static int pci_msi_supported(struct pci_dev *dev, int nvec)
Brice Goglin24334a12006-08-31 01:55:07 -0400818{
819 struct pci_bus *bus;
820
Brice Goglin0306ebf2006-10-05 10:24:31 +0200821 /* MSI must be globally enabled and supported by the device */
Alexander Gordeev27e20602014-09-23 14:25:11 -0600822 if (!pci_msi_enable)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600823 return 0;
Alexander Gordeev27e20602014-09-23 14:25:11 -0600824
825 if (!dev || dev->no_msi || dev->current_state != PCI_D0)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600826 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400827
Michael Ellerman314e77b2007-04-05 17:19:12 +1000828 /*
829 * You can't ask to have 0 or less MSIs configured.
830 * a) it's stupid ..
831 * b) the list manipulation code assumes nvec >= 1.
832 */
833 if (nvec < 1)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600834 return 0;
Michael Ellerman314e77b2007-04-05 17:19:12 +1000835
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900836 /*
837 * Any bridge which does NOT route MSI transactions from its
838 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200839 * the secondary pci_bus.
840 * We expect only arch-specific PCI host bus controller driver
841 * or quirks for specific PCI bridges to be setting NO_MSI.
842 */
Brice Goglin24334a12006-08-31 01:55:07 -0400843 for (bus = dev->bus; bus; bus = bus->parent)
844 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600845 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400846
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600847 return 1;
Brice Goglin24334a12006-08-31 01:55:07 -0400848}
849
850/**
Alexander Gordeevd1ac1d22013-12-30 08:28:13 +0100851 * pci_msi_vec_count - Return the number of MSI vectors a device can send
852 * @dev: device to report about
853 *
854 * This function returns the number of MSI vectors a device requested via
855 * Multiple Message Capable register. It returns a negative errno if the
856 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
857 * and returns a power of two, up to a maximum of 2^5 (32), according to the
858 * MSI specification.
859 **/
860int pci_msi_vec_count(struct pci_dev *dev)
861{
862 int ret;
863 u16 msgctl;
864
865 if (!dev->msi_cap)
866 return -EINVAL;
867
868 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
869 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
870
871 return ret;
872}
873EXPORT_SYMBOL(pci_msi_vec_count);
874
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400875void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400877 struct msi_desc *desc;
878 u32 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100880 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700881 return;
882
Jiang Liu5004e982015-07-09 16:00:41 +0800883 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
Jiang Liu4a7cc832015-07-09 16:00:44 +0800884 desc = first_pci_msi_entry(dev);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600885
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500886 pci_msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700887 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800888 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700889
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900890 /* Return the device with MSI unmasked as initial states */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800891 mask = msi_mask(desc->msi_attrib.multi_cap);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900892 /* Keep cached state to be restored */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100893 __pci_msi_desc_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100894
895 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400896 dev->irq = desc->msi_attrib.default_irq;
Jiang Liu5f226992015-07-30 14:00:08 -0500897 pcibios_alloc_irq(dev);
Yinghai Lud52877c2008-04-23 14:58:09 -0700898}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400899
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900900void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700901{
Yinghai Lud52877c2008-04-23 14:58:09 -0700902 if (!pci_msi_enable || !dev || !dev->msi_enabled)
903 return;
904
905 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900906 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100908EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910/**
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100911 * pci_msix_vec_count - return the number of device's MSI-X table entries
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100912 * @dev: pointer to the pci_dev data structure of MSI-X device function
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100913 * This function returns the number of device's MSI-X table entries and
914 * therefore the number of MSI-X vectors device is capable of sending.
915 * It returns a negative errno if the device is not capable of sending MSI-X
916 * interrupts.
917 **/
918int pci_msix_vec_count(struct pci_dev *dev)
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100919{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100920 u16 control;
921
Gavin Shan520fe9d2013-04-04 16:54:33 +0000922 if (!dev->msix_cap)
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100923 return -EINVAL;
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100924
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600925 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600926 return msix_table_size(control);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100927}
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100928EXPORT_SYMBOL(pci_msix_vec_count);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100929
930/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 * pci_enable_msix - configure device's MSI-X capability structure
932 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700933 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700934 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 *
936 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700937 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 * MSI-X mode enabled on its hardware device function. A return of zero
939 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700940 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300942 * of irqs or MSI-X vectors available. Driver should use the returned value to
943 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900945int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946{
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600947 int nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700948 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600950 if (!pci_msi_supported(dev, nvec))
951 return -EINVAL;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000952
Alexander Gordeev27e20602014-09-23 14:25:11 -0600953 if (!entries)
954 return -EINVAL;
955
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100956 nr_entries = pci_msix_vec_count(dev);
957 if (nr_entries < 0)
958 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300960 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
962 /* Check for any invalid entries */
963 for (i = 0; i < nvec; i++) {
964 if (entries[i].entry >= nr_entries)
965 return -EINVAL; /* invalid entry */
966 for (j = i + 1; j < nvec; j++) {
967 if (entries[i].entry == entries[j].entry)
968 return -EINVAL; /* duplicate entry */
969 }
970 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700971 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700972
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700973 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900974 if (dev->msi_enabled) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400975 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 return -EINVAL;
977 }
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600978 return msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100980EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900982void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100983{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900984 struct msi_desc *entry;
985
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100986 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700987 return;
988
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900989 /* Return the device with MSI-X masked as initial states */
Jiang Liu5004e982015-07-09 16:00:41 +0800990 for_each_pci_msi_entry(entry, dev) {
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900991 /* Keep cached states to be restored */
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100992 __pci_msix_desc_mask_irq(entry, 1);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900993 }
994
Michael S. Tsirkin61b64ab2015-05-07 09:52:21 -0500995 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
David Millerba698ad2007-10-25 01:16:30 -0700996 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800997 dev->msix_enabled = 0;
Jiang Liu5f226992015-07-30 14:00:08 -0500998 pcibios_alloc_irq(dev);
Yinghai Lud52877c2008-04-23 14:58:09 -0700999}
Hidetoshi Setoc9018512009-08-06 11:31:27 +09001000
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001001void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -07001002{
1003 if (!pci_msi_enable || !dev || !dev->msix_enabled)
1004 return;
1005
1006 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +09001007 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008}
Michael Ellerman4cc086f2007-03-22 21:51:34 +11001009EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010
Matthew Wilcox309e57d2006-03-05 22:33:34 -07001011void pci_no_msi(void)
1012{
1013 pci_msi_enable = 0;
1014}
Michael Ellermanc9953a72007-04-05 17:19:08 +10001015
Andrew Patterson07ae95f2008-11-10 15:31:05 -07001016/**
1017 * pci_msi_enabled - is MSI enabled?
1018 *
1019 * Returns true if MSI has not been disabled by the command-line option
1020 * pci=nomsi.
1021 **/
1022int pci_msi_enabled(void)
1023{
1024 return pci_msi_enable;
1025}
1026EXPORT_SYMBOL(pci_msi_enabled);
1027
Alexander Gordeev302a2522013-12-30 08:28:16 +01001028/**
1029 * pci_enable_msi_range - configure device's MSI capability structure
1030 * @dev: device to configure
1031 * @minvec: minimal number of interrupts to configure
1032 * @maxvec: maximum number of interrupts to configure
1033 *
1034 * This function tries to allocate a maximum possible number of interrupts in a
1035 * range between @minvec and @maxvec. It returns a negative errno if an error
1036 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1037 * and updates the @dev's irq member to the lowest new interrupt number;
1038 * the other interrupt numbers allocated to this device are consecutive.
1039 **/
1040int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1041{
Alexander Gordeev034cd972014-04-14 15:28:35 +02001042 int nvec;
Alexander Gordeev302a2522013-12-30 08:28:16 +01001043 int rc;
1044
Alexander Gordeeva06cd742014-09-23 12:45:58 -06001045 if (!pci_msi_supported(dev, minvec))
1046 return -EINVAL;
Alexander Gordeev034cd972014-04-14 15:28:35 +02001047
1048 WARN_ON(!!dev->msi_enabled);
1049
1050 /* Check whether driver already requested MSI-X irqs */
1051 if (dev->msix_enabled) {
1052 dev_info(&dev->dev,
1053 "can't enable MSI (MSI-X already enabled)\n");
1054 return -EINVAL;
1055 }
1056
Alexander Gordeev302a2522013-12-30 08:28:16 +01001057 if (maxvec < minvec)
1058 return -ERANGE;
1059
Alexander Gordeev034cd972014-04-14 15:28:35 +02001060 nvec = pci_msi_vec_count(dev);
1061 if (nvec < 0)
1062 return nvec;
1063 else if (nvec < minvec)
1064 return -EINVAL;
1065 else if (nvec > maxvec)
1066 nvec = maxvec;
1067
Alexander Gordeev302a2522013-12-30 08:28:16 +01001068 do {
Alexander Gordeev034cd972014-04-14 15:28:35 +02001069 rc = msi_capability_init(dev, nvec);
Alexander Gordeev302a2522013-12-30 08:28:16 +01001070 if (rc < 0) {
1071 return rc;
1072 } else if (rc > 0) {
1073 if (rc < minvec)
1074 return -ENOSPC;
1075 nvec = rc;
1076 }
1077 } while (rc);
1078
1079 return nvec;
1080}
1081EXPORT_SYMBOL(pci_enable_msi_range);
1082
1083/**
1084 * pci_enable_msix_range - configure device's MSI-X capability structure
1085 * @dev: pointer to the pci_dev data structure of MSI-X device function
1086 * @entries: pointer to an array of MSI-X entries
1087 * @minvec: minimum number of MSI-X irqs requested
1088 * @maxvec: maximum number of MSI-X irqs requested
1089 *
1090 * Setup the MSI-X capability structure of device function with a maximum
1091 * possible number of interrupts in the range between @minvec and @maxvec
1092 * upon its software driver call to request for MSI-X mode enabled on its
1093 * hardware device function. It returns a negative errno if an error occurs.
1094 * If it succeeds, it returns the actual number of interrupts allocated and
1095 * indicates the successful configuration of MSI-X capability structure
1096 * with new allocated MSI-X interrupts.
1097 **/
1098int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1099 int minvec, int maxvec)
1100{
1101 int nvec = maxvec;
1102 int rc;
1103
1104 if (maxvec < minvec)
1105 return -ERANGE;
1106
1107 do {
1108 rc = pci_enable_msix(dev, entries, nvec);
1109 if (rc < 0) {
1110 return rc;
1111 } else if (rc > 0) {
1112 if (rc < minvec)
1113 return -ENOSPC;
1114 nvec = rc;
1115 }
1116 } while (rc);
1117
1118 return nvec;
1119}
1120EXPORT_SYMBOL(pci_enable_msix_range);
Jiang Liu3878eae2014-11-11 21:02:18 +08001121
Jiang Liu25a98bd2015-07-09 16:00:45 +08001122struct pci_dev *msi_desc_to_pci_dev(struct msi_desc *desc)
1123{
1124 return to_pci_dev(desc->dev);
1125}
Jake Oshinsa4289dc2015-12-10 17:52:59 +00001126EXPORT_SYMBOL(msi_desc_to_pci_dev);
Jiang Liu25a98bd2015-07-09 16:00:45 +08001127
Jiang Liuc179c9b2015-07-09 16:00:36 +08001128void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
1129{
1130 struct pci_dev *dev = msi_desc_to_pci_dev(desc);
1131
1132 return dev->bus->sysdata;
1133}
1134EXPORT_SYMBOL_GPL(msi_desc_to_pci_sysdata);
1135
Jiang Liu3878eae2014-11-11 21:02:18 +08001136#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
1137/**
1138 * pci_msi_domain_write_msg - Helper to write MSI message to PCI config space
1139 * @irq_data: Pointer to interrupt data of the MSI interrupt
1140 * @msg: Pointer to the message
1141 */
1142void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg)
1143{
Jiang Liu507a8832015-06-01 16:05:42 +08001144 struct msi_desc *desc = irq_data_get_msi_desc(irq_data);
Jiang Liu3878eae2014-11-11 21:02:18 +08001145
1146 /*
1147 * For MSI-X desc->irq is always equal to irq_data->irq. For
1148 * MSI only the first interrupt of MULTI MSI passes the test.
1149 */
1150 if (desc->irq == irq_data->irq)
1151 __pci_write_msi_msg(desc, msg);
1152}
1153
1154/**
1155 * pci_msi_domain_calc_hwirq - Generate a unique ID for an MSI source
1156 * @dev: Pointer to the PCI device
1157 * @desc: Pointer to the msi descriptor
1158 *
1159 * The ID number is only used within the irqdomain.
1160 */
1161irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
1162 struct msi_desc *desc)
1163{
1164 return (irq_hw_number_t)desc->msi_attrib.entry_nr |
1165 PCI_DEVID(dev->bus->number, dev->devfn) << 11 |
1166 (pci_domain_nr(dev->bus) & 0xFFFFFFFF) << 27;
1167}
1168
1169static inline bool pci_msi_desc_is_multi_msi(struct msi_desc *desc)
1170{
1171 return !desc->msi_attrib.is_msix && desc->nvec_used > 1;
1172}
1173
1174/**
1175 * pci_msi_domain_check_cap - Verify that @domain supports the capabilities for @dev
1176 * @domain: The interrupt domain to check
1177 * @info: The domain info for verification
1178 * @dev: The device to check
1179 *
1180 * Returns:
1181 * 0 if the functionality is supported
1182 * 1 if Multi MSI is requested, but the domain does not support it
1183 * -ENOTSUPP otherwise
1184 */
1185int pci_msi_domain_check_cap(struct irq_domain *domain,
1186 struct msi_domain_info *info, struct device *dev)
1187{
1188 struct msi_desc *desc = first_pci_msi_entry(to_pci_dev(dev));
1189
1190 /* Special handling to support pci_enable_msi_range() */
1191 if (pci_msi_desc_is_multi_msi(desc) &&
1192 !(info->flags & MSI_FLAG_MULTI_PCI_MSI))
1193 return 1;
1194 else if (desc->msi_attrib.is_msix && !(info->flags & MSI_FLAG_PCI_MSIX))
1195 return -ENOTSUPP;
1196
1197 return 0;
1198}
1199
1200static int pci_msi_domain_handle_error(struct irq_domain *domain,
1201 struct msi_desc *desc, int error)
1202{
1203 /* Special handling to support pci_enable_msi_range() */
1204 if (pci_msi_desc_is_multi_msi(desc) && error == -ENOSPC)
1205 return 1;
1206
1207 return error;
1208}
1209
1210#ifdef GENERIC_MSI_DOMAIN_OPS
1211static void pci_msi_domain_set_desc(msi_alloc_info_t *arg,
1212 struct msi_desc *desc)
1213{
1214 arg->desc = desc;
1215 arg->hwirq = pci_msi_domain_calc_hwirq(msi_desc_to_pci_dev(desc),
1216 desc);
1217}
1218#else
1219#define pci_msi_domain_set_desc NULL
1220#endif
1221
1222static struct msi_domain_ops pci_msi_domain_ops_default = {
1223 .set_desc = pci_msi_domain_set_desc,
1224 .msi_check = pci_msi_domain_check_cap,
1225 .handle_error = pci_msi_domain_handle_error,
1226};
1227
1228static void pci_msi_domain_update_dom_ops(struct msi_domain_info *info)
1229{
1230 struct msi_domain_ops *ops = info->ops;
1231
1232 if (ops == NULL) {
1233 info->ops = &pci_msi_domain_ops_default;
1234 } else {
1235 if (ops->set_desc == NULL)
1236 ops->set_desc = pci_msi_domain_set_desc;
1237 if (ops->msi_check == NULL)
1238 ops->msi_check = pci_msi_domain_check_cap;
1239 if (ops->handle_error == NULL)
1240 ops->handle_error = pci_msi_domain_handle_error;
1241 }
1242}
1243
1244static void pci_msi_domain_update_chip_ops(struct msi_domain_info *info)
1245{
1246 struct irq_chip *chip = info->chip;
1247
1248 BUG_ON(!chip);
1249 if (!chip->irq_write_msi_msg)
1250 chip->irq_write_msi_msg = pci_msi_domain_write_msg;
Marc Zyngier0701c532015-10-13 19:14:45 +01001251 if (!chip->irq_mask)
1252 chip->irq_mask = pci_msi_mask_irq;
1253 if (!chip->irq_unmask)
1254 chip->irq_unmask = pci_msi_unmask_irq;
Jiang Liu3878eae2014-11-11 21:02:18 +08001255}
1256
1257/**
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001258 * pci_msi_create_irq_domain - Create a MSI interrupt domain
1259 * @fwnode: Optional fwnode of the interrupt controller
Jiang Liu3878eae2014-11-11 21:02:18 +08001260 * @info: MSI domain info
1261 * @parent: Parent irq domain
1262 *
1263 * Updates the domain and chip ops and creates a MSI interrupt domain.
1264 *
1265 * Returns:
1266 * A domain pointer or NULL in case of failure.
1267 */
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001268struct irq_domain *pci_msi_create_irq_domain(struct fwnode_handle *fwnode,
Jiang Liu3878eae2014-11-11 21:02:18 +08001269 struct msi_domain_info *info,
1270 struct irq_domain *parent)
1271{
Marc Zyngier03808392015-07-28 14:46:09 +01001272 struct irq_domain *domain;
1273
Jiang Liu3878eae2014-11-11 21:02:18 +08001274 if (info->flags & MSI_FLAG_USE_DEF_DOM_OPS)
1275 pci_msi_domain_update_dom_ops(info);
1276 if (info->flags & MSI_FLAG_USE_DEF_CHIP_OPS)
1277 pci_msi_domain_update_chip_ops(info);
1278
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001279 domain = msi_create_irq_domain(fwnode, info, parent);
Marc Zyngier03808392015-07-28 14:46:09 +01001280 if (!domain)
1281 return NULL;
1282
1283 domain->bus_token = DOMAIN_BUS_PCI_MSI;
1284 return domain;
Jiang Liu3878eae2014-11-11 21:02:18 +08001285}
Jake Oshinsa4289dc2015-12-10 17:52:59 +00001286EXPORT_SYMBOL_GPL(pci_msi_create_irq_domain);
Jiang Liu3878eae2014-11-11 21:02:18 +08001287
1288/**
1289 * pci_msi_domain_alloc_irqs - Allocate interrupts for @dev in @domain
1290 * @domain: The interrupt domain to allocate from
1291 * @dev: The device for which to allocate
1292 * @nvec: The number of interrupts to allocate
1293 * @type: Unused to allow simpler migration from the arch_XXX interfaces
1294 *
1295 * Returns:
1296 * A virtual interrupt number or an error code in case of failure
1297 */
1298int pci_msi_domain_alloc_irqs(struct irq_domain *domain, struct pci_dev *dev,
1299 int nvec, int type)
1300{
1301 return msi_domain_alloc_irqs(domain, &dev->dev, nvec);
1302}
1303
1304/**
1305 * pci_msi_domain_free_irqs - Free interrupts for @dev in @domain
1306 * @domain: The interrupt domain
1307 * @dev: The device for which to free interrupts
1308 */
1309void pci_msi_domain_free_irqs(struct irq_domain *domain, struct pci_dev *dev)
1310{
1311 msi_domain_free_irqs(domain, &dev->dev);
1312}
Jiang Liu8e047ad2014-11-15 22:24:07 +08001313
1314/**
1315 * pci_msi_create_default_irq_domain - Create a default MSI interrupt domain
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001316 * @fwnode: Optional fwnode of the interrupt controller
Jiang Liu8e047ad2014-11-15 22:24:07 +08001317 * @info: MSI domain info
1318 * @parent: Parent irq domain
1319 *
1320 * Returns: A domain pointer or NULL in case of failure. If successful
1321 * the default PCI/MSI irqdomain pointer is updated.
1322 */
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001323struct irq_domain *pci_msi_create_default_irq_domain(struct fwnode_handle *fwnode,
Jiang Liu8e047ad2014-11-15 22:24:07 +08001324 struct msi_domain_info *info, struct irq_domain *parent)
1325{
1326 struct irq_domain *domain;
1327
1328 mutex_lock(&pci_msi_domain_lock);
1329 if (pci_msi_default_domain) {
1330 pr_err("PCI: default irq domain for PCI MSI has already been created.\n");
1331 domain = NULL;
1332 } else {
Marc Zyngierbe5436c2015-10-13 12:51:44 +01001333 domain = pci_msi_create_irq_domain(fwnode, info, parent);
Jiang Liu8e047ad2014-11-15 22:24:07 +08001334 pci_msi_default_domain = domain;
1335 }
1336 mutex_unlock(&pci_msi_domain_lock);
1337
1338 return domain;
1339}
David Daneyb6eec9b2015-10-08 15:10:49 -07001340
1341static int get_msi_id_cb(struct pci_dev *pdev, u16 alias, void *data)
1342{
1343 u32 *pa = data;
1344
1345 *pa = alias;
1346 return 0;
1347}
1348/**
1349 * pci_msi_domain_get_msi_rid - Get the MSI requester id (RID)
1350 * @domain: The interrupt domain
1351 * @pdev: The PCI device.
1352 *
1353 * The RID for a device is formed from the alias, with a firmware
1354 * supplied mapping applied
1355 *
1356 * Returns: The RID.
1357 */
1358u32 pci_msi_domain_get_msi_rid(struct irq_domain *domain, struct pci_dev *pdev)
1359{
1360 struct device_node *of_node;
1361 u32 rid = 0;
1362
1363 pci_for_each_dma_alias(pdev, get_msi_id_cb, &rid);
1364
1365 of_node = irq_domain_get_of_node(domain);
1366 if (of_node)
1367 rid = of_msi_map_rid(&pdev->dev, of_node, rid);
1368
1369 return rid;
1370}
Marc Zyngier54fa97e2015-10-02 14:43:06 +01001371
1372/**
1373 * pci_msi_get_device_domain - Get the MSI domain for a given PCI device
1374 * @pdev: The PCI device
1375 *
1376 * Use the firmware data to find a device-specific MSI domain
1377 * (i.e. not one that is ste as a default).
1378 *
1379 * Returns: The coresponding MSI domain or NULL if none has been found.
1380 */
1381struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev)
1382{
1383 u32 rid = 0;
1384
1385 pci_for_each_dma_alias(pdev, get_msi_id_cb, &rid);
1386 return of_msi_map_get_device_domain(&pdev->dev, rid);
1387}
Jiang Liu3878eae2014-11-11 21:02:18 +08001388#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */