blob: e1e50dfb08da03f6aa4264d39a2481fe41191e01 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Jesse Barnesf1f644d2013-06-27 00:39:25 +030048static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
49 struct intel_crtc_config *pipe_config);
50static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
52
Jesse Barnes79e53942008-11-07 14:24:08 -080053typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040054 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_range_t;
56
57typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040058 int dot_limit;
59 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_p2_t;
61
62#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080063typedef struct intel_limit intel_limit_t;
64struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040065 intel_range_t dot, vco, n, m, m1, m2, p, p1;
66 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080067};
Jesse Barnes79e53942008-11-07 14:24:08 -080068
Jesse Barnes2377b742010-07-07 14:06:43 -070069/* FDI */
70#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
71
Daniel Vetterd2acd212012-10-20 20:57:43 +020072int
73intel_pch_rawclk(struct drm_device *dev)
74{
75 struct drm_i915_private *dev_priv = dev->dev_private;
76
77 WARN_ON(!HAS_PCH_SPLIT(dev));
78
79 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
80}
81
Chris Wilson021357a2010-09-07 20:54:59 +010082static inline u32 /* units of 100MHz */
83intel_fdi_link_freq(struct drm_device *dev)
84{
Chris Wilson8b99e682010-10-13 09:59:17 +010085 if (IS_GEN5(dev)) {
86 struct drm_i915_private *dev_priv = dev->dev_private;
87 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
88 } else
89 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010090}
91
Daniel Vetter5d536e22013-07-06 12:52:06 +020092static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040093 .dot = { .min = 25000, .max = 350000 },
94 .vco = { .min = 930000, .max = 1400000 },
95 .n = { .min = 3, .max = 16 },
96 .m = { .min = 96, .max = 140 },
97 .m1 = { .min = 18, .max = 26 },
98 .m2 = { .min = 6, .max = 16 },
99 .p = { .min = 4, .max = 128 },
100 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700101 .p2 = { .dot_limit = 165000,
102 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700103};
104
Daniel Vetter5d536e22013-07-06 12:52:06 +0200105static const intel_limit_t intel_limits_i8xx_dvo = {
106 .dot = { .min = 25000, .max = 350000 },
107 .vco = { .min = 930000, .max = 1400000 },
108 .n = { .min = 3, .max = 16 },
109 .m = { .min = 96, .max = 140 },
110 .m1 = { .min = 18, .max = 26 },
111 .m2 = { .min = 6, .max = 16 },
112 .p = { .min = 4, .max = 128 },
113 .p1 = { .min = 2, .max = 33 },
114 .p2 = { .dot_limit = 165000,
115 .p2_slow = 4, .p2_fast = 4 },
116};
117
Keith Packarde4b36692009-06-05 19:22:17 -0700118static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 .dot = { .min = 25000, .max = 350000 },
120 .vco = { .min = 930000, .max = 1400000 },
121 .n = { .min = 3, .max = 16 },
122 .m = { .min = 96, .max = 140 },
123 .m1 = { .min = 18, .max = 26 },
124 .m2 = { .min = 6, .max = 16 },
125 .p = { .min = 4, .max = 128 },
126 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700127 .p2 = { .dot_limit = 165000,
128 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700129};
Eric Anholt273e27c2011-03-30 13:01:10 -0700130
Keith Packarde4b36692009-06-05 19:22:17 -0700131static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 .dot = { .min = 20000, .max = 400000 },
133 .vco = { .min = 1400000, .max = 2800000 },
134 .n = { .min = 1, .max = 6 },
135 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100136 .m1 = { .min = 8, .max = 18 },
137 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400138 .p = { .min = 5, .max = 80 },
139 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700140 .p2 = { .dot_limit = 200000,
141 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
143
144static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100149 .m1 = { .min = 8, .max = 18 },
150 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .p = { .min = 7, .max = 98 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 112000,
154 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700155};
156
Eric Anholt273e27c2011-03-30 13:01:10 -0700157
Keith Packarde4b36692009-06-05 19:22:17 -0700158static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .dot = { .min = 25000, .max = 270000 },
160 .vco = { .min = 1750000, .max = 3500000},
161 .n = { .min = 1, .max = 4 },
162 .m = { .min = 104, .max = 138 },
163 .m1 = { .min = 17, .max = 23 },
164 .m2 = { .min = 5, .max = 11 },
165 .p = { .min = 10, .max = 30 },
166 .p1 = { .min = 1, .max = 3},
167 .p2 = { .dot_limit = 270000,
168 .p2_slow = 10,
169 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800170 },
Keith Packarde4b36692009-06-05 19:22:17 -0700171};
172
173static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 22000, .max = 400000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 16, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 5, .max = 80 },
181 .p1 = { .min = 1, .max = 8},
182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
185
186static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .dot = { .min = 20000, .max = 115000 },
188 .vco = { .min = 1750000, .max = 3500000 },
189 .n = { .min = 1, .max = 3 },
190 .m = { .min = 104, .max = 138 },
191 .m1 = { .min = 17, .max = 23 },
192 .m2 = { .min = 5, .max = 11 },
193 .p = { .min = 28, .max = 112 },
194 .p1 = { .min = 2, .max = 8 },
195 .p2 = { .dot_limit = 0,
196 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800197 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700201 .dot = { .min = 80000, .max = 224000 },
202 .vco = { .min = 1750000, .max = 3500000 },
203 .n = { .min = 1, .max = 3 },
204 .m = { .min = 104, .max = 138 },
205 .m1 = { .min = 17, .max = 23 },
206 .m2 = { .min = 5, .max = 11 },
207 .p = { .min = 14, .max = 42 },
208 .p1 = { .min = 2, .max = 6 },
209 .p2 = { .dot_limit = 0,
210 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800211 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500214static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .dot = { .min = 20000, .max = 400000},
216 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .n = { .min = 3, .max = 6 },
219 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400221 .m1 = { .min = 0, .max = 0 },
222 .m2 = { .min = 0, .max = 254 },
223 .p = { .min = 5, .max = 80 },
224 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .p2 = { .dot_limit = 200000,
226 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500229static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 20000, .max = 400000 },
231 .vco = { .min = 1700000, .max = 3500000 },
232 .n = { .min = 3, .max = 6 },
233 .m = { .min = 2, .max = 256 },
234 .m1 = { .min = 0, .max = 0 },
235 .m2 = { .min = 0, .max = 254 },
236 .p = { .min = 7, .max = 112 },
237 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 112000,
239 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Eric Anholt273e27c2011-03-30 13:01:10 -0700242/* Ironlake / Sandybridge
243 *
244 * We calculate clock using (register_value + 2) for N/M1/M2, so here
245 * the range value for them is (actual_value - 2).
246 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800247static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 25000, .max = 350000 },
249 .vco = { .min = 1760000, .max = 3510000 },
250 .n = { .min = 1, .max = 5 },
251 .m = { .min = 79, .max = 127 },
252 .m1 = { .min = 12, .max = 22 },
253 .m2 = { .min = 5, .max = 9 },
254 .p = { .min = 5, .max = 80 },
255 .p1 = { .min = 1, .max = 8 },
256 .p2 = { .dot_limit = 225000,
257 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700258};
259
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800260static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .dot = { .min = 25000, .max = 350000 },
262 .vco = { .min = 1760000, .max = 3510000 },
263 .n = { .min = 1, .max = 3 },
264 .m = { .min = 79, .max = 118 },
265 .m1 = { .min = 12, .max = 22 },
266 .m2 = { .min = 5, .max = 9 },
267 .p = { .min = 28, .max = 112 },
268 .p1 = { .min = 2, .max = 8 },
269 .p2 = { .dot_limit = 225000,
270 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271};
272
273static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .dot = { .min = 25000, .max = 350000 },
275 .vco = { .min = 1760000, .max = 3510000 },
276 .n = { .min = 1, .max = 3 },
277 .m = { .min = 79, .max = 127 },
278 .m1 = { .min = 12, .max = 22 },
279 .m2 = { .min = 5, .max = 9 },
280 .p = { .min = 14, .max = 56 },
281 .p1 = { .min = 2, .max = 8 },
282 .p2 = { .dot_limit = 225000,
283 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800284};
285
Eric Anholt273e27c2011-03-30 13:01:10 -0700286/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800287static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 2 },
291 .m = { .min = 79, .max = 126 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298};
299
300static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 3 },
304 .m = { .min = 79, .max = 126 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400308 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800311};
312
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700313static const intel_limit_t intel_limits_vlv_dac = {
314 .dot = { .min = 25000, .max = 270000 },
315 .vco = { .min = 4000000, .max = 6000000 },
316 .n = { .min = 1, .max = 7 },
317 .m = { .min = 22, .max = 450 }, /* guess */
318 .m1 = { .min = 2, .max = 3 },
319 .m2 = { .min = 11, .max = 156 },
320 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200321 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700322 .p2 = { .dot_limit = 270000,
323 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324};
325
326static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200327 .dot = { .min = 25000, .max = 270000 },
328 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329 .n = { .min = 1, .max = 7 },
330 .m = { .min = 60, .max = 300 }, /* guess */
331 .m1 = { .min = 2, .max = 3 },
332 .m2 = { .min = 11, .max = 156 },
333 .p = { .min = 10, .max = 30 },
334 .p1 = { .min = 2, .max = 3 },
335 .p2 = { .dot_limit = 270000,
336 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700337};
338
339static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530340 .dot = { .min = 25000, .max = 270000 },
341 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700342 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530343 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700344 .m1 = { .min = 2, .max = 3 },
345 .m2 = { .min = 11, .max = 156 },
346 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200347 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700348 .p2 = { .dot_limit = 270000,
349 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700350};
351
Chris Wilson1b894b52010-12-14 20:04:54 +0000352static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
353 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800355 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800356 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800357
358 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100359 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000360 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361 limit = &intel_limits_ironlake_dual_lvds_100m;
362 else
363 limit = &intel_limits_ironlake_dual_lvds;
364 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000365 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800366 limit = &intel_limits_ironlake_single_lvds_100m;
367 else
368 limit = &intel_limits_ironlake_single_lvds;
369 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200370 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800371 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800372
373 return limit;
374}
375
Ma Ling044c7c42009-03-18 20:13:23 +0800376static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
377{
378 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800379 const intel_limit_t *limit;
380
381 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100382 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700383 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800384 else
Keith Packarde4b36692009-06-05 19:22:17 -0700385 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800386 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
387 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700388 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800389 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700390 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800391 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800393
394 return limit;
395}
396
Chris Wilson1b894b52010-12-14 20:04:54 +0000397static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800398{
399 struct drm_device *dev = crtc->dev;
400 const intel_limit_t *limit;
401
Eric Anholtbad720f2009-10-22 16:11:14 -0700402 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000403 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800404 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800405 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500406 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800407 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500408 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800409 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700411 } else if (IS_VALLEYVIEW(dev)) {
412 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
413 limit = &intel_limits_vlv_dac;
414 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
415 limit = &intel_limits_vlv_hdmi;
416 else
417 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100418 } else if (!IS_GEN2(dev)) {
419 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
420 limit = &intel_limits_i9xx_lvds;
421 else
422 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800423 } else {
424 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700425 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200426 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700427 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200428 else
429 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800430 }
431 return limit;
432}
433
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500434/* m1 is reserved as 0 in Pineview, n is a ring counter */
435static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800436{
Shaohua Li21778322009-02-23 15:19:16 +0800437 clock->m = clock->m2 + 2;
438 clock->p = clock->p1 * clock->p2;
439 clock->vco = refclk * clock->m / clock->n;
440 clock->dot = clock->vco / clock->p;
441}
442
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200443static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
444{
445 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
446}
447
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200448static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800449{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200450 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800451 clock->p = clock->p1 * clock->p2;
452 clock->vco = refclk * clock->m / (clock->n + 2);
453 clock->dot = clock->vco / clock->p;
454}
455
Jesse Barnes79e53942008-11-07 14:24:08 -0800456/**
457 * Returns whether any output on the specified pipe is of the specified type
458 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100459bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100461 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100462 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800463
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200464 for_each_encoder_on_crtc(dev, crtc, encoder)
465 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100466 return true;
467
468 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800469}
470
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800471#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800472/**
473 * Returns whether the given set of divisors are valid for a given refclk with
474 * the given connectors.
475 */
476
Chris Wilson1b894b52010-12-14 20:04:54 +0000477static bool intel_PLL_is_valid(struct drm_device *dev,
478 const intel_limit_t *limit,
479 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800480{
Jesse Barnes79e53942008-11-07 14:24:08 -0800481 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400482 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800483 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400484 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400488 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500489 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400494 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400496 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
498 * connector, etc., rather than just a single range.
499 */
500 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400501 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800502
503 return true;
504}
505
Ma Lingd4906092009-03-18 20:13:27 +0800506static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200507i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800508 int target, int refclk, intel_clock_t *match_clock,
509 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800510{
511 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 int err = target;
514
Daniel Vettera210b022012-11-26 17:22:08 +0100515 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100517 * For LVDS just rely on its current settings for dual-channel.
518 * We haven't figured out how to reliably set up different
519 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800520 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100521 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 clock.p2 = limit->p2.p2_fast;
523 else
524 clock.p2 = limit->p2.p2_slow;
525 } else {
526 if (target < limit->p2.dot_limit)
527 clock.p2 = limit->p2.p2_slow;
528 else
529 clock.p2 = limit->p2.p2_fast;
530 }
531
Akshay Joshi0206e352011-08-16 15:34:10 -0400532 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800533
Zhao Yakui42158662009-11-20 11:24:18 +0800534 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
535 clock.m1++) {
536 for (clock.m2 = limit->m2.min;
537 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200538 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800539 break;
540 for (clock.n = limit->n.min;
541 clock.n <= limit->n.max; clock.n++) {
542 for (clock.p1 = limit->p1.min;
543 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 int this_err;
545
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200546 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000547 if (!intel_PLL_is_valid(dev, limit,
548 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800550 if (match_clock &&
551 clock.p != match_clock->p)
552 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800553
554 this_err = abs(clock.dot - target);
555 if (this_err < err) {
556 *best_clock = clock;
557 err = this_err;
558 }
559 }
560 }
561 }
562 }
563
564 return (err != target);
565}
566
Ma Lingd4906092009-03-18 20:13:27 +0800567static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200568pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
569 int target, int refclk, intel_clock_t *match_clock,
570 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200571{
572 struct drm_device *dev = crtc->dev;
573 intel_clock_t clock;
574 int err = target;
575
576 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
577 /*
578 * For LVDS just rely on its current settings for dual-channel.
579 * We haven't figured out how to reliably set up different
580 * single/dual channel state, if we even can.
581 */
582 if (intel_is_dual_link_lvds(dev))
583 clock.p2 = limit->p2.p2_fast;
584 else
585 clock.p2 = limit->p2.p2_slow;
586 } else {
587 if (target < limit->p2.dot_limit)
588 clock.p2 = limit->p2.p2_slow;
589 else
590 clock.p2 = limit->p2.p2_fast;
591 }
592
593 memset(best_clock, 0, sizeof(*best_clock));
594
595 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
596 clock.m1++) {
597 for (clock.m2 = limit->m2.min;
598 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200599 for (clock.n = limit->n.min;
600 clock.n <= limit->n.max; clock.n++) {
601 for (clock.p1 = limit->p1.min;
602 clock.p1 <= limit->p1.max; clock.p1++) {
603 int this_err;
604
605 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 if (!intel_PLL_is_valid(dev, limit,
607 &clock))
608 continue;
609 if (match_clock &&
610 clock.p != match_clock->p)
611 continue;
612
613 this_err = abs(clock.dot - target);
614 if (this_err < err) {
615 *best_clock = clock;
616 err = this_err;
617 }
618 }
619 }
620 }
621 }
622
623 return (err != target);
624}
625
Ma Lingd4906092009-03-18 20:13:27 +0800626static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200627g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
628 int target, int refclk, intel_clock_t *match_clock,
629 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800630{
631 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800632 intel_clock_t clock;
633 int max_n;
634 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400635 /* approximately equals target * 0.00585 */
636 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800637 found = false;
638
639 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100640 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800641 clock.p2 = limit->p2.p2_fast;
642 else
643 clock.p2 = limit->p2.p2_slow;
644 } else {
645 if (target < limit->p2.dot_limit)
646 clock.p2 = limit->p2.p2_slow;
647 else
648 clock.p2 = limit->p2.p2_fast;
649 }
650
651 memset(best_clock, 0, sizeof(*best_clock));
652 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200653 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800654 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200655 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800656 for (clock.m1 = limit->m1.max;
657 clock.m1 >= limit->m1.min; clock.m1--) {
658 for (clock.m2 = limit->m2.max;
659 clock.m2 >= limit->m2.min; clock.m2--) {
660 for (clock.p1 = limit->p1.max;
661 clock.p1 >= limit->p1.min; clock.p1--) {
662 int this_err;
663
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200664 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000665 if (!intel_PLL_is_valid(dev, limit,
666 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800667 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000668
669 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800670 if (this_err < err_most) {
671 *best_clock = clock;
672 err_most = this_err;
673 max_n = clock.n;
674 found = true;
675 }
676 }
677 }
678 }
679 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800680 return found;
681}
Ma Lingd4906092009-03-18 20:13:27 +0800682
Zhenyu Wang2c072452009-06-05 15:38:42 +0800683static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200684vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
685 int target, int refclk, intel_clock_t *match_clock,
686 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700687{
688 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
689 u32 m, n, fastclk;
690 u32 updrate, minupdate, fracbits, p;
691 unsigned long bestppm, ppm, absppm;
692 int dotclk, flag;
693
Alan Coxaf447bd2012-07-25 13:49:18 +0100694 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700695 dotclk = target * 1000;
696 bestppm = 1000000;
697 ppm = absppm = 0;
698 fastclk = dotclk / (2*100);
699 updrate = 0;
700 minupdate = 19200;
701 fracbits = 1;
702 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
703 bestm1 = bestm2 = bestp1 = bestp2 = 0;
704
705 /* based on hardware requirement, prefer smaller n to precision */
706 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
707 updrate = refclk / n;
708 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
709 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
710 if (p2 > 10)
711 p2 = p2 - 1;
712 p = p1 * p2;
713 /* based on hardware requirement, prefer bigger m1,m2 values */
714 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
715 m2 = (((2*(fastclk * p * n / m1 )) +
716 refclk) / (2*refclk));
717 m = m1 * m2;
718 vco = updrate * m;
719 if (vco >= limit->vco.min && vco < limit->vco.max) {
720 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
721 absppm = (ppm > 0) ? ppm : (-ppm);
722 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
723 bestppm = 0;
724 flag = 1;
725 }
726 if (absppm < bestppm - 10) {
727 bestppm = absppm;
728 flag = 1;
729 }
730 if (flag) {
731 bestn = n;
732 bestm1 = m1;
733 bestm2 = m2;
734 bestp1 = p1;
735 bestp2 = p2;
736 flag = 0;
737 }
738 }
739 }
740 }
741 }
742 }
743 best_clock->n = bestn;
744 best_clock->m1 = bestm1;
745 best_clock->m2 = bestm2;
746 best_clock->p1 = bestp1;
747 best_clock->p2 = bestp2;
748
749 return true;
750}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700751
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200752enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
753 enum pipe pipe)
754{
755 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
757
Daniel Vetter3b117c82013-04-17 20:15:07 +0200758 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200759}
760
Paulo Zanonia928d532012-05-04 17:18:15 -0300761static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
762{
763 struct drm_i915_private *dev_priv = dev->dev_private;
764 u32 frame, frame_reg = PIPEFRAME(pipe);
765
766 frame = I915_READ(frame_reg);
767
768 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
769 DRM_DEBUG_KMS("vblank wait timed out\n");
770}
771
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700772/**
773 * intel_wait_for_vblank - wait for vblank on a given pipe
774 * @dev: drm device
775 * @pipe: pipe to wait for
776 *
777 * Wait for vblank to occur on a given pipe. Needed for various bits of
778 * mode setting code.
779 */
780void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800781{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700782 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800783 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700784
Paulo Zanonia928d532012-05-04 17:18:15 -0300785 if (INTEL_INFO(dev)->gen >= 5) {
786 ironlake_wait_for_vblank(dev, pipe);
787 return;
788 }
789
Chris Wilson300387c2010-09-05 20:25:43 +0100790 /* Clear existing vblank status. Note this will clear any other
791 * sticky status fields as well.
792 *
793 * This races with i915_driver_irq_handler() with the result
794 * that either function could miss a vblank event. Here it is not
795 * fatal, as we will either wait upon the next vblank interrupt or
796 * timeout. Generally speaking intel_wait_for_vblank() is only
797 * called during modeset at which time the GPU should be idle and
798 * should *not* be performing page flips and thus not waiting on
799 * vblanks...
800 * Currently, the result of us stealing a vblank from the irq
801 * handler is that a single frame will be skipped during swapbuffers.
802 */
803 I915_WRITE(pipestat_reg,
804 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
805
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100807 if (wait_for(I915_READ(pipestat_reg) &
808 PIPE_VBLANK_INTERRUPT_STATUS,
809 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700810 DRM_DEBUG_KMS("vblank wait timed out\n");
811}
812
Keith Packardab7ad7f2010-10-03 00:33:06 -0700813/*
814 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815 * @dev: drm device
816 * @pipe: pipe to wait for
817 *
818 * After disabling a pipe, we can't wait for vblank in the usual way,
819 * spinning on the vblank interrupt status bit, since we won't actually
820 * see an interrupt when the pipe is disabled.
821 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700822 * On Gen4 and above:
823 * wait for the pipe register state bit to turn off
824 *
825 * Otherwise:
826 * wait for the display line value to settle (it usually
827 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100828 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700829 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100830void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700831{
832 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200833 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
834 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700835
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200837 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700838
Keith Packardab7ad7f2010-10-03 00:33:06 -0700839 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100840 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
841 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200842 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700843 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300844 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700846 unsigned long timeout = jiffies + msecs_to_jiffies(100);
847
Paulo Zanoni837ba002012-05-04 17:18:14 -0300848 if (IS_GEN2(dev))
849 line_mask = DSL_LINEMASK_GEN2;
850 else
851 line_mask = DSL_LINEMASK_GEN3;
852
Keith Packardab7ad7f2010-10-03 00:33:06 -0700853 /* Wait for the display line to settle */
854 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300855 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300857 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 time_after(timeout, jiffies));
859 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800862}
863
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000864/*
865 * ibx_digital_port_connected - is the specified port connected?
866 * @dev_priv: i915 private structure
867 * @port: the port to test
868 *
869 * Returns true if @port is connected, false otherwise.
870 */
871bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
872 struct intel_digital_port *port)
873{
874 u32 bit;
875
Damien Lespiauc36346e2012-12-13 16:09:03 +0000876 if (HAS_PCH_IBX(dev_priv->dev)) {
877 switch(port->port) {
878 case PORT_B:
879 bit = SDE_PORTB_HOTPLUG;
880 break;
881 case PORT_C:
882 bit = SDE_PORTC_HOTPLUG;
883 break;
884 case PORT_D:
885 bit = SDE_PORTD_HOTPLUG;
886 break;
887 default:
888 return true;
889 }
890 } else {
891 switch(port->port) {
892 case PORT_B:
893 bit = SDE_PORTB_HOTPLUG_CPT;
894 break;
895 case PORT_C:
896 bit = SDE_PORTC_HOTPLUG_CPT;
897 break;
898 case PORT_D:
899 bit = SDE_PORTD_HOTPLUG_CPT;
900 break;
901 default:
902 return true;
903 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000904 }
905
906 return I915_READ(SDEISR) & bit;
907}
908
Jesse Barnesb24e7172011-01-04 15:09:30 -0800909static const char *state_string(bool enabled)
910{
911 return enabled ? "on" : "off";
912}
913
914/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200915void assert_pll(struct drm_i915_private *dev_priv,
916 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800917{
918 int reg;
919 u32 val;
920 bool cur_state;
921
922 reg = DPLL(pipe);
923 val = I915_READ(reg);
924 cur_state = !!(val & DPLL_VCO_ENABLE);
925 WARN(cur_state != state,
926 "PLL state assertion failure (expected %s, current %s)\n",
927 state_string(state), state_string(cur_state));
928}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800929
Daniel Vetter55607e82013-06-16 21:42:39 +0200930struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200931intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800932{
Daniel Vettere2b78262013-06-07 23:10:03 +0200933 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
934
Daniel Vettera43f6e02013-06-07 23:10:32 +0200935 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200936 return NULL;
937
Daniel Vettera43f6e02013-06-07 23:10:32 +0200938 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200939}
940
Jesse Barnesb24e7172011-01-04 15:09:30 -0800941/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200942void assert_shared_dpll(struct drm_i915_private *dev_priv,
943 struct intel_shared_dpll *pll,
944 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800945{
Jesse Barnes040484a2011-01-03 12:14:26 -0800946 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200947 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800948
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300949 if (HAS_PCH_LPT(dev_priv->dev)) {
950 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
951 return;
952 }
953
Chris Wilson92b27b02012-05-20 18:10:50 +0100954 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200955 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100956 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100957
Daniel Vetter53589012013-06-05 13:34:16 +0200958 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100959 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200960 "%s assertion failure (expected %s, current %s)\n",
961 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800962}
Jesse Barnes040484a2011-01-03 12:14:26 -0800963
964static void assert_fdi_tx(struct drm_i915_private *dev_priv,
965 enum pipe pipe, bool state)
966{
967 int reg;
968 u32 val;
969 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200970 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
971 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800972
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200973 if (HAS_DDI(dev_priv->dev)) {
974 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200975 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300976 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200977 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300978 } else {
979 reg = FDI_TX_CTL(pipe);
980 val = I915_READ(reg);
981 cur_state = !!(val & FDI_TX_ENABLE);
982 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800983 WARN(cur_state != state,
984 "FDI TX state assertion failure (expected %s, current %s)\n",
985 state_string(state), state_string(cur_state));
986}
987#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
988#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
989
990static void assert_fdi_rx(struct drm_i915_private *dev_priv,
991 enum pipe pipe, bool state)
992{
993 int reg;
994 u32 val;
995 bool cur_state;
996
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200997 reg = FDI_RX_CTL(pipe);
998 val = I915_READ(reg);
999 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001000 WARN(cur_state != state,
1001 "FDI RX state assertion failure (expected %s, current %s)\n",
1002 state_string(state), state_string(cur_state));
1003}
1004#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1005#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1006
1007static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1008 enum pipe pipe)
1009{
1010 int reg;
1011 u32 val;
1012
1013 /* ILK FDI PLL is always enabled */
1014 if (dev_priv->info->gen == 5)
1015 return;
1016
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001017 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001018 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001019 return;
1020
Jesse Barnes040484a2011-01-03 12:14:26 -08001021 reg = FDI_TX_CTL(pipe);
1022 val = I915_READ(reg);
1023 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1024}
1025
Daniel Vetter55607e82013-06-16 21:42:39 +02001026void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1027 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001028{
1029 int reg;
1030 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001031 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001032
1033 reg = FDI_RX_CTL(pipe);
1034 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001035 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1036 WARN(cur_state != state,
1037 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1038 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001039}
1040
Jesse Barnesea0760c2011-01-04 15:09:32 -08001041static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1042 enum pipe pipe)
1043{
1044 int pp_reg, lvds_reg;
1045 u32 val;
1046 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001047 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001048
1049 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1050 pp_reg = PCH_PP_CONTROL;
1051 lvds_reg = PCH_LVDS;
1052 } else {
1053 pp_reg = PP_CONTROL;
1054 lvds_reg = LVDS;
1055 }
1056
1057 val = I915_READ(pp_reg);
1058 if (!(val & PANEL_POWER_ON) ||
1059 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1060 locked = false;
1061
1062 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1063 panel_pipe = PIPE_B;
1064
1065 WARN(panel_pipe == pipe && locked,
1066 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001067 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001068}
1069
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001070void assert_pipe(struct drm_i915_private *dev_priv,
1071 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001072{
1073 int reg;
1074 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001075 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001076 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001078
Daniel Vetter8e636782012-01-22 01:36:48 +01001079 /* if we need the pipe A quirk it must be always on */
1080 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1081 state = true;
1082
Paulo Zanonib97186f2013-05-03 12:15:36 -03001083 if (!intel_display_power_enabled(dev_priv->dev,
1084 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001085 cur_state = false;
1086 } else {
1087 reg = PIPECONF(cpu_transcoder);
1088 val = I915_READ(reg);
1089 cur_state = !!(val & PIPECONF_ENABLE);
1090 }
1091
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001092 WARN(cur_state != state,
1093 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001094 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001095}
1096
Chris Wilson931872f2012-01-16 23:01:13 +00001097static void assert_plane(struct drm_i915_private *dev_priv,
1098 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001099{
1100 int reg;
1101 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001102 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103
1104 reg = DSPCNTR(plane);
1105 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001106 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1107 WARN(cur_state != state,
1108 "plane %c assertion failure (expected %s, current %s)\n",
1109 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001110}
1111
Chris Wilson931872f2012-01-16 23:01:13 +00001112#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1113#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1114
Jesse Barnesb24e7172011-01-04 15:09:30 -08001115static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1116 enum pipe pipe)
1117{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001118 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001119 int reg, i;
1120 u32 val;
1121 int cur_pipe;
1122
Ville Syrjälä653e1022013-06-04 13:49:05 +03001123 /* Primary planes are fixed to pipes on gen4+ */
1124 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001125 reg = DSPCNTR(pipe);
1126 val = I915_READ(reg);
1127 WARN((val & DISPLAY_PLANE_ENABLE),
1128 "plane %c assertion failure, should be disabled but not\n",
1129 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001130 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001131 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001132
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001134 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001135 reg = DSPCNTR(i);
1136 val = I915_READ(reg);
1137 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1138 DISPPLANE_SEL_PIPE_SHIFT;
1139 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001140 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1141 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142 }
1143}
1144
Jesse Barnes19332d72013-03-28 09:55:38 -07001145static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1146 enum pipe pipe)
1147{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001148 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001149 int reg, i;
1150 u32 val;
1151
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001152 if (IS_VALLEYVIEW(dev)) {
1153 for (i = 0; i < dev_priv->num_plane; i++) {
1154 reg = SPCNTR(pipe, i);
1155 val = I915_READ(reg);
1156 WARN((val & SP_ENABLE),
1157 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1158 sprite_name(pipe, i), pipe_name(pipe));
1159 }
1160 } else if (INTEL_INFO(dev)->gen >= 7) {
1161 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001162 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001163 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001164 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001165 plane_name(pipe), pipe_name(pipe));
1166 } else if (INTEL_INFO(dev)->gen >= 5) {
1167 reg = DVSCNTR(pipe);
1168 val = I915_READ(reg);
1169 WARN((val & DVS_ENABLE),
1170 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1171 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001172 }
1173}
1174
Jesse Barnes92f25842011-01-04 15:09:34 -08001175static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1176{
1177 u32 val;
1178 bool enabled;
1179
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001180 if (HAS_PCH_LPT(dev_priv->dev)) {
1181 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1182 return;
1183 }
1184
Jesse Barnes92f25842011-01-04 15:09:34 -08001185 val = I915_READ(PCH_DREF_CONTROL);
1186 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1187 DREF_SUPERSPREAD_SOURCE_MASK));
1188 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1189}
1190
Daniel Vetterab9412b2013-05-03 11:49:46 +02001191static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1192 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001193{
1194 int reg;
1195 u32 val;
1196 bool enabled;
1197
Daniel Vetterab9412b2013-05-03 11:49:46 +02001198 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001199 val = I915_READ(reg);
1200 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001201 WARN(enabled,
1202 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1203 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001204}
1205
Keith Packard4e634382011-08-06 10:39:45 -07001206static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1207 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001208{
1209 if ((val & DP_PORT_EN) == 0)
1210 return false;
1211
1212 if (HAS_PCH_CPT(dev_priv->dev)) {
1213 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1214 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1215 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1216 return false;
1217 } else {
1218 if ((val & DP_PIPE_MASK) != (pipe << 30))
1219 return false;
1220 }
1221 return true;
1222}
1223
Keith Packard1519b992011-08-06 10:35:34 -07001224static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe, u32 val)
1226{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001227 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001228 return false;
1229
1230 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001231 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001232 return false;
1233 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001234 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001235 return false;
1236 }
1237 return true;
1238}
1239
1240static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1241 enum pipe pipe, u32 val)
1242{
1243 if ((val & LVDS_PORT_EN) == 0)
1244 return false;
1245
1246 if (HAS_PCH_CPT(dev_priv->dev)) {
1247 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1248 return false;
1249 } else {
1250 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1251 return false;
1252 }
1253 return true;
1254}
1255
1256static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe, u32 val)
1258{
1259 if ((val & ADPA_DAC_ENABLE) == 0)
1260 return false;
1261 if (HAS_PCH_CPT(dev_priv->dev)) {
1262 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1263 return false;
1264 } else {
1265 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1266 return false;
1267 }
1268 return true;
1269}
1270
Jesse Barnes291906f2011-02-02 12:28:03 -08001271static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001272 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001273{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001274 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001275 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001276 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001277 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001278
Daniel Vetter75c5da22012-09-10 21:58:29 +02001279 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1280 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001281 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001282}
1283
1284static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1285 enum pipe pipe, int reg)
1286{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001287 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001288 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001289 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001291
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001292 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001293 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001294 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001295}
1296
1297static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1298 enum pipe pipe)
1299{
1300 int reg;
1301 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001302
Keith Packardf0575e92011-07-25 22:12:43 -07001303 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1304 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1305 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001306
1307 reg = PCH_ADPA;
1308 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001309 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001310 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001311 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001312
1313 reg = PCH_LVDS;
1314 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001315 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001316 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001317 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001318
Paulo Zanonie2debe92013-02-18 19:00:27 -03001319 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1320 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1321 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001322}
1323
Daniel Vetter426115c2013-07-11 22:13:42 +02001324static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001325{
Daniel Vetter426115c2013-07-11 22:13:42 +02001326 struct drm_device *dev = crtc->base.dev;
1327 struct drm_i915_private *dev_priv = dev->dev_private;
1328 int reg = DPLL(crtc->pipe);
1329 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001330
Daniel Vetter426115c2013-07-11 22:13:42 +02001331 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001332
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001333 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001334 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1335
1336 /* PLL is protected by panel, make sure we can write it */
1337 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001338 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001339
Daniel Vetter426115c2013-07-11 22:13:42 +02001340 I915_WRITE(reg, dpll);
1341 POSTING_READ(reg);
1342 udelay(150);
1343
1344 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1345 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1346
1347 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1348 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001349
1350 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001351 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001352 POSTING_READ(reg);
1353 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001354 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001355 POSTING_READ(reg);
1356 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001357 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001358 POSTING_READ(reg);
1359 udelay(150); /* wait for warmup */
1360}
1361
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001362static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001363{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001364 struct drm_device *dev = crtc->base.dev;
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366 int reg = DPLL(crtc->pipe);
1367 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001368
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001369 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001370
1371 /* No really, not for ILK+ */
1372 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001373
1374 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001375 if (IS_MOBILE(dev) && !IS_I830(dev))
1376 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001377
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001378 I915_WRITE(reg, dpll);
1379
1380 /* Wait for the clocks to stabilize. */
1381 POSTING_READ(reg);
1382 udelay(150);
1383
1384 if (INTEL_INFO(dev)->gen >= 4) {
1385 I915_WRITE(DPLL_MD(crtc->pipe),
1386 crtc->config.dpll_hw_state.dpll_md);
1387 } else {
1388 /* The pixel multiplier can only be updated once the
1389 * DPLL is enabled and the clocks are stable.
1390 *
1391 * So write it again.
1392 */
1393 I915_WRITE(reg, dpll);
1394 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001395
1396 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001397 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001398 POSTING_READ(reg);
1399 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001400 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001401 POSTING_READ(reg);
1402 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001403 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001404 POSTING_READ(reg);
1405 udelay(150); /* wait for warmup */
1406}
1407
1408/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001409 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 * @dev_priv: i915 private structure
1411 * @pipe: pipe PLL to disable
1412 *
1413 * Disable the PLL for @pipe, making sure the pipe is off first.
1414 *
1415 * Note! This is for pre-ILK only.
1416 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001417static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001418{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001419 /* Don't disable pipe A or pipe A PLLs if needed */
1420 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1421 return;
1422
1423 /* Make sure the pipe isn't still relying on us */
1424 assert_pipe_disabled(dev_priv, pipe);
1425
Daniel Vetter50b44a42013-06-05 13:34:33 +02001426 I915_WRITE(DPLL(pipe), 0);
1427 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001428}
1429
Jesse Barnes89b667f2013-04-18 14:51:36 -07001430void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1431{
1432 u32 port_mask;
1433
1434 if (!port)
1435 port_mask = DPLL_PORTB_READY_MASK;
1436 else
1437 port_mask = DPLL_PORTC_READY_MASK;
1438
1439 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1440 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1441 'B' + port, I915_READ(DPLL(0)));
1442}
1443
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001444/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001445 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001446 * @dev_priv: i915 private structure
1447 * @pipe: pipe PLL to enable
1448 *
1449 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1450 * drives the transcoder clock.
1451 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001452static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001453{
Daniel Vettere2b78262013-06-07 23:10:03 +02001454 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1455 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001456
Chris Wilson48da64a2012-05-13 20:16:12 +01001457 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001458 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001459 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001460 return;
1461
1462 if (WARN_ON(pll->refcount == 0))
1463 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001464
Daniel Vetter46edb022013-06-05 13:34:12 +02001465 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1466 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001467 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001468
Daniel Vettercdbd2312013-06-05 13:34:03 +02001469 if (pll->active++) {
1470 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001471 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001472 return;
1473 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001474 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001475
Daniel Vetter46edb022013-06-05 13:34:12 +02001476 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001477 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001478 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001479}
1480
Daniel Vettere2b78262013-06-07 23:10:03 +02001481static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001482{
Daniel Vettere2b78262013-06-07 23:10:03 +02001483 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1484 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001485
Jesse Barnes92f25842011-01-04 15:09:34 -08001486 /* PCH only available on ILK+ */
1487 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001488 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001489 return;
1490
Chris Wilson48da64a2012-05-13 20:16:12 +01001491 if (WARN_ON(pll->refcount == 0))
1492 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001493
Daniel Vetter46edb022013-06-05 13:34:12 +02001494 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1495 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001496 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001497
Chris Wilson48da64a2012-05-13 20:16:12 +01001498 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001499 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001500 return;
1501 }
1502
Daniel Vettere9d69442013-06-05 13:34:15 +02001503 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001504 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001505 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001506 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001507
Daniel Vetter46edb022013-06-05 13:34:12 +02001508 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001509 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001510 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001511}
1512
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001513static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1514 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001515{
Daniel Vetter23670b322012-11-01 09:15:30 +01001516 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001517 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001519 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001520
1521 /* PCH only available on ILK+ */
1522 BUG_ON(dev_priv->info->gen < 5);
1523
1524 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001525 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001526 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001527
1528 /* FDI must be feeding us bits for PCH ports */
1529 assert_fdi_tx_enabled(dev_priv, pipe);
1530 assert_fdi_rx_enabled(dev_priv, pipe);
1531
Daniel Vetter23670b322012-11-01 09:15:30 +01001532 if (HAS_PCH_CPT(dev)) {
1533 /* Workaround: Set the timing override bit before enabling the
1534 * pch transcoder. */
1535 reg = TRANS_CHICKEN2(pipe);
1536 val = I915_READ(reg);
1537 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1538 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001539 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001540
Daniel Vetterab9412b2013-05-03 11:49:46 +02001541 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001542 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001543 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001544
1545 if (HAS_PCH_IBX(dev_priv->dev)) {
1546 /*
1547 * make the BPC in transcoder be consistent with
1548 * that in pipeconf reg.
1549 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001550 val &= ~PIPECONF_BPC_MASK;
1551 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001552 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001553
1554 val &= ~TRANS_INTERLACE_MASK;
1555 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001556 if (HAS_PCH_IBX(dev_priv->dev) &&
1557 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1558 val |= TRANS_LEGACY_INTERLACED_ILK;
1559 else
1560 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001561 else
1562 val |= TRANS_PROGRESSIVE;
1563
Jesse Barnes040484a2011-01-03 12:14:26 -08001564 I915_WRITE(reg, val | TRANS_ENABLE);
1565 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001566 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001567}
1568
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001569static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001570 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001571{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001572 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001573
1574 /* PCH only available on ILK+ */
1575 BUG_ON(dev_priv->info->gen < 5);
1576
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001577 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001578 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001579 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001580
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001581 /* Workaround: set timing override bit. */
1582 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001584 I915_WRITE(_TRANSA_CHICKEN2, val);
1585
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001586 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001587 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001588
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001589 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1590 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001591 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001592 else
1593 val |= TRANS_PROGRESSIVE;
1594
Daniel Vetterab9412b2013-05-03 11:49:46 +02001595 I915_WRITE(LPT_TRANSCONF, val);
1596 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001597 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001598}
1599
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001600static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1601 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001602{
Daniel Vetter23670b322012-11-01 09:15:30 +01001603 struct drm_device *dev = dev_priv->dev;
1604 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001605
1606 /* FDI relies on the transcoder */
1607 assert_fdi_tx_disabled(dev_priv, pipe);
1608 assert_fdi_rx_disabled(dev_priv, pipe);
1609
Jesse Barnes291906f2011-02-02 12:28:03 -08001610 /* Ports must be off as well */
1611 assert_pch_ports_disabled(dev_priv, pipe);
1612
Daniel Vetterab9412b2013-05-03 11:49:46 +02001613 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001614 val = I915_READ(reg);
1615 val &= ~TRANS_ENABLE;
1616 I915_WRITE(reg, val);
1617 /* wait for PCH transcoder off, transcoder state */
1618 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001619 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001620
1621 if (!HAS_PCH_IBX(dev)) {
1622 /* Workaround: Clear the timing override chicken bit again. */
1623 reg = TRANS_CHICKEN2(pipe);
1624 val = I915_READ(reg);
1625 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1626 I915_WRITE(reg, val);
1627 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001628}
1629
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001630static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001631{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001632 u32 val;
1633
Daniel Vetterab9412b2013-05-03 11:49:46 +02001634 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001635 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001636 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001637 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001638 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001639 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001640
1641 /* Workaround: clear timing override bit. */
1642 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001643 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001644 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001645}
1646
1647/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001648 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001649 * @dev_priv: i915 private structure
1650 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001651 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001652 *
1653 * Enable @pipe, making sure that various hardware specific requirements
1654 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1655 *
1656 * @pipe should be %PIPE_A or %PIPE_B.
1657 *
1658 * Will wait until the pipe is actually running (i.e. first vblank) before
1659 * returning.
1660 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001661static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1662 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001663{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001664 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1665 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001666 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001667 int reg;
1668 u32 val;
1669
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001670 assert_planes_disabled(dev_priv, pipe);
1671 assert_sprites_disabled(dev_priv, pipe);
1672
Paulo Zanoni681e5812012-12-06 11:12:38 -02001673 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001674 pch_transcoder = TRANSCODER_A;
1675 else
1676 pch_transcoder = pipe;
1677
Jesse Barnesb24e7172011-01-04 15:09:30 -08001678 /*
1679 * A pipe without a PLL won't actually be able to drive bits from
1680 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1681 * need the check.
1682 */
1683 if (!HAS_PCH_SPLIT(dev_priv->dev))
1684 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001685 else {
1686 if (pch_port) {
1687 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001688 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001689 assert_fdi_tx_pll_enabled(dev_priv,
1690 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001691 }
1692 /* FIXME: assert CPU port conditions for SNB+ */
1693 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001694
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001695 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001696 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001697 if (val & PIPECONF_ENABLE)
1698 return;
1699
1700 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001701 intel_wait_for_vblank(dev_priv->dev, pipe);
1702}
1703
1704/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001705 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001706 * @dev_priv: i915 private structure
1707 * @pipe: pipe to disable
1708 *
1709 * Disable @pipe, making sure that various hardware specific requirements
1710 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1711 *
1712 * @pipe should be %PIPE_A or %PIPE_B.
1713 *
1714 * Will wait until the pipe has shut down before returning.
1715 */
1716static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1717 enum pipe pipe)
1718{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001719 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1720 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001721 int reg;
1722 u32 val;
1723
1724 /*
1725 * Make sure planes won't keep trying to pump pixels to us,
1726 * or we might hang the display.
1727 */
1728 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001729 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730
1731 /* Don't disable pipe A or pipe A PLLs if needed */
1732 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1733 return;
1734
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001735 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001736 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001737 if ((val & PIPECONF_ENABLE) == 0)
1738 return;
1739
1740 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001741 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1742}
1743
Keith Packardd74362c2011-07-28 14:47:14 -07001744/*
1745 * Plane regs are double buffered, going from enabled->disabled needs a
1746 * trigger in order to latch. The display address reg provides this.
1747 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001748void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001749 enum plane plane)
1750{
Damien Lespiau14f86142012-10-29 15:24:49 +00001751 if (dev_priv->info->gen >= 4)
1752 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1753 else
1754 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001755}
1756
Jesse Barnesb24e7172011-01-04 15:09:30 -08001757/**
1758 * intel_enable_plane - enable a display plane on a given pipe
1759 * @dev_priv: i915 private structure
1760 * @plane: plane to enable
1761 * @pipe: pipe being fed
1762 *
1763 * Enable @plane on @pipe, making sure that @pipe is running first.
1764 */
1765static void intel_enable_plane(struct drm_i915_private *dev_priv,
1766 enum plane plane, enum pipe pipe)
1767{
1768 int reg;
1769 u32 val;
1770
1771 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1772 assert_pipe_enabled(dev_priv, pipe);
1773
1774 reg = DSPCNTR(plane);
1775 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001776 if (val & DISPLAY_PLANE_ENABLE)
1777 return;
1778
1779 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001780 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001781 intel_wait_for_vblank(dev_priv->dev, pipe);
1782}
1783
Jesse Barnesb24e7172011-01-04 15:09:30 -08001784/**
1785 * intel_disable_plane - disable a display plane
1786 * @dev_priv: i915 private structure
1787 * @plane: plane to disable
1788 * @pipe: pipe consuming the data
1789 *
1790 * Disable @plane; should be an independent operation.
1791 */
1792static void intel_disable_plane(struct drm_i915_private *dev_priv,
1793 enum plane plane, enum pipe pipe)
1794{
1795 int reg;
1796 u32 val;
1797
1798 reg = DSPCNTR(plane);
1799 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001800 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1801 return;
1802
1803 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001804 intel_flush_display_plane(dev_priv, plane);
1805 intel_wait_for_vblank(dev_priv->dev, pipe);
1806}
1807
Chris Wilson693db182013-03-05 14:52:39 +00001808static bool need_vtd_wa(struct drm_device *dev)
1809{
1810#ifdef CONFIG_INTEL_IOMMU
1811 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1812 return true;
1813#endif
1814 return false;
1815}
1816
Chris Wilson127bd2a2010-07-23 23:32:05 +01001817int
Chris Wilson48b956c2010-09-14 12:50:34 +01001818intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001819 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001820 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001821{
Chris Wilsonce453d82011-02-21 14:43:56 +00001822 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001823 u32 alignment;
1824 int ret;
1825
Chris Wilson05394f32010-11-08 19:18:58 +00001826 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001827 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001828 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1829 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001830 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001831 alignment = 4 * 1024;
1832 else
1833 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001834 break;
1835 case I915_TILING_X:
1836 /* pin() will align the object as required by fence */
1837 alignment = 0;
1838 break;
1839 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001840 /* Despite that we check this in framebuffer_init userspace can
1841 * screw us over and change the tiling after the fact. Only
1842 * pinned buffers can't change their tiling. */
1843 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001844 return -EINVAL;
1845 default:
1846 BUG();
1847 }
1848
Chris Wilson693db182013-03-05 14:52:39 +00001849 /* Note that the w/a also requires 64 PTE of padding following the
1850 * bo. We currently fill all unused PTE with the shadow page and so
1851 * we should always have valid PTE following the scanout preventing
1852 * the VT-d warning.
1853 */
1854 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1855 alignment = 256 * 1024;
1856
Chris Wilsonce453d82011-02-21 14:43:56 +00001857 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001858 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001859 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001860 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001861
1862 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1863 * fence, whereas 965+ only requires a fence if using
1864 * framebuffer compression. For simplicity, we always install
1865 * a fence as the cost is not that onerous.
1866 */
Chris Wilson06d98132012-04-17 15:31:24 +01001867 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001868 if (ret)
1869 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001870
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001871 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001872
Chris Wilsonce453d82011-02-21 14:43:56 +00001873 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001874 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001875
1876err_unpin:
1877 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001878err_interruptible:
1879 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001880 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001881}
1882
Chris Wilson1690e1e2011-12-14 13:57:08 +01001883void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1884{
1885 i915_gem_object_unpin_fence(obj);
1886 i915_gem_object_unpin(obj);
1887}
1888
Daniel Vetterc2c75132012-07-05 12:17:30 +02001889/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1890 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001891unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1892 unsigned int tiling_mode,
1893 unsigned int cpp,
1894 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001895{
Chris Wilsonbc752862013-02-21 20:04:31 +00001896 if (tiling_mode != I915_TILING_NONE) {
1897 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001898
Chris Wilsonbc752862013-02-21 20:04:31 +00001899 tile_rows = *y / 8;
1900 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001901
Chris Wilsonbc752862013-02-21 20:04:31 +00001902 tiles = *x / (512/cpp);
1903 *x %= 512/cpp;
1904
1905 return tile_rows * pitch * 8 + tiles * 4096;
1906 } else {
1907 unsigned int offset;
1908
1909 offset = *y * pitch + *x * cpp;
1910 *y = 0;
1911 *x = (offset & 4095) / cpp;
1912 return offset & -4096;
1913 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001914}
1915
Jesse Barnes17638cd2011-06-24 12:19:23 -07001916static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1917 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001918{
1919 struct drm_device *dev = crtc->dev;
1920 struct drm_i915_private *dev_priv = dev->dev_private;
1921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1922 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001923 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001924 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001925 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001926 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001927 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001928
1929 switch (plane) {
1930 case 0:
1931 case 1:
1932 break;
1933 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001934 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001935 return -EINVAL;
1936 }
1937
1938 intel_fb = to_intel_framebuffer(fb);
1939 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001940
Chris Wilson5eddb702010-09-11 13:48:45 +01001941 reg = DSPCNTR(plane);
1942 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001943 /* Mask out pixel format bits in case we change it */
1944 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001945 switch (fb->pixel_format) {
1946 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001947 dspcntr |= DISPPLANE_8BPP;
1948 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001949 case DRM_FORMAT_XRGB1555:
1950 case DRM_FORMAT_ARGB1555:
1951 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001952 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001953 case DRM_FORMAT_RGB565:
1954 dspcntr |= DISPPLANE_BGRX565;
1955 break;
1956 case DRM_FORMAT_XRGB8888:
1957 case DRM_FORMAT_ARGB8888:
1958 dspcntr |= DISPPLANE_BGRX888;
1959 break;
1960 case DRM_FORMAT_XBGR8888:
1961 case DRM_FORMAT_ABGR8888:
1962 dspcntr |= DISPPLANE_RGBX888;
1963 break;
1964 case DRM_FORMAT_XRGB2101010:
1965 case DRM_FORMAT_ARGB2101010:
1966 dspcntr |= DISPPLANE_BGRX101010;
1967 break;
1968 case DRM_FORMAT_XBGR2101010:
1969 case DRM_FORMAT_ABGR2101010:
1970 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001971 break;
1972 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001973 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001974 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001975
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001976 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001977 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001978 dspcntr |= DISPPLANE_TILED;
1979 else
1980 dspcntr &= ~DISPPLANE_TILED;
1981 }
1982
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001983 if (IS_G4X(dev))
1984 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1985
Chris Wilson5eddb702010-09-11 13:48:45 +01001986 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001987
Daniel Vettere506a0c2012-07-05 12:17:29 +02001988 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001989
Daniel Vetterc2c75132012-07-05 12:17:30 +02001990 if (INTEL_INFO(dev)->gen >= 4) {
1991 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001992 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1993 fb->bits_per_pixel / 8,
1994 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001995 linear_offset -= intel_crtc->dspaddr_offset;
1996 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001997 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001998 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001999
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002000 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2001 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2002 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002003 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002004 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002005 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002006 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002007 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002008 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002009 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002010 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002011 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002012
Jesse Barnes17638cd2011-06-24 12:19:23 -07002013 return 0;
2014}
2015
2016static int ironlake_update_plane(struct drm_crtc *crtc,
2017 struct drm_framebuffer *fb, int x, int y)
2018{
2019 struct drm_device *dev = crtc->dev;
2020 struct drm_i915_private *dev_priv = dev->dev_private;
2021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2022 struct intel_framebuffer *intel_fb;
2023 struct drm_i915_gem_object *obj;
2024 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002025 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002026 u32 dspcntr;
2027 u32 reg;
2028
2029 switch (plane) {
2030 case 0:
2031 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002032 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002033 break;
2034 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002035 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002036 return -EINVAL;
2037 }
2038
2039 intel_fb = to_intel_framebuffer(fb);
2040 obj = intel_fb->obj;
2041
2042 reg = DSPCNTR(plane);
2043 dspcntr = I915_READ(reg);
2044 /* Mask out pixel format bits in case we change it */
2045 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002046 switch (fb->pixel_format) {
2047 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002048 dspcntr |= DISPPLANE_8BPP;
2049 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002050 case DRM_FORMAT_RGB565:
2051 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002052 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002053 case DRM_FORMAT_XRGB8888:
2054 case DRM_FORMAT_ARGB8888:
2055 dspcntr |= DISPPLANE_BGRX888;
2056 break;
2057 case DRM_FORMAT_XBGR8888:
2058 case DRM_FORMAT_ABGR8888:
2059 dspcntr |= DISPPLANE_RGBX888;
2060 break;
2061 case DRM_FORMAT_XRGB2101010:
2062 case DRM_FORMAT_ARGB2101010:
2063 dspcntr |= DISPPLANE_BGRX101010;
2064 break;
2065 case DRM_FORMAT_XBGR2101010:
2066 case DRM_FORMAT_ABGR2101010:
2067 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002068 break;
2069 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002070 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002071 }
2072
2073 if (obj->tiling_mode != I915_TILING_NONE)
2074 dspcntr |= DISPPLANE_TILED;
2075 else
2076 dspcntr &= ~DISPPLANE_TILED;
2077
2078 /* must disable */
2079 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2080
2081 I915_WRITE(reg, dspcntr);
2082
Daniel Vettere506a0c2012-07-05 12:17:29 +02002083 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002084 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002085 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2086 fb->bits_per_pixel / 8,
2087 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002088 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002089
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002090 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2091 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2092 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002093 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002094 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002095 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002096 if (IS_HASWELL(dev)) {
2097 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2098 } else {
2099 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2100 I915_WRITE(DSPLINOFF(plane), linear_offset);
2101 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002102 POSTING_READ(reg);
2103
2104 return 0;
2105}
2106
2107/* Assume fb object is pinned & idle & fenced and just update base pointers */
2108static int
2109intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2110 int x, int y, enum mode_set_atomic state)
2111{
2112 struct drm_device *dev = crtc->dev;
2113 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002114
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002115 if (dev_priv->display.disable_fbc)
2116 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002117 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002118
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002119 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002120}
2121
Ville Syrjälä96a02912013-02-18 19:08:49 +02002122void intel_display_handle_reset(struct drm_device *dev)
2123{
2124 struct drm_i915_private *dev_priv = dev->dev_private;
2125 struct drm_crtc *crtc;
2126
2127 /*
2128 * Flips in the rings have been nuked by the reset,
2129 * so complete all pending flips so that user space
2130 * will get its events and not get stuck.
2131 *
2132 * Also update the base address of all primary
2133 * planes to the the last fb to make sure we're
2134 * showing the correct fb after a reset.
2135 *
2136 * Need to make two loops over the crtcs so that we
2137 * don't try to grab a crtc mutex before the
2138 * pending_flip_queue really got woken up.
2139 */
2140
2141 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2143 enum plane plane = intel_crtc->plane;
2144
2145 intel_prepare_page_flip(dev, plane);
2146 intel_finish_page_flip_plane(dev, plane);
2147 }
2148
2149 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2151
2152 mutex_lock(&crtc->mutex);
2153 if (intel_crtc->active)
2154 dev_priv->display.update_plane(crtc, crtc->fb,
2155 crtc->x, crtc->y);
2156 mutex_unlock(&crtc->mutex);
2157 }
2158}
2159
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002160static int
Chris Wilson14667a42012-04-03 17:58:35 +01002161intel_finish_fb(struct drm_framebuffer *old_fb)
2162{
2163 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2164 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2165 bool was_interruptible = dev_priv->mm.interruptible;
2166 int ret;
2167
Chris Wilson14667a42012-04-03 17:58:35 +01002168 /* Big Hammer, we also need to ensure that any pending
2169 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2170 * current scanout is retired before unpinning the old
2171 * framebuffer.
2172 *
2173 * This should only fail upon a hung GPU, in which case we
2174 * can safely continue.
2175 */
2176 dev_priv->mm.interruptible = false;
2177 ret = i915_gem_object_finish_gpu(obj);
2178 dev_priv->mm.interruptible = was_interruptible;
2179
2180 return ret;
2181}
2182
Ville Syrjälä198598d2012-10-31 17:50:24 +02002183static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2184{
2185 struct drm_device *dev = crtc->dev;
2186 struct drm_i915_master_private *master_priv;
2187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2188
2189 if (!dev->primary->master)
2190 return;
2191
2192 master_priv = dev->primary->master->driver_priv;
2193 if (!master_priv->sarea_priv)
2194 return;
2195
2196 switch (intel_crtc->pipe) {
2197 case 0:
2198 master_priv->sarea_priv->pipeA_x = x;
2199 master_priv->sarea_priv->pipeA_y = y;
2200 break;
2201 case 1:
2202 master_priv->sarea_priv->pipeB_x = x;
2203 master_priv->sarea_priv->pipeB_y = y;
2204 break;
2205 default:
2206 break;
2207 }
2208}
2209
Chris Wilson14667a42012-04-03 17:58:35 +01002210static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002211intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002212 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002213{
2214 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002215 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002217 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002218 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002219
2220 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002221 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002222 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223 return 0;
2224 }
2225
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002226 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002227 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2228 plane_name(intel_crtc->plane),
2229 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002230 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002231 }
2232
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002233 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002234 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002235 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002236 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002237 if (ret != 0) {
2238 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002239 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002240 return ret;
2241 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002242
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002243 /* Update pipe size and adjust fitter if needed */
2244 if (i915_fastboot) {
2245 I915_WRITE(PIPESRC(intel_crtc->pipe),
2246 ((crtc->mode.hdisplay - 1) << 16) |
2247 (crtc->mode.vdisplay - 1));
2248 if (!intel_crtc->config.pch_pfit.size &&
2249 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2250 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2251 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2252 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2253 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2254 }
2255 }
2256
Daniel Vetter94352cf2012-07-05 22:51:56 +02002257 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002258 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002259 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002260 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002261 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002262 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002263 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002264
Daniel Vetter94352cf2012-07-05 22:51:56 +02002265 old_fb = crtc->fb;
2266 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002267 crtc->x = x;
2268 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002269
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002270 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002271 if (intel_crtc->active && old_fb != fb)
2272 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002273 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002274 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002275
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002276 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002277 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002278 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002279
Ville Syrjälä198598d2012-10-31 17:50:24 +02002280 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002281
2282 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002283}
2284
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002285static void intel_fdi_normal_train(struct drm_crtc *crtc)
2286{
2287 struct drm_device *dev = crtc->dev;
2288 struct drm_i915_private *dev_priv = dev->dev_private;
2289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2290 int pipe = intel_crtc->pipe;
2291 u32 reg, temp;
2292
2293 /* enable normal train */
2294 reg = FDI_TX_CTL(pipe);
2295 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002296 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002297 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2298 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002299 } else {
2300 temp &= ~FDI_LINK_TRAIN_NONE;
2301 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002302 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002303 I915_WRITE(reg, temp);
2304
2305 reg = FDI_RX_CTL(pipe);
2306 temp = I915_READ(reg);
2307 if (HAS_PCH_CPT(dev)) {
2308 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2309 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2310 } else {
2311 temp &= ~FDI_LINK_TRAIN_NONE;
2312 temp |= FDI_LINK_TRAIN_NONE;
2313 }
2314 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2315
2316 /* wait one idle pattern time */
2317 POSTING_READ(reg);
2318 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002319
2320 /* IVB wants error correction enabled */
2321 if (IS_IVYBRIDGE(dev))
2322 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2323 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002324}
2325
Daniel Vetter1e833f42013-02-19 22:31:57 +01002326static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2327{
2328 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2329}
2330
Daniel Vetter01a415f2012-10-27 15:58:40 +02002331static void ivb_modeset_global_resources(struct drm_device *dev)
2332{
2333 struct drm_i915_private *dev_priv = dev->dev_private;
2334 struct intel_crtc *pipe_B_crtc =
2335 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2336 struct intel_crtc *pipe_C_crtc =
2337 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2338 uint32_t temp;
2339
Daniel Vetter1e833f42013-02-19 22:31:57 +01002340 /*
2341 * When everything is off disable fdi C so that we could enable fdi B
2342 * with all lanes. Note that we don't care about enabled pipes without
2343 * an enabled pch encoder.
2344 */
2345 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2346 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002347 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2348 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2349
2350 temp = I915_READ(SOUTH_CHICKEN1);
2351 temp &= ~FDI_BC_BIFURCATION_SELECT;
2352 DRM_DEBUG_KMS("disabling fdi C rx\n");
2353 I915_WRITE(SOUTH_CHICKEN1, temp);
2354 }
2355}
2356
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002357/* The FDI link training functions for ILK/Ibexpeak. */
2358static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2359{
2360 struct drm_device *dev = crtc->dev;
2361 struct drm_i915_private *dev_priv = dev->dev_private;
2362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2363 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002364 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002365 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002366
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002367 /* FDI needs bits from pipe & plane first */
2368 assert_pipe_enabled(dev_priv, pipe);
2369 assert_plane_enabled(dev_priv, plane);
2370
Adam Jacksone1a44742010-06-25 15:32:14 -04002371 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2372 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002373 reg = FDI_RX_IMR(pipe);
2374 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002375 temp &= ~FDI_RX_SYMBOL_LOCK;
2376 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002377 I915_WRITE(reg, temp);
2378 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002379 udelay(150);
2380
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002381 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 reg = FDI_TX_CTL(pipe);
2383 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002384 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2385 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 temp &= ~FDI_LINK_TRAIN_NONE;
2387 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002388 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002389
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 reg = FDI_RX_CTL(pipe);
2391 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002392 temp &= ~FDI_LINK_TRAIN_NONE;
2393 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002394 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2395
2396 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002397 udelay(150);
2398
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002399 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002400 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2401 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2402 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002403
Chris Wilson5eddb702010-09-11 13:48:45 +01002404 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002405 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002406 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002407 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2408
2409 if ((temp & FDI_RX_BIT_LOCK)) {
2410 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412 break;
2413 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002414 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002415 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002417
2418 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_TX_CTL(pipe);
2420 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421 temp &= ~FDI_LINK_TRAIN_NONE;
2422 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424
Chris Wilson5eddb702010-09-11 13:48:45 +01002425 reg = FDI_RX_CTL(pipe);
2426 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 temp &= ~FDI_LINK_TRAIN_NONE;
2428 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002429 I915_WRITE(reg, temp);
2430
2431 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 udelay(150);
2433
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002435 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2438
2439 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441 DRM_DEBUG_KMS("FDI train 2 done.\n");
2442 break;
2443 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002444 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002445 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002446 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002447
2448 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002449
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002450}
2451
Akshay Joshi0206e352011-08-16 15:34:10 -04002452static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2454 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2455 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2456 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2457};
2458
2459/* The FDI link training functions for SNB/Cougarpoint. */
2460static void gen6_fdi_link_train(struct drm_crtc *crtc)
2461{
2462 struct drm_device *dev = crtc->dev;
2463 struct drm_i915_private *dev_priv = dev->dev_private;
2464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2465 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002466 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467
Adam Jacksone1a44742010-06-25 15:32:14 -04002468 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2469 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 reg = FDI_RX_IMR(pipe);
2471 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002472 temp &= ~FDI_RX_SYMBOL_LOCK;
2473 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 I915_WRITE(reg, temp);
2475
2476 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002477 udelay(150);
2478
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_TX_CTL(pipe);
2481 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002482 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2483 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484 temp &= ~FDI_LINK_TRAIN_NONE;
2485 temp |= FDI_LINK_TRAIN_PATTERN_1;
2486 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2487 /* SNB-B */
2488 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002489 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490
Daniel Vetterd74cf322012-10-26 10:58:13 +02002491 I915_WRITE(FDI_RX_MISC(pipe),
2492 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2493
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 reg = FDI_RX_CTL(pipe);
2495 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496 if (HAS_PCH_CPT(dev)) {
2497 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2498 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2499 } else {
2500 temp &= ~FDI_LINK_TRAIN_NONE;
2501 temp |= FDI_LINK_TRAIN_PATTERN_1;
2502 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2504
2505 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 udelay(150);
2507
Akshay Joshi0206e352011-08-16 15:34:10 -04002508 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 reg = FDI_TX_CTL(pipe);
2510 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2512 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 I915_WRITE(reg, temp);
2514
2515 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 udelay(500);
2517
Sean Paulfa37d392012-03-02 12:53:39 -05002518 for (retry = 0; retry < 5; retry++) {
2519 reg = FDI_RX_IIR(pipe);
2520 temp = I915_READ(reg);
2521 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2522 if (temp & FDI_RX_BIT_LOCK) {
2523 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2524 DRM_DEBUG_KMS("FDI train 1 done.\n");
2525 break;
2526 }
2527 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528 }
Sean Paulfa37d392012-03-02 12:53:39 -05002529 if (retry < 5)
2530 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 }
2532 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002534
2535 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 reg = FDI_TX_CTL(pipe);
2537 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 temp &= ~FDI_LINK_TRAIN_NONE;
2539 temp |= FDI_LINK_TRAIN_PATTERN_2;
2540 if (IS_GEN6(dev)) {
2541 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2542 /* SNB-B */
2543 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2544 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 reg = FDI_RX_CTL(pipe);
2548 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549 if (HAS_PCH_CPT(dev)) {
2550 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2551 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2552 } else {
2553 temp &= ~FDI_LINK_TRAIN_NONE;
2554 temp |= FDI_LINK_TRAIN_PATTERN_2;
2555 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 I915_WRITE(reg, temp);
2557
2558 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002559 udelay(150);
2560
Akshay Joshi0206e352011-08-16 15:34:10 -04002561 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002562 reg = FDI_TX_CTL(pipe);
2563 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002564 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2565 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002566 I915_WRITE(reg, temp);
2567
2568 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002569 udelay(500);
2570
Sean Paulfa37d392012-03-02 12:53:39 -05002571 for (retry = 0; retry < 5; retry++) {
2572 reg = FDI_RX_IIR(pipe);
2573 temp = I915_READ(reg);
2574 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2575 if (temp & FDI_RX_SYMBOL_LOCK) {
2576 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2577 DRM_DEBUG_KMS("FDI train 2 done.\n");
2578 break;
2579 }
2580 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581 }
Sean Paulfa37d392012-03-02 12:53:39 -05002582 if (retry < 5)
2583 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 }
2585 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002586 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002587
2588 DRM_DEBUG_KMS("FDI train done.\n");
2589}
2590
Jesse Barnes357555c2011-04-28 15:09:55 -07002591/* Manual link training for Ivy Bridge A0 parts */
2592static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2593{
2594 struct drm_device *dev = crtc->dev;
2595 struct drm_i915_private *dev_priv = dev->dev_private;
2596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2597 int pipe = intel_crtc->pipe;
2598 u32 reg, temp, i;
2599
2600 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2601 for train result */
2602 reg = FDI_RX_IMR(pipe);
2603 temp = I915_READ(reg);
2604 temp &= ~FDI_RX_SYMBOL_LOCK;
2605 temp &= ~FDI_RX_BIT_LOCK;
2606 I915_WRITE(reg, temp);
2607
2608 POSTING_READ(reg);
2609 udelay(150);
2610
Daniel Vetter01a415f2012-10-27 15:58:40 +02002611 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2612 I915_READ(FDI_RX_IIR(pipe)));
2613
Jesse Barnes357555c2011-04-28 15:09:55 -07002614 /* enable CPU FDI TX and PCH FDI RX */
2615 reg = FDI_TX_CTL(pipe);
2616 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002617 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2618 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002619 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2620 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2621 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2622 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002623 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002624 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2625
Daniel Vetterd74cf322012-10-26 10:58:13 +02002626 I915_WRITE(FDI_RX_MISC(pipe),
2627 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2628
Jesse Barnes357555c2011-04-28 15:09:55 -07002629 reg = FDI_RX_CTL(pipe);
2630 temp = I915_READ(reg);
2631 temp &= ~FDI_LINK_TRAIN_AUTO;
2632 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2633 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002634 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002635 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2636
2637 POSTING_READ(reg);
2638 udelay(150);
2639
Akshay Joshi0206e352011-08-16 15:34:10 -04002640 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002641 reg = FDI_TX_CTL(pipe);
2642 temp = I915_READ(reg);
2643 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2644 temp |= snb_b_fdi_train_param[i];
2645 I915_WRITE(reg, temp);
2646
2647 POSTING_READ(reg);
2648 udelay(500);
2649
2650 reg = FDI_RX_IIR(pipe);
2651 temp = I915_READ(reg);
2652 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2653
2654 if (temp & FDI_RX_BIT_LOCK ||
2655 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2656 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002657 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002658 break;
2659 }
2660 }
2661 if (i == 4)
2662 DRM_ERROR("FDI train 1 fail!\n");
2663
2664 /* Train 2 */
2665 reg = FDI_TX_CTL(pipe);
2666 temp = I915_READ(reg);
2667 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2668 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2669 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2670 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2671 I915_WRITE(reg, temp);
2672
2673 reg = FDI_RX_CTL(pipe);
2674 temp = I915_READ(reg);
2675 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2676 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2677 I915_WRITE(reg, temp);
2678
2679 POSTING_READ(reg);
2680 udelay(150);
2681
Akshay Joshi0206e352011-08-16 15:34:10 -04002682 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002683 reg = FDI_TX_CTL(pipe);
2684 temp = I915_READ(reg);
2685 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2686 temp |= snb_b_fdi_train_param[i];
2687 I915_WRITE(reg, temp);
2688
2689 POSTING_READ(reg);
2690 udelay(500);
2691
2692 reg = FDI_RX_IIR(pipe);
2693 temp = I915_READ(reg);
2694 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2695
2696 if (temp & FDI_RX_SYMBOL_LOCK) {
2697 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002698 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002699 break;
2700 }
2701 }
2702 if (i == 4)
2703 DRM_ERROR("FDI train 2 fail!\n");
2704
2705 DRM_DEBUG_KMS("FDI train done.\n");
2706}
2707
Daniel Vetter88cefb62012-08-12 19:27:14 +02002708static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002709{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002710 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002711 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002712 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002713 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002714
Jesse Barnesc64e3112010-09-10 11:27:03 -07002715
Jesse Barnes0e23b992010-09-10 11:10:00 -07002716 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002717 reg = FDI_RX_CTL(pipe);
2718 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002719 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2720 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002721 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2723
2724 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002725 udelay(200);
2726
2727 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002728 temp = I915_READ(reg);
2729 I915_WRITE(reg, temp | FDI_PCDCLK);
2730
2731 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002732 udelay(200);
2733
Paulo Zanoni20749732012-11-23 15:30:38 -02002734 /* Enable CPU FDI TX PLL, always on for Ironlake */
2735 reg = FDI_TX_CTL(pipe);
2736 temp = I915_READ(reg);
2737 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2738 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002739
Paulo Zanoni20749732012-11-23 15:30:38 -02002740 POSTING_READ(reg);
2741 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002742 }
2743}
2744
Daniel Vetter88cefb62012-08-12 19:27:14 +02002745static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2746{
2747 struct drm_device *dev = intel_crtc->base.dev;
2748 struct drm_i915_private *dev_priv = dev->dev_private;
2749 int pipe = intel_crtc->pipe;
2750 u32 reg, temp;
2751
2752 /* Switch from PCDclk to Rawclk */
2753 reg = FDI_RX_CTL(pipe);
2754 temp = I915_READ(reg);
2755 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2756
2757 /* Disable CPU FDI TX PLL */
2758 reg = FDI_TX_CTL(pipe);
2759 temp = I915_READ(reg);
2760 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2761
2762 POSTING_READ(reg);
2763 udelay(100);
2764
2765 reg = FDI_RX_CTL(pipe);
2766 temp = I915_READ(reg);
2767 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2768
2769 /* Wait for the clocks to turn off. */
2770 POSTING_READ(reg);
2771 udelay(100);
2772}
2773
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002774static void ironlake_fdi_disable(struct drm_crtc *crtc)
2775{
2776 struct drm_device *dev = crtc->dev;
2777 struct drm_i915_private *dev_priv = dev->dev_private;
2778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2779 int pipe = intel_crtc->pipe;
2780 u32 reg, temp;
2781
2782 /* disable CPU FDI tx and PCH FDI rx */
2783 reg = FDI_TX_CTL(pipe);
2784 temp = I915_READ(reg);
2785 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2786 POSTING_READ(reg);
2787
2788 reg = FDI_RX_CTL(pipe);
2789 temp = I915_READ(reg);
2790 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002791 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002792 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2793
2794 POSTING_READ(reg);
2795 udelay(100);
2796
2797 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002798 if (HAS_PCH_IBX(dev)) {
2799 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002800 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002801
2802 /* still set train pattern 1 */
2803 reg = FDI_TX_CTL(pipe);
2804 temp = I915_READ(reg);
2805 temp &= ~FDI_LINK_TRAIN_NONE;
2806 temp |= FDI_LINK_TRAIN_PATTERN_1;
2807 I915_WRITE(reg, temp);
2808
2809 reg = FDI_RX_CTL(pipe);
2810 temp = I915_READ(reg);
2811 if (HAS_PCH_CPT(dev)) {
2812 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2813 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2814 } else {
2815 temp &= ~FDI_LINK_TRAIN_NONE;
2816 temp |= FDI_LINK_TRAIN_PATTERN_1;
2817 }
2818 /* BPC in FDI rx is consistent with that in PIPECONF */
2819 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002820 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002821 I915_WRITE(reg, temp);
2822
2823 POSTING_READ(reg);
2824 udelay(100);
2825}
2826
Chris Wilson5bb61642012-09-27 21:25:58 +01002827static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2828{
2829 struct drm_device *dev = crtc->dev;
2830 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002832 unsigned long flags;
2833 bool pending;
2834
Ville Syrjälä10d83732013-01-29 18:13:34 +02002835 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2836 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002837 return false;
2838
2839 spin_lock_irqsave(&dev->event_lock, flags);
2840 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2841 spin_unlock_irqrestore(&dev->event_lock, flags);
2842
2843 return pending;
2844}
2845
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002846static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2847{
Chris Wilson0f911282012-04-17 10:05:38 +01002848 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002849 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002850
2851 if (crtc->fb == NULL)
2852 return;
2853
Daniel Vetter2c10d572012-12-20 21:24:07 +01002854 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2855
Chris Wilson5bb61642012-09-27 21:25:58 +01002856 wait_event(dev_priv->pending_flip_queue,
2857 !intel_crtc_has_pending_flip(crtc));
2858
Chris Wilson0f911282012-04-17 10:05:38 +01002859 mutex_lock(&dev->struct_mutex);
2860 intel_finish_fb(crtc->fb);
2861 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002862}
2863
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002864/* Program iCLKIP clock to the desired frequency */
2865static void lpt_program_iclkip(struct drm_crtc *crtc)
2866{
2867 struct drm_device *dev = crtc->dev;
2868 struct drm_i915_private *dev_priv = dev->dev_private;
2869 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2870 u32 temp;
2871
Daniel Vetter09153002012-12-12 14:06:44 +01002872 mutex_lock(&dev_priv->dpio_lock);
2873
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002874 /* It is necessary to ungate the pixclk gate prior to programming
2875 * the divisors, and gate it back when it is done.
2876 */
2877 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2878
2879 /* Disable SSCCTL */
2880 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002881 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2882 SBI_SSCCTL_DISABLE,
2883 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002884
2885 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2886 if (crtc->mode.clock == 20000) {
2887 auxdiv = 1;
2888 divsel = 0x41;
2889 phaseinc = 0x20;
2890 } else {
2891 /* The iCLK virtual clock root frequency is in MHz,
2892 * but the crtc->mode.clock in in KHz. To get the divisors,
2893 * it is necessary to divide one by another, so we
2894 * convert the virtual clock precision to KHz here for higher
2895 * precision.
2896 */
2897 u32 iclk_virtual_root_freq = 172800 * 1000;
2898 u32 iclk_pi_range = 64;
2899 u32 desired_divisor, msb_divisor_value, pi_value;
2900
2901 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2902 msb_divisor_value = desired_divisor / iclk_pi_range;
2903 pi_value = desired_divisor % iclk_pi_range;
2904
2905 auxdiv = 0;
2906 divsel = msb_divisor_value - 2;
2907 phaseinc = pi_value;
2908 }
2909
2910 /* This should not happen with any sane values */
2911 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2912 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2913 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2914 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2915
2916 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2917 crtc->mode.clock,
2918 auxdiv,
2919 divsel,
2920 phasedir,
2921 phaseinc);
2922
2923 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002924 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002925 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2926 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2927 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2928 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2929 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2930 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002931 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002932
2933 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002934 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002935 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2936 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002937 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002938
2939 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002940 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002941 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002942 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002943
2944 /* Wait for initialization time */
2945 udelay(24);
2946
2947 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002948
2949 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002950}
2951
Daniel Vetter275f01b22013-05-03 11:49:47 +02002952static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2953 enum pipe pch_transcoder)
2954{
2955 struct drm_device *dev = crtc->base.dev;
2956 struct drm_i915_private *dev_priv = dev->dev_private;
2957 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2958
2959 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2960 I915_READ(HTOTAL(cpu_transcoder)));
2961 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2962 I915_READ(HBLANK(cpu_transcoder)));
2963 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2964 I915_READ(HSYNC(cpu_transcoder)));
2965
2966 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2967 I915_READ(VTOTAL(cpu_transcoder)));
2968 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2969 I915_READ(VBLANK(cpu_transcoder)));
2970 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2971 I915_READ(VSYNC(cpu_transcoder)));
2972 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2973 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2974}
2975
Jesse Barnesf67a5592011-01-05 10:31:48 -08002976/*
2977 * Enable PCH resources required for PCH ports:
2978 * - PCH PLLs
2979 * - FDI training & RX/TX
2980 * - update transcoder timings
2981 * - DP transcoding bits
2982 * - transcoder
2983 */
2984static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002985{
2986 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002987 struct drm_i915_private *dev_priv = dev->dev_private;
2988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2989 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002990 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002991
Daniel Vetterab9412b2013-05-03 11:49:46 +02002992 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002993
Daniel Vettercd986ab2012-10-26 10:58:12 +02002994 /* Write the TU size bits before fdi link training, so that error
2995 * detection works. */
2996 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2997 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2998
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002999 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003000 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003001
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003002 /* We need to program the right clock selection before writing the pixel
3003 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003004 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003005 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003006
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003007 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003008 temp |= TRANS_DPLL_ENABLE(pipe);
3009 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003010 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003011 temp |= sel;
3012 else
3013 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003014 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003015 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003016
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003017 /* XXX: pch pll's can be enabled any time before we enable the PCH
3018 * transcoder, and we actually should do this to not upset any PCH
3019 * transcoder that already use the clock when we share it.
3020 *
3021 * Note that enable_shared_dpll tries to do the right thing, but
3022 * get_shared_dpll unconditionally resets the pll - we need that to have
3023 * the right LVDS enable sequence. */
3024 ironlake_enable_shared_dpll(intel_crtc);
3025
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003026 /* set transcoder timing, panel must allow it */
3027 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003028 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003029
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003030 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003031
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003032 /* For PCH DP, enable TRANS_DP_CTL */
3033 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003034 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3035 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003036 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003037 reg = TRANS_DP_CTL(pipe);
3038 temp = I915_READ(reg);
3039 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003040 TRANS_DP_SYNC_MASK |
3041 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003042 temp |= (TRANS_DP_OUTPUT_ENABLE |
3043 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003044 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003045
3046 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003047 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003048 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003049 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003050
3051 switch (intel_trans_dp_port_sel(crtc)) {
3052 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003053 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003054 break;
3055 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003056 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003057 break;
3058 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003059 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003060 break;
3061 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003062 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003063 }
3064
Chris Wilson5eddb702010-09-11 13:48:45 +01003065 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003066 }
3067
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003068 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003069}
3070
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003071static void lpt_pch_enable(struct drm_crtc *crtc)
3072{
3073 struct drm_device *dev = crtc->dev;
3074 struct drm_i915_private *dev_priv = dev->dev_private;
3075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003076 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003077
Daniel Vetterab9412b2013-05-03 11:49:46 +02003078 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003079
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003080 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003081
Paulo Zanoni0540e482012-10-31 18:12:40 -02003082 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003083 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003084
Paulo Zanoni937bb612012-10-31 18:12:47 -02003085 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003086}
3087
Daniel Vettere2b78262013-06-07 23:10:03 +02003088static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003089{
Daniel Vettere2b78262013-06-07 23:10:03 +02003090 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003091
3092 if (pll == NULL)
3093 return;
3094
3095 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003096 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003097 return;
3098 }
3099
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003100 if (--pll->refcount == 0) {
3101 WARN_ON(pll->on);
3102 WARN_ON(pll->active);
3103 }
3104
Daniel Vettera43f6e02013-06-07 23:10:32 +02003105 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003106}
3107
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003108static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003109{
Daniel Vettere2b78262013-06-07 23:10:03 +02003110 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3111 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3112 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003113
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003114 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003115 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3116 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003117 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003118 }
3119
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003120 if (HAS_PCH_IBX(dev_priv->dev)) {
3121 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003122 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003123 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003124
Daniel Vetter46edb022013-06-05 13:34:12 +02003125 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3126 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003127
3128 goto found;
3129 }
3130
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003131 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3132 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003133
3134 /* Only want to check enabled timings first */
3135 if (pll->refcount == 0)
3136 continue;
3137
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003138 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3139 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003140 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003141 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003142 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003143
3144 goto found;
3145 }
3146 }
3147
3148 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003149 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3150 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003151 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003152 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3153 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003154 goto found;
3155 }
3156 }
3157
3158 return NULL;
3159
3160found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003161 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003162 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3163 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003164
Daniel Vettercdbd2312013-06-05 13:34:03 +02003165 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003166 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3167 sizeof(pll->hw_state));
3168
Daniel Vetter46edb022013-06-05 13:34:12 +02003169 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003170 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003171 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003172
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003173 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003174 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003175 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003176
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003177 return pll;
3178}
3179
Daniel Vettera1520312013-05-03 11:49:50 +02003180static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003181{
3182 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003183 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003184 u32 temp;
3185
3186 temp = I915_READ(dslreg);
3187 udelay(500);
3188 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003189 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003190 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003191 }
3192}
3193
Jesse Barnesb074cec2013-04-25 12:55:02 -07003194static void ironlake_pfit_enable(struct intel_crtc *crtc)
3195{
3196 struct drm_device *dev = crtc->base.dev;
3197 struct drm_i915_private *dev_priv = dev->dev_private;
3198 int pipe = crtc->pipe;
3199
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003200 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003201 /* Force use of hard-coded filter coefficients
3202 * as some pre-programmed values are broken,
3203 * e.g. x201.
3204 */
3205 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3206 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3207 PF_PIPE_SEL_IVB(pipe));
3208 else
3209 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3210 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3211 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003212 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003213}
3214
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003215static void intel_enable_planes(struct drm_crtc *crtc)
3216{
3217 struct drm_device *dev = crtc->dev;
3218 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3219 struct intel_plane *intel_plane;
3220
3221 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3222 if (intel_plane->pipe == pipe)
3223 intel_plane_restore(&intel_plane->base);
3224}
3225
3226static void intel_disable_planes(struct drm_crtc *crtc)
3227{
3228 struct drm_device *dev = crtc->dev;
3229 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3230 struct intel_plane *intel_plane;
3231
3232 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3233 if (intel_plane->pipe == pipe)
3234 intel_plane_disable(&intel_plane->base);
3235}
3236
Jesse Barnesf67a5592011-01-05 10:31:48 -08003237static void ironlake_crtc_enable(struct drm_crtc *crtc)
3238{
3239 struct drm_device *dev = crtc->dev;
3240 struct drm_i915_private *dev_priv = dev->dev_private;
3241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003242 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003243 int pipe = intel_crtc->pipe;
3244 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003245
Daniel Vetter08a48462012-07-02 11:43:47 +02003246 WARN_ON(!crtc->enabled);
3247
Jesse Barnesf67a5592011-01-05 10:31:48 -08003248 if (intel_crtc->active)
3249 return;
3250
3251 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003252
3253 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3254 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3255
Jesse Barnesf67a5592011-01-05 10:31:48 -08003256 intel_update_watermarks(dev);
3257
Daniel Vetterf6736a12013-06-05 13:34:30 +02003258 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003259 if (encoder->pre_enable)
3260 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003261
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003262 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003263 /* Note: FDI PLL enabling _must_ be done before we enable the
3264 * cpu pipes, hence this is separate from all the other fdi/pch
3265 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003266 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003267 } else {
3268 assert_fdi_tx_disabled(dev_priv, pipe);
3269 assert_fdi_rx_disabled(dev_priv, pipe);
3270 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003271
Jesse Barnesb074cec2013-04-25 12:55:02 -07003272 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003273
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003274 /*
3275 * On ILK+ LUT must be loaded before the pipe is running but with
3276 * clocks enabled
3277 */
3278 intel_crtc_load_lut(crtc);
3279
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003280 intel_enable_pipe(dev_priv, pipe,
3281 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003282 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003283 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003284 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003285
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003286 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003287 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003288
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003289 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003290 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003291 mutex_unlock(&dev->struct_mutex);
3292
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003293 for_each_encoder_on_crtc(dev, crtc, encoder)
3294 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003295
3296 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003297 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003298
3299 /*
3300 * There seems to be a race in PCH platform hw (at least on some
3301 * outputs) where an enabled pipe still completes any pageflip right
3302 * away (as if the pipe is off) instead of waiting for vblank. As soon
3303 * as the first vblank happend, everything works as expected. Hence just
3304 * wait for one vblank before returning to avoid strange things
3305 * happening.
3306 */
3307 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003308}
3309
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003310/* IPS only exists on ULT machines and is tied to pipe A. */
3311static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3312{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003313 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003314}
3315
3316static void hsw_enable_ips(struct intel_crtc *crtc)
3317{
3318 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3319
3320 if (!crtc->config.ips_enabled)
3321 return;
3322
3323 /* We can only enable IPS after we enable a plane and wait for a vblank.
3324 * We guarantee that the plane is enabled by calling intel_enable_ips
3325 * only after intel_enable_plane. And intel_enable_plane already waits
3326 * for a vblank, so all we need to do here is to enable the IPS bit. */
3327 assert_plane_enabled(dev_priv, crtc->plane);
3328 I915_WRITE(IPS_CTL, IPS_ENABLE);
3329}
3330
3331static void hsw_disable_ips(struct intel_crtc *crtc)
3332{
3333 struct drm_device *dev = crtc->base.dev;
3334 struct drm_i915_private *dev_priv = dev->dev_private;
3335
3336 if (!crtc->config.ips_enabled)
3337 return;
3338
3339 assert_plane_enabled(dev_priv, crtc->plane);
3340 I915_WRITE(IPS_CTL, 0);
3341
3342 /* We need to wait for a vblank before we can disable the plane. */
3343 intel_wait_for_vblank(dev, crtc->pipe);
3344}
3345
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003346static void haswell_crtc_enable(struct drm_crtc *crtc)
3347{
3348 struct drm_device *dev = crtc->dev;
3349 struct drm_i915_private *dev_priv = dev->dev_private;
3350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3351 struct intel_encoder *encoder;
3352 int pipe = intel_crtc->pipe;
3353 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003354
3355 WARN_ON(!crtc->enabled);
3356
3357 if (intel_crtc->active)
3358 return;
3359
3360 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003361
3362 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3363 if (intel_crtc->config.has_pch_encoder)
3364 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3365
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003366 intel_update_watermarks(dev);
3367
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003368 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003369 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003370
3371 for_each_encoder_on_crtc(dev, crtc, encoder)
3372 if (encoder->pre_enable)
3373 encoder->pre_enable(encoder);
3374
Paulo Zanoni1f544382012-10-24 11:32:00 -02003375 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003376
Jesse Barnesb074cec2013-04-25 12:55:02 -07003377 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003378
3379 /*
3380 * On ILK+ LUT must be loaded before the pipe is running but with
3381 * clocks enabled
3382 */
3383 intel_crtc_load_lut(crtc);
3384
Paulo Zanoni1f544382012-10-24 11:32:00 -02003385 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003386 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003387
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003388 intel_enable_pipe(dev_priv, pipe,
3389 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003390 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003391 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003392 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003393
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003394 hsw_enable_ips(intel_crtc);
3395
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003396 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003397 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003398
3399 mutex_lock(&dev->struct_mutex);
3400 intel_update_fbc(dev);
3401 mutex_unlock(&dev->struct_mutex);
3402
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003403 for_each_encoder_on_crtc(dev, crtc, encoder)
3404 encoder->enable(encoder);
3405
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003406 /*
3407 * There seems to be a race in PCH platform hw (at least on some
3408 * outputs) where an enabled pipe still completes any pageflip right
3409 * away (as if the pipe is off) instead of waiting for vblank. As soon
3410 * as the first vblank happend, everything works as expected. Hence just
3411 * wait for one vblank before returning to avoid strange things
3412 * happening.
3413 */
3414 intel_wait_for_vblank(dev, intel_crtc->pipe);
3415}
3416
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003417static void ironlake_pfit_disable(struct intel_crtc *crtc)
3418{
3419 struct drm_device *dev = crtc->base.dev;
3420 struct drm_i915_private *dev_priv = dev->dev_private;
3421 int pipe = crtc->pipe;
3422
3423 /* To avoid upsetting the power well on haswell only disable the pfit if
3424 * it's in use. The hw state code will make sure we get this right. */
3425 if (crtc->config.pch_pfit.size) {
3426 I915_WRITE(PF_CTL(pipe), 0);
3427 I915_WRITE(PF_WIN_POS(pipe), 0);
3428 I915_WRITE(PF_WIN_SZ(pipe), 0);
3429 }
3430}
3431
Jesse Barnes6be4a602010-09-10 10:26:01 -07003432static void ironlake_crtc_disable(struct drm_crtc *crtc)
3433{
3434 struct drm_device *dev = crtc->dev;
3435 struct drm_i915_private *dev_priv = dev->dev_private;
3436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003437 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003438 int pipe = intel_crtc->pipe;
3439 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003441
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003442
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003443 if (!intel_crtc->active)
3444 return;
3445
Daniel Vetterea9d7582012-07-10 10:42:52 +02003446 for_each_encoder_on_crtc(dev, crtc, encoder)
3447 encoder->disable(encoder);
3448
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003449 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003450 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003451
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003452 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003453 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003454
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003455 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003456 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003457 intel_disable_plane(dev_priv, plane, pipe);
3458
Daniel Vetterd925c592013-06-05 13:34:04 +02003459 if (intel_crtc->config.has_pch_encoder)
3460 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3461
Jesse Barnesb24e7172011-01-04 15:09:30 -08003462 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003463
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003464 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003466 for_each_encoder_on_crtc(dev, crtc, encoder)
3467 if (encoder->post_disable)
3468 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003469
Daniel Vetterd925c592013-06-05 13:34:04 +02003470 if (intel_crtc->config.has_pch_encoder) {
3471 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003472
Daniel Vetterd925c592013-06-05 13:34:04 +02003473 ironlake_disable_pch_transcoder(dev_priv, pipe);
3474 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003475
Daniel Vetterd925c592013-06-05 13:34:04 +02003476 if (HAS_PCH_CPT(dev)) {
3477 /* disable TRANS_DP_CTL */
3478 reg = TRANS_DP_CTL(pipe);
3479 temp = I915_READ(reg);
3480 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3481 TRANS_DP_PORT_SEL_MASK);
3482 temp |= TRANS_DP_PORT_SEL_NONE;
3483 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003484
Daniel Vetterd925c592013-06-05 13:34:04 +02003485 /* disable DPLL_SEL */
3486 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003487 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003488 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003489 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003490
3491 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003492 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003493
3494 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003495 }
3496
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003497 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003498 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003499
3500 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003501 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003502 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003503}
3504
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003505static void haswell_crtc_disable(struct drm_crtc *crtc)
3506{
3507 struct drm_device *dev = crtc->dev;
3508 struct drm_i915_private *dev_priv = dev->dev_private;
3509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3510 struct intel_encoder *encoder;
3511 int pipe = intel_crtc->pipe;
3512 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003513 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003514
3515 if (!intel_crtc->active)
3516 return;
3517
3518 for_each_encoder_on_crtc(dev, crtc, encoder)
3519 encoder->disable(encoder);
3520
3521 intel_crtc_wait_for_pending_flips(crtc);
3522 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003523
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003524 /* FBC must be disabled before disabling the plane on HSW. */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003525 if (dev_priv->fbc.plane == plane)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003526 intel_disable_fbc(dev);
3527
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003528 hsw_disable_ips(intel_crtc);
3529
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003530 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003531 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003532 intel_disable_plane(dev_priv, plane, pipe);
3533
Paulo Zanoni86642812013-04-12 17:57:57 -03003534 if (intel_crtc->config.has_pch_encoder)
3535 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003536 intel_disable_pipe(dev_priv, pipe);
3537
Paulo Zanoniad80a812012-10-24 16:06:19 -02003538 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003539
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003540 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003541
Paulo Zanoni1f544382012-10-24 11:32:00 -02003542 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003543
3544 for_each_encoder_on_crtc(dev, crtc, encoder)
3545 if (encoder->post_disable)
3546 encoder->post_disable(encoder);
3547
Daniel Vetter88adfff2013-03-28 10:42:01 +01003548 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003549 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003550 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003551 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003552 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003553
3554 intel_crtc->active = false;
3555 intel_update_watermarks(dev);
3556
3557 mutex_lock(&dev->struct_mutex);
3558 intel_update_fbc(dev);
3559 mutex_unlock(&dev->struct_mutex);
3560}
3561
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003562static void ironlake_crtc_off(struct drm_crtc *crtc)
3563{
3564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003565 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003566}
3567
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003568static void haswell_crtc_off(struct drm_crtc *crtc)
3569{
3570 intel_ddi_put_crtc_pll(crtc);
3571}
3572
Daniel Vetter02e792f2009-09-15 22:57:34 +02003573static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3574{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003575 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003576 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003577 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003578
Chris Wilson23f09ce2010-08-12 13:53:37 +01003579 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003580 dev_priv->mm.interruptible = false;
3581 (void) intel_overlay_switch_off(intel_crtc->overlay);
3582 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003583 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003584 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003585
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003586 /* Let userspace switch the overlay on again. In most cases userspace
3587 * has to recompute where to put it anyway.
3588 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003589}
3590
Egbert Eich61bc95c2013-03-04 09:24:38 -05003591/**
3592 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3593 * cursor plane briefly if not already running after enabling the display
3594 * plane.
3595 * This workaround avoids occasional blank screens when self refresh is
3596 * enabled.
3597 */
3598static void
3599g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3600{
3601 u32 cntl = I915_READ(CURCNTR(pipe));
3602
3603 if ((cntl & CURSOR_MODE) == 0) {
3604 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3605
3606 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3607 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3608 intel_wait_for_vblank(dev_priv->dev, pipe);
3609 I915_WRITE(CURCNTR(pipe), cntl);
3610 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3611 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3612 }
3613}
3614
Jesse Barnes2dd24552013-04-25 12:55:01 -07003615static void i9xx_pfit_enable(struct intel_crtc *crtc)
3616{
3617 struct drm_device *dev = crtc->base.dev;
3618 struct drm_i915_private *dev_priv = dev->dev_private;
3619 struct intel_crtc_config *pipe_config = &crtc->config;
3620
Daniel Vetter328d8e82013-05-08 10:36:31 +02003621 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003622 return;
3623
Daniel Vetterc0b03412013-05-28 12:05:54 +02003624 /*
3625 * The panel fitter should only be adjusted whilst the pipe is disabled,
3626 * according to register description and PRM.
3627 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003628 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3629 assert_pipe_disabled(dev_priv, crtc->pipe);
3630
Jesse Barnesb074cec2013-04-25 12:55:02 -07003631 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3632 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003633
3634 /* Border color in case we don't scale up to the full screen. Black by
3635 * default, change to something else for debugging. */
3636 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003637}
3638
Jesse Barnes89b667f2013-04-18 14:51:36 -07003639static void valleyview_crtc_enable(struct drm_crtc *crtc)
3640{
3641 struct drm_device *dev = crtc->dev;
3642 struct drm_i915_private *dev_priv = dev->dev_private;
3643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3644 struct intel_encoder *encoder;
3645 int pipe = intel_crtc->pipe;
3646 int plane = intel_crtc->plane;
3647
3648 WARN_ON(!crtc->enabled);
3649
3650 if (intel_crtc->active)
3651 return;
3652
3653 intel_crtc->active = true;
3654 intel_update_watermarks(dev);
3655
3656 mutex_lock(&dev_priv->dpio_lock);
3657
3658 for_each_encoder_on_crtc(dev, crtc, encoder)
3659 if (encoder->pre_pll_enable)
3660 encoder->pre_pll_enable(encoder);
3661
Daniel Vetter426115c2013-07-11 22:13:42 +02003662 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003663
3664 for_each_encoder_on_crtc(dev, crtc, encoder)
3665 if (encoder->pre_enable)
3666 encoder->pre_enable(encoder);
3667
3668 /* VLV wants encoder enabling _before_ the pipe is up. */
3669 for_each_encoder_on_crtc(dev, crtc, encoder)
3670 encoder->enable(encoder);
3671
Jesse Barnes2dd24552013-04-25 12:55:01 -07003672 i9xx_pfit_enable(intel_crtc);
3673
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003674 intel_crtc_load_lut(crtc);
3675
Jesse Barnes89b667f2013-04-18 14:51:36 -07003676 intel_enable_pipe(dev_priv, pipe, false);
3677 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003678 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003679 intel_crtc_update_cursor(crtc, true);
3680
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003681 intel_update_fbc(dev);
3682
Jesse Barnes89b667f2013-04-18 14:51:36 -07003683 mutex_unlock(&dev_priv->dpio_lock);
3684}
3685
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003686static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003687{
3688 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003689 struct drm_i915_private *dev_priv = dev->dev_private;
3690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003691 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003692 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003693 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003694
Daniel Vetter08a48462012-07-02 11:43:47 +02003695 WARN_ON(!crtc->enabled);
3696
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003697 if (intel_crtc->active)
3698 return;
3699
3700 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003701 intel_update_watermarks(dev);
3702
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003703 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003704 if (encoder->pre_enable)
3705 encoder->pre_enable(encoder);
3706
Daniel Vetterf6736a12013-06-05 13:34:30 +02003707 i9xx_enable_pll(intel_crtc);
3708
Jesse Barnes2dd24552013-04-25 12:55:01 -07003709 i9xx_pfit_enable(intel_crtc);
3710
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003711 intel_crtc_load_lut(crtc);
3712
Jesse Barnes040484a2011-01-03 12:14:26 -08003713 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003714 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003715 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003716 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003717 if (IS_G4X(dev))
3718 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003719 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003720
3721 /* Give the overlay scaler a chance to enable if it's on this pipe */
3722 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003723
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003724 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003725
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003726 for_each_encoder_on_crtc(dev, crtc, encoder)
3727 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003728}
3729
Daniel Vetter87476d62013-04-11 16:29:06 +02003730static void i9xx_pfit_disable(struct intel_crtc *crtc)
3731{
3732 struct drm_device *dev = crtc->base.dev;
3733 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003734
3735 if (!crtc->config.gmch_pfit.control)
3736 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003737
3738 assert_pipe_disabled(dev_priv, crtc->pipe);
3739
Daniel Vetter328d8e82013-05-08 10:36:31 +02003740 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3741 I915_READ(PFIT_CONTROL));
3742 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003743}
3744
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003745static void i9xx_crtc_disable(struct drm_crtc *crtc)
3746{
3747 struct drm_device *dev = crtc->dev;
3748 struct drm_i915_private *dev_priv = dev->dev_private;
3749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003750 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003751 int pipe = intel_crtc->pipe;
3752 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003753
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003754 if (!intel_crtc->active)
3755 return;
3756
Daniel Vetterea9d7582012-07-10 10:42:52 +02003757 for_each_encoder_on_crtc(dev, crtc, encoder)
3758 encoder->disable(encoder);
3759
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003760 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003761 intel_crtc_wait_for_pending_flips(crtc);
3762 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003763
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003764 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003765 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003766
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003767 intel_crtc_dpms_overlay(intel_crtc, false);
3768 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003769 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003770 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003771
Jesse Barnesb24e7172011-01-04 15:09:30 -08003772 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003773
Daniel Vetter87476d62013-04-11 16:29:06 +02003774 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003775
Jesse Barnes89b667f2013-04-18 14:51:36 -07003776 for_each_encoder_on_crtc(dev, crtc, encoder)
3777 if (encoder->post_disable)
3778 encoder->post_disable(encoder);
3779
Daniel Vetter50b44a42013-06-05 13:34:33 +02003780 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003781
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003782 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003783 intel_update_fbc(dev);
3784 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003785}
3786
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003787static void i9xx_crtc_off(struct drm_crtc *crtc)
3788{
3789}
3790
Daniel Vetter976f8a22012-07-08 22:34:21 +02003791static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3792 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003793{
3794 struct drm_device *dev = crtc->dev;
3795 struct drm_i915_master_private *master_priv;
3796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3797 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003798
3799 if (!dev->primary->master)
3800 return;
3801
3802 master_priv = dev->primary->master->driver_priv;
3803 if (!master_priv->sarea_priv)
3804 return;
3805
Jesse Barnes79e53942008-11-07 14:24:08 -08003806 switch (pipe) {
3807 case 0:
3808 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3809 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3810 break;
3811 case 1:
3812 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3813 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3814 break;
3815 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003816 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003817 break;
3818 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003819}
3820
Daniel Vetter976f8a22012-07-08 22:34:21 +02003821/**
3822 * Sets the power management mode of the pipe and plane.
3823 */
3824void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003825{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003826 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003827 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003828 struct intel_encoder *intel_encoder;
3829 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003830
Daniel Vetter976f8a22012-07-08 22:34:21 +02003831 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3832 enable |= intel_encoder->connectors_active;
3833
3834 if (enable)
3835 dev_priv->display.crtc_enable(crtc);
3836 else
3837 dev_priv->display.crtc_disable(crtc);
3838
3839 intel_crtc_update_sarea(crtc, enable);
3840}
3841
Daniel Vetter976f8a22012-07-08 22:34:21 +02003842static void intel_crtc_disable(struct drm_crtc *crtc)
3843{
3844 struct drm_device *dev = crtc->dev;
3845 struct drm_connector *connector;
3846 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003848
3849 /* crtc should still be enabled when we disable it. */
3850 WARN_ON(!crtc->enabled);
3851
3852 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003853 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003854 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003855 dev_priv->display.off(crtc);
3856
Chris Wilson931872f2012-01-16 23:01:13 +00003857 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3858 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003859
3860 if (crtc->fb) {
3861 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003862 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003863 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003864 crtc->fb = NULL;
3865 }
3866
3867 /* Update computed state. */
3868 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3869 if (!connector->encoder || !connector->encoder->crtc)
3870 continue;
3871
3872 if (connector->encoder->crtc != crtc)
3873 continue;
3874
3875 connector->dpms = DRM_MODE_DPMS_OFF;
3876 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003877 }
3878}
3879
Daniel Vettera261b242012-07-26 19:21:47 +02003880void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003881{
Daniel Vettera261b242012-07-26 19:21:47 +02003882 struct drm_crtc *crtc;
3883
3884 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3885 if (crtc->enabled)
3886 intel_crtc_disable(crtc);
3887 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003888}
3889
Chris Wilsonea5b2132010-08-04 13:50:23 +01003890void intel_encoder_destroy(struct drm_encoder *encoder)
3891{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003892 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003893
Chris Wilsonea5b2132010-08-04 13:50:23 +01003894 drm_encoder_cleanup(encoder);
3895 kfree(intel_encoder);
3896}
3897
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003898/* Simple dpms helper for encodres with just one connector, no cloning and only
3899 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3900 * state of the entire output pipe. */
3901void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3902{
3903 if (mode == DRM_MODE_DPMS_ON) {
3904 encoder->connectors_active = true;
3905
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003906 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003907 } else {
3908 encoder->connectors_active = false;
3909
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003910 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003911 }
3912}
3913
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003914/* Cross check the actual hw state with our own modeset state tracking (and it's
3915 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003916static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003917{
3918 if (connector->get_hw_state(connector)) {
3919 struct intel_encoder *encoder = connector->encoder;
3920 struct drm_crtc *crtc;
3921 bool encoder_enabled;
3922 enum pipe pipe;
3923
3924 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3925 connector->base.base.id,
3926 drm_get_connector_name(&connector->base));
3927
3928 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3929 "wrong connector dpms state\n");
3930 WARN(connector->base.encoder != &encoder->base,
3931 "active connector not linked to encoder\n");
3932 WARN(!encoder->connectors_active,
3933 "encoder->connectors_active not set\n");
3934
3935 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3936 WARN(!encoder_enabled, "encoder not enabled\n");
3937 if (WARN_ON(!encoder->base.crtc))
3938 return;
3939
3940 crtc = encoder->base.crtc;
3941
3942 WARN(!crtc->enabled, "crtc not enabled\n");
3943 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3944 WARN(pipe != to_intel_crtc(crtc)->pipe,
3945 "encoder active on the wrong pipe\n");
3946 }
3947}
3948
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003949/* Even simpler default implementation, if there's really no special case to
3950 * consider. */
3951void intel_connector_dpms(struct drm_connector *connector, int mode)
3952{
3953 struct intel_encoder *encoder = intel_attached_encoder(connector);
3954
3955 /* All the simple cases only support two dpms states. */
3956 if (mode != DRM_MODE_DPMS_ON)
3957 mode = DRM_MODE_DPMS_OFF;
3958
3959 if (mode == connector->dpms)
3960 return;
3961
3962 connector->dpms = mode;
3963
3964 /* Only need to change hw state when actually enabled */
3965 if (encoder->base.crtc)
3966 intel_encoder_dpms(encoder, mode);
3967 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003968 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003969
Daniel Vetterb9805142012-08-31 17:37:33 +02003970 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003971}
3972
Daniel Vetterf0947c32012-07-02 13:10:34 +02003973/* Simple connector->get_hw_state implementation for encoders that support only
3974 * one connector and no cloning and hence the encoder state determines the state
3975 * of the connector. */
3976bool intel_connector_get_hw_state(struct intel_connector *connector)
3977{
Daniel Vetter24929352012-07-02 20:28:59 +02003978 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003979 struct intel_encoder *encoder = connector->encoder;
3980
3981 return encoder->get_hw_state(encoder, &pipe);
3982}
3983
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003984static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3985 struct intel_crtc_config *pipe_config)
3986{
3987 struct drm_i915_private *dev_priv = dev->dev_private;
3988 struct intel_crtc *pipe_B_crtc =
3989 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3990
3991 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3992 pipe_name(pipe), pipe_config->fdi_lanes);
3993 if (pipe_config->fdi_lanes > 4) {
3994 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3995 pipe_name(pipe), pipe_config->fdi_lanes);
3996 return false;
3997 }
3998
3999 if (IS_HASWELL(dev)) {
4000 if (pipe_config->fdi_lanes > 2) {
4001 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4002 pipe_config->fdi_lanes);
4003 return false;
4004 } else {
4005 return true;
4006 }
4007 }
4008
4009 if (INTEL_INFO(dev)->num_pipes == 2)
4010 return true;
4011
4012 /* Ivybridge 3 pipe is really complicated */
4013 switch (pipe) {
4014 case PIPE_A:
4015 return true;
4016 case PIPE_B:
4017 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4018 pipe_config->fdi_lanes > 2) {
4019 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4020 pipe_name(pipe), pipe_config->fdi_lanes);
4021 return false;
4022 }
4023 return true;
4024 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004025 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004026 pipe_B_crtc->config.fdi_lanes <= 2) {
4027 if (pipe_config->fdi_lanes > 2) {
4028 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4029 pipe_name(pipe), pipe_config->fdi_lanes);
4030 return false;
4031 }
4032 } else {
4033 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4034 return false;
4035 }
4036 return true;
4037 default:
4038 BUG();
4039 }
4040}
4041
Daniel Vettere29c22c2013-02-21 00:00:16 +01004042#define RETRY 1
4043static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4044 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004045{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004046 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004047 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004048 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004049 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004050
Daniel Vettere29c22c2013-02-21 00:00:16 +01004051retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004052 /* FDI is a binary signal running at ~2.7GHz, encoding
4053 * each output octet as 10 bits. The actual frequency
4054 * is stored as a divider into a 100MHz clock, and the
4055 * mode pixel clock is stored in units of 1KHz.
4056 * Hence the bw of each lane in terms of the mode signal
4057 * is:
4058 */
4059 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4060
Daniel Vetterff9a6752013-06-01 17:16:21 +02004061 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004062 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004063
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004064 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004065 pipe_config->pipe_bpp);
4066
4067 pipe_config->fdi_lanes = lane;
4068
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004069 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004070 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004071
Daniel Vettere29c22c2013-02-21 00:00:16 +01004072 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4073 intel_crtc->pipe, pipe_config);
4074 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4075 pipe_config->pipe_bpp -= 2*3;
4076 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4077 pipe_config->pipe_bpp);
4078 needs_recompute = true;
4079 pipe_config->bw_constrained = true;
4080
4081 goto retry;
4082 }
4083
4084 if (needs_recompute)
4085 return RETRY;
4086
4087 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004088}
4089
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004090static void hsw_compute_ips_config(struct intel_crtc *crtc,
4091 struct intel_crtc_config *pipe_config)
4092{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004093 pipe_config->ips_enabled = i915_enable_ips &&
4094 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004095 pipe_config->pipe_bpp == 24;
4096}
4097
Daniel Vettera43f6e02013-06-07 23:10:32 +02004098static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004099 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004100{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004101 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004102 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004103
Eric Anholtbad720f2009-10-22 16:11:14 -07004104 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004105 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004106 if (pipe_config->requested_mode.clock * 3
4107 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004108 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004109 }
Chris Wilson89749352010-09-12 18:25:19 +01004110
Damien Lespiau8693a822013-05-03 18:48:11 +01004111 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4112 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004113 */
4114 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4115 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004116 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004117
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004118 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004119 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004120 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004121 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4122 * for lvds. */
4123 pipe_config->pipe_bpp = 8*3;
4124 }
4125
Damien Lespiauf5adf942013-06-24 18:29:34 +01004126 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004127 hsw_compute_ips_config(crtc, pipe_config);
4128
4129 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4130 * clock survives for now. */
4131 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4132 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004133
Daniel Vetter877d48d2013-04-19 11:24:43 +02004134 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004135 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004136
Daniel Vettere29c22c2013-02-21 00:00:16 +01004137 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004138}
4139
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004140static int valleyview_get_display_clock_speed(struct drm_device *dev)
4141{
4142 return 400000; /* FIXME */
4143}
4144
Jesse Barnese70236a2009-09-21 10:42:27 -07004145static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004146{
Jesse Barnese70236a2009-09-21 10:42:27 -07004147 return 400000;
4148}
Jesse Barnes79e53942008-11-07 14:24:08 -08004149
Jesse Barnese70236a2009-09-21 10:42:27 -07004150static int i915_get_display_clock_speed(struct drm_device *dev)
4151{
4152 return 333000;
4153}
Jesse Barnes79e53942008-11-07 14:24:08 -08004154
Jesse Barnese70236a2009-09-21 10:42:27 -07004155static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4156{
4157 return 200000;
4158}
Jesse Barnes79e53942008-11-07 14:24:08 -08004159
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004160static int pnv_get_display_clock_speed(struct drm_device *dev)
4161{
4162 u16 gcfgc = 0;
4163
4164 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4165
4166 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4167 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4168 return 267000;
4169 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4170 return 333000;
4171 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4172 return 444000;
4173 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4174 return 200000;
4175 default:
4176 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4177 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4178 return 133000;
4179 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4180 return 167000;
4181 }
4182}
4183
Jesse Barnese70236a2009-09-21 10:42:27 -07004184static int i915gm_get_display_clock_speed(struct drm_device *dev)
4185{
4186 u16 gcfgc = 0;
4187
4188 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4189
4190 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004191 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004192 else {
4193 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4194 case GC_DISPLAY_CLOCK_333_MHZ:
4195 return 333000;
4196 default:
4197 case GC_DISPLAY_CLOCK_190_200_MHZ:
4198 return 190000;
4199 }
4200 }
4201}
Jesse Barnes79e53942008-11-07 14:24:08 -08004202
Jesse Barnese70236a2009-09-21 10:42:27 -07004203static int i865_get_display_clock_speed(struct drm_device *dev)
4204{
4205 return 266000;
4206}
4207
4208static int i855_get_display_clock_speed(struct drm_device *dev)
4209{
4210 u16 hpllcc = 0;
4211 /* Assume that the hardware is in the high speed state. This
4212 * should be the default.
4213 */
4214 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4215 case GC_CLOCK_133_200:
4216 case GC_CLOCK_100_200:
4217 return 200000;
4218 case GC_CLOCK_166_250:
4219 return 250000;
4220 case GC_CLOCK_100_133:
4221 return 133000;
4222 }
4223
4224 /* Shouldn't happen */
4225 return 0;
4226}
4227
4228static int i830_get_display_clock_speed(struct drm_device *dev)
4229{
4230 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004231}
4232
Zhenyu Wang2c072452009-06-05 15:38:42 +08004233static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004234intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004235{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004236 while (*num > DATA_LINK_M_N_MASK ||
4237 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004238 *num >>= 1;
4239 *den >>= 1;
4240 }
4241}
4242
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004243static void compute_m_n(unsigned int m, unsigned int n,
4244 uint32_t *ret_m, uint32_t *ret_n)
4245{
4246 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4247 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4248 intel_reduce_m_n_ratio(ret_m, ret_n);
4249}
4250
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004251void
4252intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4253 int pixel_clock, int link_clock,
4254 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004255{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004256 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004257
4258 compute_m_n(bits_per_pixel * pixel_clock,
4259 link_clock * nlanes * 8,
4260 &m_n->gmch_m, &m_n->gmch_n);
4261
4262 compute_m_n(pixel_clock, link_clock,
4263 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004264}
4265
Chris Wilsona7615032011-01-12 17:04:08 +00004266static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4267{
Keith Packard72bbe582011-09-26 16:09:45 -07004268 if (i915_panel_use_ssc >= 0)
4269 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004270 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004271 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004272}
4273
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004274static int vlv_get_refclk(struct drm_crtc *crtc)
4275{
4276 struct drm_device *dev = crtc->dev;
4277 struct drm_i915_private *dev_priv = dev->dev_private;
4278 int refclk = 27000; /* for DP & HDMI */
4279
4280 return 100000; /* only one validated so far */
4281
4282 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4283 refclk = 96000;
4284 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4285 if (intel_panel_use_ssc(dev_priv))
4286 refclk = 100000;
4287 else
4288 refclk = 96000;
4289 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4290 refclk = 100000;
4291 }
4292
4293 return refclk;
4294}
4295
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004296static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4297{
4298 struct drm_device *dev = crtc->dev;
4299 struct drm_i915_private *dev_priv = dev->dev_private;
4300 int refclk;
4301
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004302 if (IS_VALLEYVIEW(dev)) {
4303 refclk = vlv_get_refclk(crtc);
4304 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004305 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004306 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004307 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4308 refclk / 1000);
4309 } else if (!IS_GEN2(dev)) {
4310 refclk = 96000;
4311 } else {
4312 refclk = 48000;
4313 }
4314
4315 return refclk;
4316}
4317
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004318static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004319{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004320 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004321}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004322
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004323static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4324{
4325 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004326}
4327
Daniel Vetterf47709a2013-03-28 10:42:02 +01004328static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004329 intel_clock_t *reduced_clock)
4330{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004331 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004332 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004333 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004334 u32 fp, fp2 = 0;
4335
4336 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004337 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004338 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004339 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004340 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004341 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004342 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004343 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004344 }
4345
4346 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004347 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004348
Daniel Vetterf47709a2013-03-28 10:42:02 +01004349 crtc->lowfreq_avail = false;
4350 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004351 reduced_clock && i915_powersave) {
4352 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004353 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004354 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004355 } else {
4356 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004357 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004358 }
4359}
4360
Jesse Barnes89b667f2013-04-18 14:51:36 -07004361static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4362{
4363 u32 reg_val;
4364
4365 /*
4366 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4367 * and set it to a reasonable value instead.
4368 */
Jani Nikulaae992582013-05-22 15:36:19 +03004369 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004370 reg_val &= 0xffffff00;
4371 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004372 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004373
Jani Nikulaae992582013-05-22 15:36:19 +03004374 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004375 reg_val &= 0x8cffffff;
4376 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004377 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004378
Jani Nikulaae992582013-05-22 15:36:19 +03004379 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004380 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004381 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004382
Jani Nikulaae992582013-05-22 15:36:19 +03004383 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004384 reg_val &= 0x00ffffff;
4385 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004386 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004387}
4388
Daniel Vetterb5518422013-05-03 11:49:48 +02004389static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4390 struct intel_link_m_n *m_n)
4391{
4392 struct drm_device *dev = crtc->base.dev;
4393 struct drm_i915_private *dev_priv = dev->dev_private;
4394 int pipe = crtc->pipe;
4395
Daniel Vettere3b95f12013-05-03 11:49:49 +02004396 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4397 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4398 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4399 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004400}
4401
4402static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4403 struct intel_link_m_n *m_n)
4404{
4405 struct drm_device *dev = crtc->base.dev;
4406 struct drm_i915_private *dev_priv = dev->dev_private;
4407 int pipe = crtc->pipe;
4408 enum transcoder transcoder = crtc->config.cpu_transcoder;
4409
4410 if (INTEL_INFO(dev)->gen >= 5) {
4411 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4412 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4413 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4414 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4415 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004416 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4417 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4418 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4419 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004420 }
4421}
4422
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004423static void intel_dp_set_m_n(struct intel_crtc *crtc)
4424{
4425 if (crtc->config.has_pch_encoder)
4426 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4427 else
4428 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4429}
4430
Daniel Vetterf47709a2013-03-28 10:42:02 +01004431static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004432{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004433 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004434 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004435 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004436 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004437 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004438 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004439 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004440
Daniel Vetter09153002012-12-12 14:06:44 +01004441 mutex_lock(&dev_priv->dpio_lock);
4442
Jesse Barnes89b667f2013-04-18 14:51:36 -07004443 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004444
Daniel Vetterf47709a2013-03-28 10:42:02 +01004445 bestn = crtc->config.dpll.n;
4446 bestm1 = crtc->config.dpll.m1;
4447 bestm2 = crtc->config.dpll.m2;
4448 bestp1 = crtc->config.dpll.p1;
4449 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004450
Jesse Barnes89b667f2013-04-18 14:51:36 -07004451 /* See eDP HDMI DPIO driver vbios notes doc */
4452
4453 /* PLL B needs special handling */
4454 if (pipe)
4455 vlv_pllb_recal_opamp(dev_priv);
4456
4457 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004458 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004459
4460 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004461 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004462 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004463 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004464
4465 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004466 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004467
4468 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004469 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4470 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4471 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004472 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004473
4474 /*
4475 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4476 * but we don't support that).
4477 * Note: don't use the DAC post divider as it seems unstable.
4478 */
4479 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004480 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004481
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004482 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004483 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004484
Jesse Barnes89b667f2013-04-18 14:51:36 -07004485 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004486 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004487 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004488 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004489 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004490 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004491 else
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004492 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004493 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004494
Jesse Barnes89b667f2013-04-18 14:51:36 -07004495 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4496 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4497 /* Use SSC source */
4498 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004499 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004500 0x0df40000);
4501 else
Jani Nikulaae992582013-05-22 15:36:19 +03004502 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004503 0x0df70000);
4504 } else { /* HDMI or VGA */
4505 /* Use bend source */
4506 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004507 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004508 0x0df70000);
4509 else
Jani Nikulaae992582013-05-22 15:36:19 +03004510 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004511 0x0df40000);
4512 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004513
Jani Nikulaae992582013-05-22 15:36:19 +03004514 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004515 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4516 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4517 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4518 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004519 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004520
Jani Nikulaae992582013-05-22 15:36:19 +03004521 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004522
Jesse Barnes89b667f2013-04-18 14:51:36 -07004523 /* Enable DPIO clock input */
4524 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4525 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4526 if (pipe)
4527 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004528
4529 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004530 crtc->config.dpll_hw_state.dpll = dpll;
4531
Daniel Vetteref1b4602013-06-01 17:17:04 +02004532 dpll_md = (crtc->config.pixel_multiplier - 1)
4533 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004534 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4535
Daniel Vetterf47709a2013-03-28 10:42:02 +01004536 if (crtc->config.has_dp_encoder)
4537 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304538
Daniel Vetter09153002012-12-12 14:06:44 +01004539 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004540}
4541
Daniel Vetterf47709a2013-03-28 10:42:02 +01004542static void i9xx_update_pll(struct intel_crtc *crtc,
4543 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004544 int num_connectors)
4545{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004546 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004547 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004548 u32 dpll;
4549 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004550 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004551
Daniel Vetterf47709a2013-03-28 10:42:02 +01004552 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304553
Daniel Vetterf47709a2013-03-28 10:42:02 +01004554 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4555 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004556
4557 dpll = DPLL_VGA_MODE_DIS;
4558
Daniel Vetterf47709a2013-03-28 10:42:02 +01004559 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004560 dpll |= DPLLB_MODE_LVDS;
4561 else
4562 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004563
Daniel Vetteref1b4602013-06-01 17:17:04 +02004564 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004565 dpll |= (crtc->config.pixel_multiplier - 1)
4566 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004567 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004568
4569 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004570 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004571
Daniel Vetterf47709a2013-03-28 10:42:02 +01004572 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004573 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004574
4575 /* compute bitmask from p1 value */
4576 if (IS_PINEVIEW(dev))
4577 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4578 else {
4579 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4580 if (IS_G4X(dev) && reduced_clock)
4581 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4582 }
4583 switch (clock->p2) {
4584 case 5:
4585 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4586 break;
4587 case 7:
4588 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4589 break;
4590 case 10:
4591 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4592 break;
4593 case 14:
4594 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4595 break;
4596 }
4597 if (INTEL_INFO(dev)->gen >= 4)
4598 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4599
Daniel Vetter09ede542013-04-30 14:01:45 +02004600 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004601 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004602 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004603 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4604 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4605 else
4606 dpll |= PLL_REF_INPUT_DREFCLK;
4607
4608 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004609 crtc->config.dpll_hw_state.dpll = dpll;
4610
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004611 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004612 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4613 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004614 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004615 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004616
4617 if (crtc->config.has_dp_encoder)
4618 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004619}
4620
Daniel Vetterf47709a2013-03-28 10:42:02 +01004621static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004622 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004623 int num_connectors)
4624{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004625 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004626 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004627 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004628 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004629
Daniel Vetterf47709a2013-03-28 10:42:02 +01004630 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304631
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004632 dpll = DPLL_VGA_MODE_DIS;
4633
Daniel Vetterf47709a2013-03-28 10:42:02 +01004634 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004635 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4636 } else {
4637 if (clock->p1 == 2)
4638 dpll |= PLL_P1_DIVIDE_BY_TWO;
4639 else
4640 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4641 if (clock->p2 == 4)
4642 dpll |= PLL_P2_DIVIDE_BY_4;
4643 }
4644
Daniel Vetter4a33e482013-07-06 12:52:05 +02004645 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4646 dpll |= DPLL_DVO_2X_MODE;
4647
Daniel Vetterf47709a2013-03-28 10:42:02 +01004648 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004649 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4650 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4651 else
4652 dpll |= PLL_REF_INPUT_DREFCLK;
4653
4654 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004655 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004656}
4657
Daniel Vetter8a654f32013-06-01 17:16:22 +02004658static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004659{
4660 struct drm_device *dev = intel_crtc->base.dev;
4661 struct drm_i915_private *dev_priv = dev->dev_private;
4662 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004663 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004664 struct drm_display_mode *adjusted_mode =
4665 &intel_crtc->config.adjusted_mode;
4666 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004667 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4668
4669 /* We need to be careful not to changed the adjusted mode, for otherwise
4670 * the hw state checker will get angry at the mismatch. */
4671 crtc_vtotal = adjusted_mode->crtc_vtotal;
4672 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004673
4674 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4675 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004676 crtc_vtotal -= 1;
4677 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004678 vsyncshift = adjusted_mode->crtc_hsync_start
4679 - adjusted_mode->crtc_htotal / 2;
4680 } else {
4681 vsyncshift = 0;
4682 }
4683
4684 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004685 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004686
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004687 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004688 (adjusted_mode->crtc_hdisplay - 1) |
4689 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004690 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004691 (adjusted_mode->crtc_hblank_start - 1) |
4692 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004693 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004694 (adjusted_mode->crtc_hsync_start - 1) |
4695 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4696
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004697 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004698 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004699 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004700 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004701 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004702 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004703 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004704 (adjusted_mode->crtc_vsync_start - 1) |
4705 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4706
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004707 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4708 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4709 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4710 * bits. */
4711 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4712 (pipe == PIPE_B || pipe == PIPE_C))
4713 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4714
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004715 /* pipesrc controls the size that is scaled from, which should
4716 * always be the user's requested size.
4717 */
4718 I915_WRITE(PIPESRC(pipe),
4719 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4720}
4721
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004722static void intel_get_pipe_timings(struct intel_crtc *crtc,
4723 struct intel_crtc_config *pipe_config)
4724{
4725 struct drm_device *dev = crtc->base.dev;
4726 struct drm_i915_private *dev_priv = dev->dev_private;
4727 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4728 uint32_t tmp;
4729
4730 tmp = I915_READ(HTOTAL(cpu_transcoder));
4731 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4732 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4733 tmp = I915_READ(HBLANK(cpu_transcoder));
4734 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4735 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4736 tmp = I915_READ(HSYNC(cpu_transcoder));
4737 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4738 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4739
4740 tmp = I915_READ(VTOTAL(cpu_transcoder));
4741 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4742 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4743 tmp = I915_READ(VBLANK(cpu_transcoder));
4744 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4745 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4746 tmp = I915_READ(VSYNC(cpu_transcoder));
4747 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4748 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4749
4750 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4751 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4752 pipe_config->adjusted_mode.crtc_vtotal += 1;
4753 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4754 }
4755
4756 tmp = I915_READ(PIPESRC(crtc->pipe));
4757 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4758 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4759}
4760
Jesse Barnesbabea612013-06-26 18:57:38 +03004761static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4762 struct intel_crtc_config *pipe_config)
4763{
4764 struct drm_crtc *crtc = &intel_crtc->base;
4765
4766 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4767 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4768 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4769 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4770
4771 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4772 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4773 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4774 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4775
4776 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4777
4778 crtc->mode.clock = pipe_config->adjusted_mode.clock;
4779 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4780}
4781
Daniel Vetter84b046f2013-02-19 18:48:54 +01004782static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4783{
4784 struct drm_device *dev = intel_crtc->base.dev;
4785 struct drm_i915_private *dev_priv = dev->dev_private;
4786 uint32_t pipeconf;
4787
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004788 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004789
4790 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4791 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4792 * core speed.
4793 *
4794 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4795 * pipe == 0 check?
4796 */
4797 if (intel_crtc->config.requested_mode.clock >
4798 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4799 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004800 }
4801
Daniel Vetterff9ce462013-04-24 14:57:17 +02004802 /* only g4x and later have fancy bpc/dither controls */
4803 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004804 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4805 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4806 pipeconf |= PIPECONF_DITHER_EN |
4807 PIPECONF_DITHER_TYPE_SP;
4808
4809 switch (intel_crtc->config.pipe_bpp) {
4810 case 18:
4811 pipeconf |= PIPECONF_6BPC;
4812 break;
4813 case 24:
4814 pipeconf |= PIPECONF_8BPC;
4815 break;
4816 case 30:
4817 pipeconf |= PIPECONF_10BPC;
4818 break;
4819 default:
4820 /* Case prevented by intel_choose_pipe_bpp_dither. */
4821 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004822 }
4823 }
4824
4825 if (HAS_PIPE_CXSR(dev)) {
4826 if (intel_crtc->lowfreq_avail) {
4827 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4828 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4829 } else {
4830 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004831 }
4832 }
4833
Daniel Vetter84b046f2013-02-19 18:48:54 +01004834 if (!IS_GEN2(dev) &&
4835 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4836 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4837 else
4838 pipeconf |= PIPECONF_PROGRESSIVE;
4839
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004840 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4841 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004842
Daniel Vetter84b046f2013-02-19 18:48:54 +01004843 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4844 POSTING_READ(PIPECONF(intel_crtc->pipe));
4845}
4846
Eric Anholtf564048e2011-03-30 13:01:02 -07004847static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004848 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004849 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004850{
4851 struct drm_device *dev = crtc->dev;
4852 struct drm_i915_private *dev_priv = dev->dev_private;
4853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004854 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004855 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004856 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004857 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004858 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004859 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004860 bool ok, has_reduced_clock = false;
4861 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004862 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004863 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004864 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004865
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004866 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004867 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004868 case INTEL_OUTPUT_LVDS:
4869 is_lvds = true;
4870 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004871 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004872
Eric Anholtc751ce42010-03-25 11:48:48 -07004873 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004874 }
4875
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004876 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004877
Ma Lingd4906092009-03-18 20:13:27 +08004878 /*
4879 * Returns a set of divisors for the desired target clock with the given
4880 * refclk, or FALSE. The returned values represent the clock equation:
4881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4882 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004883 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004884 ok = dev_priv->display.find_dpll(limit, crtc,
4885 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004886 refclk, NULL, &clock);
4887 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004888 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004889 return -EINVAL;
4890 }
4891
4892 /* Ensure that the cursor is valid for the new mode before changing... */
4893 intel_crtc_update_cursor(crtc, true);
4894
4895 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004896 /*
4897 * Ensure we match the reduced clock's P to the target clock.
4898 * If the clocks don't match, we can't switch the display clock
4899 * by using the FP0/FP1. In such case we will disable the LVDS
4900 * downclock feature.
4901 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004902 has_reduced_clock =
4903 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004904 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004905 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004906 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004907 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004908 /* Compat-code for transition, will disappear. */
4909 if (!intel_crtc->config.clock_set) {
4910 intel_crtc->config.dpll.n = clock.n;
4911 intel_crtc->config.dpll.m1 = clock.m1;
4912 intel_crtc->config.dpll.m2 = clock.m2;
4913 intel_crtc->config.dpll.p1 = clock.p1;
4914 intel_crtc->config.dpll.p2 = clock.p2;
4915 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004916
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004917 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004918 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304919 has_reduced_clock ? &reduced_clock : NULL,
4920 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004921 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004922 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004923 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004924 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004925 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004926 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004927
Eric Anholtf564048e2011-03-30 13:01:02 -07004928 /* Set up the display plane register */
4929 dspcntr = DISPPLANE_GAMMA_ENABLE;
4930
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004931 if (!IS_VALLEYVIEW(dev)) {
4932 if (pipe == 0)
4933 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4934 else
4935 dspcntr |= DISPPLANE_SEL_PIPE_B;
4936 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004937
Daniel Vetter8a654f32013-06-01 17:16:22 +02004938 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004939
4940 /* pipesrc and dspsize control the size that is scaled from,
4941 * which should always be the user's requested size.
4942 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004943 I915_WRITE(DSPSIZE(plane),
4944 ((mode->vdisplay - 1) << 16) |
4945 (mode->hdisplay - 1));
4946 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004947
Daniel Vetter84b046f2013-02-19 18:48:54 +01004948 i9xx_set_pipeconf(intel_crtc);
4949
Eric Anholtf564048e2011-03-30 13:01:02 -07004950 I915_WRITE(DSPCNTR(plane), dspcntr);
4951 POSTING_READ(DSPCNTR(plane));
4952
Daniel Vetter94352cf2012-07-05 22:51:56 +02004953 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004954
4955 intel_update_watermarks(dev);
4956
Eric Anholtf564048e2011-03-30 13:01:02 -07004957 return ret;
4958}
4959
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004960static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4961 struct intel_crtc_config *pipe_config)
4962{
4963 struct drm_device *dev = crtc->base.dev;
4964 struct drm_i915_private *dev_priv = dev->dev_private;
4965 uint32_t tmp;
4966
4967 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02004968 if (!(tmp & PFIT_ENABLE))
4969 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004970
Daniel Vetter06922822013-07-11 13:35:40 +02004971 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004972 if (INTEL_INFO(dev)->gen < 4) {
4973 if (crtc->pipe != PIPE_B)
4974 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004975 } else {
4976 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4977 return;
4978 }
4979
Daniel Vetter06922822013-07-11 13:35:40 +02004980 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004981 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4982 if (INTEL_INFO(dev)->gen < 5)
4983 pipe_config->gmch_pfit.lvds_border_bits =
4984 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4985}
4986
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004987static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4988 struct intel_crtc_config *pipe_config)
4989{
4990 struct drm_device *dev = crtc->base.dev;
4991 struct drm_i915_private *dev_priv = dev->dev_private;
4992 uint32_t tmp;
4993
Daniel Vettere143a212013-07-04 12:01:15 +02004994 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02004995 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02004996
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004997 tmp = I915_READ(PIPECONF(crtc->pipe));
4998 if (!(tmp & PIPECONF_ENABLE))
4999 return false;
5000
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005001 intel_get_pipe_timings(crtc, pipe_config);
5002
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005003 i9xx_get_pfit_config(crtc, pipe_config);
5004
Daniel Vetter6c49f242013-06-06 12:45:25 +02005005 if (INTEL_INFO(dev)->gen >= 4) {
5006 tmp = I915_READ(DPLL_MD(crtc->pipe));
5007 pipe_config->pixel_multiplier =
5008 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5009 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005010 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005011 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5012 tmp = I915_READ(DPLL(crtc->pipe));
5013 pipe_config->pixel_multiplier =
5014 ((tmp & SDVO_MULTIPLIER_MASK)
5015 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5016 } else {
5017 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5018 * port and will be fixed up in the encoder->get_config
5019 * function. */
5020 pipe_config->pixel_multiplier = 1;
5021 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005022 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5023 if (!IS_VALLEYVIEW(dev)) {
5024 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5025 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005026 } else {
5027 /* Mask out read-only status bits. */
5028 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5029 DPLL_PORTC_READY_MASK |
5030 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005031 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005032
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005033 return true;
5034}
5035
Paulo Zanonidde86e22012-12-01 12:04:25 -02005036static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005037{
5038 struct drm_i915_private *dev_priv = dev->dev_private;
5039 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005040 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005041 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005042 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005043 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005044 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005045 bool has_ck505 = false;
5046 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005047
5048 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005049 list_for_each_entry(encoder, &mode_config->encoder_list,
5050 base.head) {
5051 switch (encoder->type) {
5052 case INTEL_OUTPUT_LVDS:
5053 has_panel = true;
5054 has_lvds = true;
5055 break;
5056 case INTEL_OUTPUT_EDP:
5057 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005058 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005059 has_cpu_edp = true;
5060 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005061 }
5062 }
5063
Keith Packard99eb6a02011-09-26 14:29:12 -07005064 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005065 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005066 can_ssc = has_ck505;
5067 } else {
5068 has_ck505 = false;
5069 can_ssc = true;
5070 }
5071
Imre Deak2de69052013-05-08 13:14:04 +03005072 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5073 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005074
5075 /* Ironlake: try to setup display ref clock before DPLL
5076 * enabling. This is only under driver's control after
5077 * PCH B stepping, previous chipset stepping should be
5078 * ignoring this setting.
5079 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005080 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005081
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005082 /* As we must carefully and slowly disable/enable each source in turn,
5083 * compute the final state we want first and check if we need to
5084 * make any changes at all.
5085 */
5086 final = val;
5087 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005088 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005089 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005090 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005091 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5092
5093 final &= ~DREF_SSC_SOURCE_MASK;
5094 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5095 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005096
Keith Packard199e5d72011-09-22 12:01:57 -07005097 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005098 final |= DREF_SSC_SOURCE_ENABLE;
5099
5100 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5101 final |= DREF_SSC1_ENABLE;
5102
5103 if (has_cpu_edp) {
5104 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5105 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5106 else
5107 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5108 } else
5109 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5110 } else {
5111 final |= DREF_SSC_SOURCE_DISABLE;
5112 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5113 }
5114
5115 if (final == val)
5116 return;
5117
5118 /* Always enable nonspread source */
5119 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5120
5121 if (has_ck505)
5122 val |= DREF_NONSPREAD_CK505_ENABLE;
5123 else
5124 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5125
5126 if (has_panel) {
5127 val &= ~DREF_SSC_SOURCE_MASK;
5128 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005129
Keith Packard199e5d72011-09-22 12:01:57 -07005130 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005131 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005132 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005133 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005134 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005135 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005136
5137 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005138 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005139 POSTING_READ(PCH_DREF_CONTROL);
5140 udelay(200);
5141
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005142 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005143
5144 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005145 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005146 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005147 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005148 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005149 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005150 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005151 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005152 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005153 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005154
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005155 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005156 POSTING_READ(PCH_DREF_CONTROL);
5157 udelay(200);
5158 } else {
5159 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5160
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005161 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005162
5163 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005164 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005165
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005166 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005167 POSTING_READ(PCH_DREF_CONTROL);
5168 udelay(200);
5169
5170 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005171 val &= ~DREF_SSC_SOURCE_MASK;
5172 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005173
5174 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005175 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005176
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005177 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005178 POSTING_READ(PCH_DREF_CONTROL);
5179 udelay(200);
5180 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005181
5182 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005183}
5184
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005185static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005186{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005187 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005188
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005189 tmp = I915_READ(SOUTH_CHICKEN2);
5190 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5191 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005192
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005193 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5194 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5195 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005196
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005197 tmp = I915_READ(SOUTH_CHICKEN2);
5198 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5199 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005200
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005201 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5202 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5203 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005204}
5205
5206/* WaMPhyProgramming:hsw */
5207static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5208{
5209 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005210
5211 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5212 tmp &= ~(0xFF << 24);
5213 tmp |= (0x12 << 24);
5214 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5215
Paulo Zanonidde86e22012-12-01 12:04:25 -02005216 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5217 tmp |= (1 << 11);
5218 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5219
5220 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5221 tmp |= (1 << 11);
5222 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5223
Paulo Zanonidde86e22012-12-01 12:04:25 -02005224 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5225 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5226 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5227
5228 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5229 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5230 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5231
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005232 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5233 tmp &= ~(7 << 13);
5234 tmp |= (5 << 13);
5235 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005236
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005237 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5238 tmp &= ~(7 << 13);
5239 tmp |= (5 << 13);
5240 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005241
5242 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5243 tmp &= ~0xFF;
5244 tmp |= 0x1C;
5245 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5246
5247 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5248 tmp &= ~0xFF;
5249 tmp |= 0x1C;
5250 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5251
5252 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5253 tmp &= ~(0xFF << 16);
5254 tmp |= (0x1C << 16);
5255 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5256
5257 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5258 tmp &= ~(0xFF << 16);
5259 tmp |= (0x1C << 16);
5260 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5261
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005262 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5263 tmp |= (1 << 27);
5264 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005265
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005266 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5267 tmp |= (1 << 27);
5268 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005269
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005270 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5271 tmp &= ~(0xF << 28);
5272 tmp |= (4 << 28);
5273 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005274
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005275 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5276 tmp &= ~(0xF << 28);
5277 tmp |= (4 << 28);
5278 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005279}
5280
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005281/* Implements 3 different sequences from BSpec chapter "Display iCLK
5282 * Programming" based on the parameters passed:
5283 * - Sequence to enable CLKOUT_DP
5284 * - Sequence to enable CLKOUT_DP without spread
5285 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5286 */
5287static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5288 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005289{
5290 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005291 uint32_t reg, tmp;
5292
5293 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5294 with_spread = true;
5295 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5296 with_fdi, "LP PCH doesn't have FDI\n"))
5297 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005298
5299 mutex_lock(&dev_priv->dpio_lock);
5300
5301 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5302 tmp &= ~SBI_SSCCTL_DISABLE;
5303 tmp |= SBI_SSCCTL_PATHALT;
5304 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5305
5306 udelay(24);
5307
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005308 if (with_spread) {
5309 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5310 tmp &= ~SBI_SSCCTL_PATHALT;
5311 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005312
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005313 if (with_fdi) {
5314 lpt_reset_fdi_mphy(dev_priv);
5315 lpt_program_fdi_mphy(dev_priv);
5316 }
5317 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005318
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005319 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5320 SBI_GEN0 : SBI_DBUFF0;
5321 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5322 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5323 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005324
5325 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005326}
5327
Paulo Zanoni47701c32013-07-23 11:19:25 -03005328/* Sequence to disable CLKOUT_DP */
5329static void lpt_disable_clkout_dp(struct drm_device *dev)
5330{
5331 struct drm_i915_private *dev_priv = dev->dev_private;
5332 uint32_t reg, tmp;
5333
5334 mutex_lock(&dev_priv->dpio_lock);
5335
5336 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5337 SBI_GEN0 : SBI_DBUFF0;
5338 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5339 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5340 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5341
5342 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5343 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5344 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5345 tmp |= SBI_SSCCTL_PATHALT;
5346 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5347 udelay(32);
5348 }
5349 tmp |= SBI_SSCCTL_DISABLE;
5350 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5351 }
5352
5353 mutex_unlock(&dev_priv->dpio_lock);
5354}
5355
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005356static void lpt_init_pch_refclk(struct drm_device *dev)
5357{
5358 struct drm_mode_config *mode_config = &dev->mode_config;
5359 struct intel_encoder *encoder;
5360 bool has_vga = false;
5361
5362 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5363 switch (encoder->type) {
5364 case INTEL_OUTPUT_ANALOG:
5365 has_vga = true;
5366 break;
5367 }
5368 }
5369
Paulo Zanoni47701c32013-07-23 11:19:25 -03005370 if (has_vga)
5371 lpt_enable_clkout_dp(dev, true, true);
5372 else
5373 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005374}
5375
Paulo Zanonidde86e22012-12-01 12:04:25 -02005376/*
5377 * Initialize reference clocks when the driver loads
5378 */
5379void intel_init_pch_refclk(struct drm_device *dev)
5380{
5381 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5382 ironlake_init_pch_refclk(dev);
5383 else if (HAS_PCH_LPT(dev))
5384 lpt_init_pch_refclk(dev);
5385}
5386
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005387static int ironlake_get_refclk(struct drm_crtc *crtc)
5388{
5389 struct drm_device *dev = crtc->dev;
5390 struct drm_i915_private *dev_priv = dev->dev_private;
5391 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005392 int num_connectors = 0;
5393 bool is_lvds = false;
5394
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005395 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005396 switch (encoder->type) {
5397 case INTEL_OUTPUT_LVDS:
5398 is_lvds = true;
5399 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005400 }
5401 num_connectors++;
5402 }
5403
5404 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5405 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005406 dev_priv->vbt.lvds_ssc_freq);
5407 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005408 }
5409
5410 return 120000;
5411}
5412
Daniel Vetter6ff93602013-04-19 11:24:36 +02005413static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005414{
5415 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5417 int pipe = intel_crtc->pipe;
5418 uint32_t val;
5419
Daniel Vetter78114072013-06-13 00:54:57 +02005420 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005421
Daniel Vetter965e0c42013-03-27 00:44:57 +01005422 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005423 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005424 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005425 break;
5426 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005427 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005428 break;
5429 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005430 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005431 break;
5432 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005433 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005434 break;
5435 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005436 /* Case prevented by intel_choose_pipe_bpp_dither. */
5437 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005438 }
5439
Daniel Vetterd8b32242013-04-25 17:54:44 +02005440 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005441 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5442
Daniel Vetter6ff93602013-04-19 11:24:36 +02005443 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005444 val |= PIPECONF_INTERLACED_ILK;
5445 else
5446 val |= PIPECONF_PROGRESSIVE;
5447
Daniel Vetter50f3b012013-03-27 00:44:56 +01005448 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005449 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005450
Paulo Zanonic8203562012-09-12 10:06:29 -03005451 I915_WRITE(PIPECONF(pipe), val);
5452 POSTING_READ(PIPECONF(pipe));
5453}
5454
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005455/*
5456 * Set up the pipe CSC unit.
5457 *
5458 * Currently only full range RGB to limited range RGB conversion
5459 * is supported, but eventually this should handle various
5460 * RGB<->YCbCr scenarios as well.
5461 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005462static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005463{
5464 struct drm_device *dev = crtc->dev;
5465 struct drm_i915_private *dev_priv = dev->dev_private;
5466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5467 int pipe = intel_crtc->pipe;
5468 uint16_t coeff = 0x7800; /* 1.0 */
5469
5470 /*
5471 * TODO: Check what kind of values actually come out of the pipe
5472 * with these coeff/postoff values and adjust to get the best
5473 * accuracy. Perhaps we even need to take the bpc value into
5474 * consideration.
5475 */
5476
Daniel Vetter50f3b012013-03-27 00:44:56 +01005477 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005478 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5479
5480 /*
5481 * GY/GU and RY/RU should be the other way around according
5482 * to BSpec, but reality doesn't agree. Just set them up in
5483 * a way that results in the correct picture.
5484 */
5485 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5486 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5487
5488 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5489 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5490
5491 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5492 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5493
5494 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5495 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5496 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5497
5498 if (INTEL_INFO(dev)->gen > 6) {
5499 uint16_t postoff = 0;
5500
Daniel Vetter50f3b012013-03-27 00:44:56 +01005501 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005502 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5503
5504 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5505 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5506 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5507
5508 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5509 } else {
5510 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5511
Daniel Vetter50f3b012013-03-27 00:44:56 +01005512 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005513 mode |= CSC_BLACK_SCREEN_OFFSET;
5514
5515 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5516 }
5517}
5518
Daniel Vetter6ff93602013-04-19 11:24:36 +02005519static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005520{
5521 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005523 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005524 uint32_t val;
5525
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005526 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005527
Daniel Vetterd8b32242013-04-25 17:54:44 +02005528 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005529 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5530
Daniel Vetter6ff93602013-04-19 11:24:36 +02005531 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005532 val |= PIPECONF_INTERLACED_ILK;
5533 else
5534 val |= PIPECONF_PROGRESSIVE;
5535
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005536 I915_WRITE(PIPECONF(cpu_transcoder), val);
5537 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005538
5539 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5540 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005541}
5542
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005543static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005544 intel_clock_t *clock,
5545 bool *has_reduced_clock,
5546 intel_clock_t *reduced_clock)
5547{
5548 struct drm_device *dev = crtc->dev;
5549 struct drm_i915_private *dev_priv = dev->dev_private;
5550 struct intel_encoder *intel_encoder;
5551 int refclk;
5552 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005553 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005554
5555 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5556 switch (intel_encoder->type) {
5557 case INTEL_OUTPUT_LVDS:
5558 is_lvds = true;
5559 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005560 }
5561 }
5562
5563 refclk = ironlake_get_refclk(crtc);
5564
5565 /*
5566 * Returns a set of divisors for the desired target clock with the given
5567 * refclk, or FALSE. The returned values represent the clock equation:
5568 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5569 */
5570 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005571 ret = dev_priv->display.find_dpll(limit, crtc,
5572 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005573 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005574 if (!ret)
5575 return false;
5576
5577 if (is_lvds && dev_priv->lvds_downclock_avail) {
5578 /*
5579 * Ensure we match the reduced clock's P to the target clock.
5580 * If the clocks don't match, we can't switch the display clock
5581 * by using the FP0/FP1. In such case we will disable the LVDS
5582 * downclock feature.
5583 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005584 *has_reduced_clock =
5585 dev_priv->display.find_dpll(limit, crtc,
5586 dev_priv->lvds_downclock,
5587 refclk, clock,
5588 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005589 }
5590
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005591 return true;
5592}
5593
Daniel Vetter01a415f2012-10-27 15:58:40 +02005594static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5595{
5596 struct drm_i915_private *dev_priv = dev->dev_private;
5597 uint32_t temp;
5598
5599 temp = I915_READ(SOUTH_CHICKEN1);
5600 if (temp & FDI_BC_BIFURCATION_SELECT)
5601 return;
5602
5603 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5604 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5605
5606 temp |= FDI_BC_BIFURCATION_SELECT;
5607 DRM_DEBUG_KMS("enabling fdi C rx\n");
5608 I915_WRITE(SOUTH_CHICKEN1, temp);
5609 POSTING_READ(SOUTH_CHICKEN1);
5610}
5611
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005612static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005613{
5614 struct drm_device *dev = intel_crtc->base.dev;
5615 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005616
5617 switch (intel_crtc->pipe) {
5618 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005619 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005620 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005621 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005622 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5623 else
5624 cpt_enable_fdi_bc_bifurcation(dev);
5625
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005626 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005627 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005628 cpt_enable_fdi_bc_bifurcation(dev);
5629
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005630 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005631 default:
5632 BUG();
5633 }
5634}
5635
Paulo Zanonid4b19312012-11-29 11:29:32 -02005636int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5637{
5638 /*
5639 * Account for spread spectrum to avoid
5640 * oversubscribing the link. Max center spread
5641 * is 2.5%; use 5% for safety's sake.
5642 */
5643 u32 bps = target_clock * bpp * 21 / 20;
5644 return bps / (link_bw * 8) + 1;
5645}
5646
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005647static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005648{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005649 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005650}
5651
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005652static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005653 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005654 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005655{
5656 struct drm_crtc *crtc = &intel_crtc->base;
5657 struct drm_device *dev = crtc->dev;
5658 struct drm_i915_private *dev_priv = dev->dev_private;
5659 struct intel_encoder *intel_encoder;
5660 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005661 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005662 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005663
5664 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5665 switch (intel_encoder->type) {
5666 case INTEL_OUTPUT_LVDS:
5667 is_lvds = true;
5668 break;
5669 case INTEL_OUTPUT_SDVO:
5670 case INTEL_OUTPUT_HDMI:
5671 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005672 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005673 }
5674
5675 num_connectors++;
5676 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005677
Chris Wilsonc1858122010-12-03 21:35:48 +00005678 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005679 factor = 21;
5680 if (is_lvds) {
5681 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005682 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005683 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005684 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005685 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005686 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005687
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005688 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005689 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005690
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005691 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5692 *fp2 |= FP_CB_TUNE;
5693
Chris Wilson5eddb702010-09-11 13:48:45 +01005694 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005695
Eric Anholta07d6782011-03-30 13:01:08 -07005696 if (is_lvds)
5697 dpll |= DPLLB_MODE_LVDS;
5698 else
5699 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005700
Daniel Vetteref1b4602013-06-01 17:17:04 +02005701 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5702 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005703
5704 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005705 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005706 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005707 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005708
Eric Anholta07d6782011-03-30 13:01:08 -07005709 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005710 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005711 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005712 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005713
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005714 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005715 case 5:
5716 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5717 break;
5718 case 7:
5719 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5720 break;
5721 case 10:
5722 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5723 break;
5724 case 14:
5725 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5726 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005727 }
5728
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005729 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005730 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005731 else
5732 dpll |= PLL_REF_INPUT_DREFCLK;
5733
Daniel Vetter959e16d2013-06-05 13:34:21 +02005734 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005735}
5736
Jesse Barnes79e53942008-11-07 14:24:08 -08005737static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005738 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005739 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005740{
5741 struct drm_device *dev = crtc->dev;
5742 struct drm_i915_private *dev_priv = dev->dev_private;
5743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5744 int pipe = intel_crtc->pipe;
5745 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005746 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005747 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005748 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005749 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005750 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005751 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005752 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005753 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005754
5755 for_each_encoder_on_crtc(dev, crtc, encoder) {
5756 switch (encoder->type) {
5757 case INTEL_OUTPUT_LVDS:
5758 is_lvds = true;
5759 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005760 }
5761
5762 num_connectors++;
5763 }
5764
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005765 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5766 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5767
Daniel Vetterff9a6752013-06-01 17:16:21 +02005768 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005769 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005770 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005771 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5772 return -EINVAL;
5773 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005774 /* Compat-code for transition, will disappear. */
5775 if (!intel_crtc->config.clock_set) {
5776 intel_crtc->config.dpll.n = clock.n;
5777 intel_crtc->config.dpll.m1 = clock.m1;
5778 intel_crtc->config.dpll.m2 = clock.m2;
5779 intel_crtc->config.dpll.p1 = clock.p1;
5780 intel_crtc->config.dpll.p2 = clock.p2;
5781 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005782
5783 /* Ensure that the cursor is valid for the new mode before changing... */
5784 intel_crtc_update_cursor(crtc, true);
5785
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005786 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005787 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005788 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005789 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005790 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005791
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005792 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005793 &fp, &reduced_clock,
5794 has_reduced_clock ? &fp2 : NULL);
5795
Daniel Vetter959e16d2013-06-05 13:34:21 +02005796 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005797 intel_crtc->config.dpll_hw_state.fp0 = fp;
5798 if (has_reduced_clock)
5799 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5800 else
5801 intel_crtc->config.dpll_hw_state.fp1 = fp;
5802
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005803 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005804 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005805 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5806 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005807 return -EINVAL;
5808 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005809 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005810 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005811
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005812 if (intel_crtc->config.has_dp_encoder)
5813 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005814
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005815 if (is_lvds && has_reduced_clock && i915_powersave)
5816 intel_crtc->lowfreq_avail = true;
5817 else
5818 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005819
5820 if (intel_crtc->config.has_pch_encoder) {
5821 pll = intel_crtc_to_shared_dpll(intel_crtc);
5822
Jesse Barnes79e53942008-11-07 14:24:08 -08005823 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005824
Daniel Vetter8a654f32013-06-01 17:16:22 +02005825 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005826
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005827 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005828 intel_cpu_transcoder_set_m_n(intel_crtc,
5829 &intel_crtc->config.fdi_m_n);
5830 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005831
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005832 if (IS_IVYBRIDGE(dev))
5833 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005834
Daniel Vetter6ff93602013-04-19 11:24:36 +02005835 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005836
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005837 /* Set up the display plane register */
5838 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005839 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005840
Daniel Vetter94352cf2012-07-05 22:51:56 +02005841 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005842
5843 intel_update_watermarks(dev);
5844
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005845 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005846}
5847
Daniel Vetter72419202013-04-04 13:28:53 +02005848static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5849 struct intel_crtc_config *pipe_config)
5850{
5851 struct drm_device *dev = crtc->base.dev;
5852 struct drm_i915_private *dev_priv = dev->dev_private;
5853 enum transcoder transcoder = pipe_config->cpu_transcoder;
5854
5855 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5856 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5857 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5858 & ~TU_SIZE_MASK;
5859 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5860 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5861 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5862}
5863
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005864static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5865 struct intel_crtc_config *pipe_config)
5866{
5867 struct drm_device *dev = crtc->base.dev;
5868 struct drm_i915_private *dev_priv = dev->dev_private;
5869 uint32_t tmp;
5870
5871 tmp = I915_READ(PF_CTL(crtc->pipe));
5872
5873 if (tmp & PF_ENABLE) {
5874 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5875 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005876
5877 /* We currently do not free assignements of panel fitters on
5878 * ivb/hsw (since we don't use the higher upscaling modes which
5879 * differentiates them) so just WARN about this case for now. */
5880 if (IS_GEN7(dev)) {
5881 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5882 PF_PIPE_SEL_IVB(crtc->pipe));
5883 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005884 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005885}
5886
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005887static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5888 struct intel_crtc_config *pipe_config)
5889{
5890 struct drm_device *dev = crtc->base.dev;
5891 struct drm_i915_private *dev_priv = dev->dev_private;
5892 uint32_t tmp;
5893
Daniel Vettere143a212013-07-04 12:01:15 +02005894 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005895 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005896
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005897 tmp = I915_READ(PIPECONF(crtc->pipe));
5898 if (!(tmp & PIPECONF_ENABLE))
5899 return false;
5900
Daniel Vetterab9412b2013-05-03 11:49:46 +02005901 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005902 struct intel_shared_dpll *pll;
5903
Daniel Vetter88adfff2013-03-28 10:42:01 +01005904 pipe_config->has_pch_encoder = true;
5905
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005906 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5907 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5908 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005909
5910 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005911
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005912 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02005913 pipe_config->shared_dpll =
5914 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005915 } else {
5916 tmp = I915_READ(PCH_DPLL_SEL);
5917 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5918 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5919 else
5920 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5921 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02005922
5923 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
5924
5925 WARN_ON(!pll->get_hw_state(dev_priv, pll,
5926 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02005927
5928 tmp = pipe_config->dpll_hw_state.dpll;
5929 pipe_config->pixel_multiplier =
5930 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
5931 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005932 } else {
5933 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005934 }
5935
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005936 intel_get_pipe_timings(crtc, pipe_config);
5937
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005938 ironlake_get_pfit_config(crtc, pipe_config);
5939
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005940 return true;
5941}
5942
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005943static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
5944{
5945 struct drm_device *dev = dev_priv->dev;
5946 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
5947 struct intel_crtc *crtc;
5948 unsigned long irqflags;
5949 uint32_t val, pch_hpd_mask;
5950
5951 pch_hpd_mask = SDE_PORTB_HOTPLUG_CPT | SDE_PORTC_HOTPLUG_CPT;
5952 if (!(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE))
5953 pch_hpd_mask |= SDE_PORTD_HOTPLUG_CPT | SDE_CRT_HOTPLUG_CPT;
5954
5955 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
5956 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
5957 pipe_name(crtc->pipe));
5958
5959 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
5960 WARN(plls->spll_refcount, "SPLL enabled\n");
5961 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
5962 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
5963 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
5964 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
5965 "CPU PWM1 enabled\n");
5966 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
5967 "CPU PWM2 enabled\n");
5968 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
5969 "PCH PWM1 enabled\n");
5970 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
5971 "Utility pin enabled\n");
5972 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
5973
5974 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5975 val = I915_READ(DEIMR);
5976 WARN((val & ~DE_PCH_EVENT_IVB) != val,
5977 "Unexpected DEIMR bits enabled: 0x%x\n", val);
5978 val = I915_READ(SDEIMR);
5979 WARN((val & ~pch_hpd_mask) != val,
5980 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
5981 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5982}
5983
5984/*
5985 * This function implements pieces of two sequences from BSpec:
5986 * - Sequence for display software to disable LCPLL
5987 * - Sequence for display software to allow package C8+
5988 * The steps implemented here are just the steps that actually touch the LCPLL
5989 * register. Callers should take care of disabling all the display engine
5990 * functions, doing the mode unset, fixing interrupts, etc.
5991 */
5992void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
5993 bool switch_to_fclk, bool allow_power_down)
5994{
5995 uint32_t val;
5996
5997 assert_can_disable_lcpll(dev_priv);
5998
5999 val = I915_READ(LCPLL_CTL);
6000
6001 if (switch_to_fclk) {
6002 val |= LCPLL_CD_SOURCE_FCLK;
6003 I915_WRITE(LCPLL_CTL, val);
6004
6005 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6006 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6007 DRM_ERROR("Switching to FCLK failed\n");
6008
6009 val = I915_READ(LCPLL_CTL);
6010 }
6011
6012 val |= LCPLL_PLL_DISABLE;
6013 I915_WRITE(LCPLL_CTL, val);
6014 POSTING_READ(LCPLL_CTL);
6015
6016 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6017 DRM_ERROR("LCPLL still locked\n");
6018
6019 val = I915_READ(D_COMP);
6020 val |= D_COMP_COMP_DISABLE;
6021 I915_WRITE(D_COMP, val);
6022 POSTING_READ(D_COMP);
6023 ndelay(100);
6024
6025 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6026 DRM_ERROR("D_COMP RCOMP still in progress\n");
6027
6028 if (allow_power_down) {
6029 val = I915_READ(LCPLL_CTL);
6030 val |= LCPLL_POWER_DOWN_ALLOW;
6031 I915_WRITE(LCPLL_CTL, val);
6032 POSTING_READ(LCPLL_CTL);
6033 }
6034}
6035
6036/*
6037 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6038 * source.
6039 */
6040void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6041{
6042 uint32_t val;
6043
6044 val = I915_READ(LCPLL_CTL);
6045
6046 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6047 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6048 return;
6049
6050 if (val & LCPLL_POWER_DOWN_ALLOW) {
6051 val &= ~LCPLL_POWER_DOWN_ALLOW;
6052 I915_WRITE(LCPLL_CTL, val);
6053 }
6054
6055 val = I915_READ(D_COMP);
6056 val |= D_COMP_COMP_FORCE;
6057 val &= ~D_COMP_COMP_DISABLE;
6058 I915_WRITE(D_COMP, val);
6059 I915_READ(D_COMP);
6060
6061 val = I915_READ(LCPLL_CTL);
6062 val &= ~LCPLL_PLL_DISABLE;
6063 I915_WRITE(LCPLL_CTL, val);
6064
6065 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6066 DRM_ERROR("LCPLL not locked yet\n");
6067
6068 if (val & LCPLL_CD_SOURCE_FCLK) {
6069 val = I915_READ(LCPLL_CTL);
6070 val &= ~LCPLL_CD_SOURCE_FCLK;
6071 I915_WRITE(LCPLL_CTL, val);
6072
6073 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6074 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6075 DRM_ERROR("Switching back to LCPLL failed\n");
6076 }
6077}
6078
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006079static void haswell_modeset_global_resources(struct drm_device *dev)
6080{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006081 bool enable = false;
6082 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006083
6084 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02006085 if (!crtc->base.enabled)
6086 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006087
Daniel Vettere7a639c2013-05-31 17:49:17 +02006088 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
6089 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006090 enable = true;
6091 }
6092
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006093 intel_set_power_well(dev, enable);
6094}
6095
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006096static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006097 int x, int y,
6098 struct drm_framebuffer *fb)
6099{
6100 struct drm_device *dev = crtc->dev;
6101 struct drm_i915_private *dev_priv = dev->dev_private;
6102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006103 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006104 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006105
Daniel Vetterff9a6752013-06-01 17:16:21 +02006106 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03006107 return -EINVAL;
6108
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006109 /* Ensure that the cursor is valid for the new mode before changing... */
6110 intel_crtc_update_cursor(crtc, true);
6111
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006112 if (intel_crtc->config.has_dp_encoder)
6113 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006114
6115 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006116
Daniel Vetter8a654f32013-06-01 17:16:22 +02006117 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006118
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006119 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006120 intel_cpu_transcoder_set_m_n(intel_crtc,
6121 &intel_crtc->config.fdi_m_n);
6122 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006123
Daniel Vetter6ff93602013-04-19 11:24:36 +02006124 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006125
Daniel Vetter50f3b012013-03-27 00:44:56 +01006126 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006127
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006128 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006129 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006130 POSTING_READ(DSPCNTR(plane));
6131
6132 ret = intel_pipe_set_base(crtc, x, y, fb);
6133
6134 intel_update_watermarks(dev);
6135
Jesse Barnes79e53942008-11-07 14:24:08 -08006136 return ret;
6137}
6138
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006139static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6140 struct intel_crtc_config *pipe_config)
6141{
6142 struct drm_device *dev = crtc->base.dev;
6143 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006144 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006145 uint32_t tmp;
6146
Daniel Vettere143a212013-07-04 12:01:15 +02006147 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006148 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6149
Daniel Vettereccb1402013-05-22 00:50:22 +02006150 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6151 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6152 enum pipe trans_edp_pipe;
6153 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6154 default:
6155 WARN(1, "unknown pipe linked to edp transcoder\n");
6156 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6157 case TRANS_DDI_EDP_INPUT_A_ON:
6158 trans_edp_pipe = PIPE_A;
6159 break;
6160 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6161 trans_edp_pipe = PIPE_B;
6162 break;
6163 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6164 trans_edp_pipe = PIPE_C;
6165 break;
6166 }
6167
6168 if (trans_edp_pipe == crtc->pipe)
6169 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6170 }
6171
Paulo Zanonib97186f2013-05-03 12:15:36 -03006172 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02006173 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006174 return false;
6175
Daniel Vettereccb1402013-05-22 00:50:22 +02006176 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006177 if (!(tmp & PIPECONF_ENABLE))
6178 return false;
6179
Daniel Vetter88adfff2013-03-28 10:42:01 +01006180 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006181 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01006182 * DDI E. So just check whether this pipe is wired to DDI E and whether
6183 * the PCH transcoder is on.
6184 */
Daniel Vettereccb1402013-05-22 00:50:22 +02006185 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006186 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02006187 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006188 pipe_config->has_pch_encoder = true;
6189
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006190 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6191 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6192 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006193
6194 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006195 }
6196
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006197 intel_get_pipe_timings(crtc, pipe_config);
6198
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006199 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6200 if (intel_display_power_enabled(dev, pfit_domain))
6201 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01006202
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006203 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6204 (I915_READ(IPS_CTL) & IPS_ENABLE);
6205
Daniel Vetter6c49f242013-06-06 12:45:25 +02006206 pipe_config->pixel_multiplier = 1;
6207
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006208 return true;
6209}
6210
Eric Anholtf564048e2011-03-30 13:01:02 -07006211static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006212 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006213 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006214{
6215 struct drm_device *dev = crtc->dev;
6216 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006217 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006219 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006220 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006221 int ret;
6222
Eric Anholt0b701d22011-03-30 13:01:03 -07006223 drm_vblank_pre_modeset(dev, pipe);
6224
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006225 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6226
Jesse Barnes79e53942008-11-07 14:24:08 -08006227 drm_vblank_post_modeset(dev, pipe);
6228
Daniel Vetter9256aa12012-10-31 19:26:13 +01006229 if (ret != 0)
6230 return ret;
6231
6232 for_each_encoder_on_crtc(dev, crtc, encoder) {
6233 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6234 encoder->base.base.id,
6235 drm_get_encoder_name(&encoder->base),
6236 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006237 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006238 }
6239
6240 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006241}
6242
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006243static bool intel_eld_uptodate(struct drm_connector *connector,
6244 int reg_eldv, uint32_t bits_eldv,
6245 int reg_elda, uint32_t bits_elda,
6246 int reg_edid)
6247{
6248 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6249 uint8_t *eld = connector->eld;
6250 uint32_t i;
6251
6252 i = I915_READ(reg_eldv);
6253 i &= bits_eldv;
6254
6255 if (!eld[0])
6256 return !i;
6257
6258 if (!i)
6259 return false;
6260
6261 i = I915_READ(reg_elda);
6262 i &= ~bits_elda;
6263 I915_WRITE(reg_elda, i);
6264
6265 for (i = 0; i < eld[2]; i++)
6266 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6267 return false;
6268
6269 return true;
6270}
6271
Wu Fengguange0dac652011-09-05 14:25:34 +08006272static void g4x_write_eld(struct drm_connector *connector,
6273 struct drm_crtc *crtc)
6274{
6275 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6276 uint8_t *eld = connector->eld;
6277 uint32_t eldv;
6278 uint32_t len;
6279 uint32_t i;
6280
6281 i = I915_READ(G4X_AUD_VID_DID);
6282
6283 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6284 eldv = G4X_ELDV_DEVCL_DEVBLC;
6285 else
6286 eldv = G4X_ELDV_DEVCTG;
6287
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006288 if (intel_eld_uptodate(connector,
6289 G4X_AUD_CNTL_ST, eldv,
6290 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6291 G4X_HDMIW_HDMIEDID))
6292 return;
6293
Wu Fengguange0dac652011-09-05 14:25:34 +08006294 i = I915_READ(G4X_AUD_CNTL_ST);
6295 i &= ~(eldv | G4X_ELD_ADDR);
6296 len = (i >> 9) & 0x1f; /* ELD buffer size */
6297 I915_WRITE(G4X_AUD_CNTL_ST, i);
6298
6299 if (!eld[0])
6300 return;
6301
6302 len = min_t(uint8_t, eld[2], len);
6303 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6304 for (i = 0; i < len; i++)
6305 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6306
6307 i = I915_READ(G4X_AUD_CNTL_ST);
6308 i |= eldv;
6309 I915_WRITE(G4X_AUD_CNTL_ST, i);
6310}
6311
Wang Xingchao83358c852012-08-16 22:43:37 +08006312static void haswell_write_eld(struct drm_connector *connector,
6313 struct drm_crtc *crtc)
6314{
6315 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6316 uint8_t *eld = connector->eld;
6317 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006319 uint32_t eldv;
6320 uint32_t i;
6321 int len;
6322 int pipe = to_intel_crtc(crtc)->pipe;
6323 int tmp;
6324
6325 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6326 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6327 int aud_config = HSW_AUD_CFG(pipe);
6328 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6329
6330
6331 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6332
6333 /* Audio output enable */
6334 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6335 tmp = I915_READ(aud_cntrl_st2);
6336 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6337 I915_WRITE(aud_cntrl_st2, tmp);
6338
6339 /* Wait for 1 vertical blank */
6340 intel_wait_for_vblank(dev, pipe);
6341
6342 /* Set ELD valid state */
6343 tmp = I915_READ(aud_cntrl_st2);
6344 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6345 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6346 I915_WRITE(aud_cntrl_st2, tmp);
6347 tmp = I915_READ(aud_cntrl_st2);
6348 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6349
6350 /* Enable HDMI mode */
6351 tmp = I915_READ(aud_config);
6352 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6353 /* clear N_programing_enable and N_value_index */
6354 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6355 I915_WRITE(aud_config, tmp);
6356
6357 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6358
6359 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006360 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006361
6362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6363 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6364 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6365 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6366 } else
6367 I915_WRITE(aud_config, 0);
6368
6369 if (intel_eld_uptodate(connector,
6370 aud_cntrl_st2, eldv,
6371 aud_cntl_st, IBX_ELD_ADDRESS,
6372 hdmiw_hdmiedid))
6373 return;
6374
6375 i = I915_READ(aud_cntrl_st2);
6376 i &= ~eldv;
6377 I915_WRITE(aud_cntrl_st2, i);
6378
6379 if (!eld[0])
6380 return;
6381
6382 i = I915_READ(aud_cntl_st);
6383 i &= ~IBX_ELD_ADDRESS;
6384 I915_WRITE(aud_cntl_st, i);
6385 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6386 DRM_DEBUG_DRIVER("port num:%d\n", i);
6387
6388 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6389 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6390 for (i = 0; i < len; i++)
6391 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6392
6393 i = I915_READ(aud_cntrl_st2);
6394 i |= eldv;
6395 I915_WRITE(aud_cntrl_st2, i);
6396
6397}
6398
Wu Fengguange0dac652011-09-05 14:25:34 +08006399static void ironlake_write_eld(struct drm_connector *connector,
6400 struct drm_crtc *crtc)
6401{
6402 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6403 uint8_t *eld = connector->eld;
6404 uint32_t eldv;
6405 uint32_t i;
6406 int len;
6407 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006408 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006409 int aud_cntl_st;
6410 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006411 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006412
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006413 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006414 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6415 aud_config = IBX_AUD_CFG(pipe);
6416 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006417 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006418 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006419 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6420 aud_config = CPT_AUD_CFG(pipe);
6421 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006422 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006423 }
6424
Wang Xingchao9b138a82012-08-09 16:52:18 +08006425 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006426
6427 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006428 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006429 if (!i) {
6430 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6431 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006432 eldv = IBX_ELD_VALIDB;
6433 eldv |= IBX_ELD_VALIDB << 4;
6434 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006435 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006436 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006437 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006438 }
6439
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006440 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6441 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6442 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006443 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6444 } else
6445 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006446
6447 if (intel_eld_uptodate(connector,
6448 aud_cntrl_st2, eldv,
6449 aud_cntl_st, IBX_ELD_ADDRESS,
6450 hdmiw_hdmiedid))
6451 return;
6452
Wu Fengguange0dac652011-09-05 14:25:34 +08006453 i = I915_READ(aud_cntrl_st2);
6454 i &= ~eldv;
6455 I915_WRITE(aud_cntrl_st2, i);
6456
6457 if (!eld[0])
6458 return;
6459
Wu Fengguange0dac652011-09-05 14:25:34 +08006460 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006461 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006462 I915_WRITE(aud_cntl_st, i);
6463
6464 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6465 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6466 for (i = 0; i < len; i++)
6467 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6468
6469 i = I915_READ(aud_cntrl_st2);
6470 i |= eldv;
6471 I915_WRITE(aud_cntrl_st2, i);
6472}
6473
6474void intel_write_eld(struct drm_encoder *encoder,
6475 struct drm_display_mode *mode)
6476{
6477 struct drm_crtc *crtc = encoder->crtc;
6478 struct drm_connector *connector;
6479 struct drm_device *dev = encoder->dev;
6480 struct drm_i915_private *dev_priv = dev->dev_private;
6481
6482 connector = drm_select_eld(encoder, mode);
6483 if (!connector)
6484 return;
6485
6486 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6487 connector->base.id,
6488 drm_get_connector_name(connector),
6489 connector->encoder->base.id,
6490 drm_get_encoder_name(connector->encoder));
6491
6492 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6493
6494 if (dev_priv->display.write_eld)
6495 dev_priv->display.write_eld(connector, crtc);
6496}
6497
Jesse Barnes79e53942008-11-07 14:24:08 -08006498/** Loads the palette/gamma unit for the CRTC with the prepared values */
6499void intel_crtc_load_lut(struct drm_crtc *crtc)
6500{
6501 struct drm_device *dev = crtc->dev;
6502 struct drm_i915_private *dev_priv = dev->dev_private;
6503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006504 enum pipe pipe = intel_crtc->pipe;
6505 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006506 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006507 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006508
6509 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006510 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006511 return;
6512
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006513 if (!HAS_PCH_SPLIT(dev_priv->dev))
6514 assert_pll_enabled(dev_priv, pipe);
6515
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006516 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006517 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006518 palreg = LGC_PALETTE(pipe);
6519
6520 /* Workaround : Do not read or write the pipe palette/gamma data while
6521 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6522 */
6523 if (intel_crtc->config.ips_enabled &&
6524 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6525 GAMMA_MODE_MODE_SPLIT)) {
6526 hsw_disable_ips(intel_crtc);
6527 reenable_ips = true;
6528 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006529
Jesse Barnes79e53942008-11-07 14:24:08 -08006530 for (i = 0; i < 256; i++) {
6531 I915_WRITE(palreg + 4 * i,
6532 (intel_crtc->lut_r[i] << 16) |
6533 (intel_crtc->lut_g[i] << 8) |
6534 intel_crtc->lut_b[i]);
6535 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006536
6537 if (reenable_ips)
6538 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006539}
6540
Chris Wilson560b85b2010-08-07 11:01:38 +01006541static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6542{
6543 struct drm_device *dev = crtc->dev;
6544 struct drm_i915_private *dev_priv = dev->dev_private;
6545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6546 bool visible = base != 0;
6547 u32 cntl;
6548
6549 if (intel_crtc->cursor_visible == visible)
6550 return;
6551
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006552 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006553 if (visible) {
6554 /* On these chipsets we can only modify the base whilst
6555 * the cursor is disabled.
6556 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006557 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006558
6559 cntl &= ~(CURSOR_FORMAT_MASK);
6560 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6561 cntl |= CURSOR_ENABLE |
6562 CURSOR_GAMMA_ENABLE |
6563 CURSOR_FORMAT_ARGB;
6564 } else
6565 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006566 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006567
6568 intel_crtc->cursor_visible = visible;
6569}
6570
6571static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6572{
6573 struct drm_device *dev = crtc->dev;
6574 struct drm_i915_private *dev_priv = dev->dev_private;
6575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6576 int pipe = intel_crtc->pipe;
6577 bool visible = base != 0;
6578
6579 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006580 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006581 if (base) {
6582 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6583 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6584 cntl |= pipe << 28; /* Connect to correct pipe */
6585 } else {
6586 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6587 cntl |= CURSOR_MODE_DISABLE;
6588 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006589 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006590
6591 intel_crtc->cursor_visible = visible;
6592 }
6593 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006594 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006595}
6596
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006597static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6598{
6599 struct drm_device *dev = crtc->dev;
6600 struct drm_i915_private *dev_priv = dev->dev_private;
6601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6602 int pipe = intel_crtc->pipe;
6603 bool visible = base != 0;
6604
6605 if (intel_crtc->cursor_visible != visible) {
6606 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6607 if (base) {
6608 cntl &= ~CURSOR_MODE;
6609 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6610 } else {
6611 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6612 cntl |= CURSOR_MODE_DISABLE;
6613 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006614 if (IS_HASWELL(dev))
6615 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006616 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6617
6618 intel_crtc->cursor_visible = visible;
6619 }
6620 /* and commit changes on next vblank */
6621 I915_WRITE(CURBASE_IVB(pipe), base);
6622}
6623
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006624/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006625static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6626 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006627{
6628 struct drm_device *dev = crtc->dev;
6629 struct drm_i915_private *dev_priv = dev->dev_private;
6630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6631 int pipe = intel_crtc->pipe;
6632 int x = intel_crtc->cursor_x;
6633 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006634 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006635 bool visible;
6636
6637 pos = 0;
6638
Chris Wilson6b383a72010-09-13 13:54:26 +01006639 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006640 base = intel_crtc->cursor_addr;
6641 if (x > (int) crtc->fb->width)
6642 base = 0;
6643
6644 if (y > (int) crtc->fb->height)
6645 base = 0;
6646 } else
6647 base = 0;
6648
6649 if (x < 0) {
6650 if (x + intel_crtc->cursor_width < 0)
6651 base = 0;
6652
6653 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6654 x = -x;
6655 }
6656 pos |= x << CURSOR_X_SHIFT;
6657
6658 if (y < 0) {
6659 if (y + intel_crtc->cursor_height < 0)
6660 base = 0;
6661
6662 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6663 y = -y;
6664 }
6665 pos |= y << CURSOR_Y_SHIFT;
6666
6667 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006668 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006669 return;
6670
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006671 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006672 I915_WRITE(CURPOS_IVB(pipe), pos);
6673 ivb_update_cursor(crtc, base);
6674 } else {
6675 I915_WRITE(CURPOS(pipe), pos);
6676 if (IS_845G(dev) || IS_I865G(dev))
6677 i845_update_cursor(crtc, base);
6678 else
6679 i9xx_update_cursor(crtc, base);
6680 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006681}
6682
Jesse Barnes79e53942008-11-07 14:24:08 -08006683static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006684 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006685 uint32_t handle,
6686 uint32_t width, uint32_t height)
6687{
6688 struct drm_device *dev = crtc->dev;
6689 struct drm_i915_private *dev_priv = dev->dev_private;
6690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006691 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006692 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006693 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006694
Jesse Barnes79e53942008-11-07 14:24:08 -08006695 /* if we want to turn off the cursor ignore width and height */
6696 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006697 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006698 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006699 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006700 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006701 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006702 }
6703
6704 /* Currently we only support 64x64 cursors */
6705 if (width != 64 || height != 64) {
6706 DRM_ERROR("we currently only support 64x64 cursors\n");
6707 return -EINVAL;
6708 }
6709
Chris Wilson05394f32010-11-08 19:18:58 +00006710 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006711 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006712 return -ENOENT;
6713
Chris Wilson05394f32010-11-08 19:18:58 +00006714 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006715 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006716 ret = -ENOMEM;
6717 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006718 }
6719
Dave Airlie71acb5e2008-12-30 20:31:46 +10006720 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006721 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006722 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006723 unsigned alignment;
6724
Chris Wilsond9e86c02010-11-10 16:40:20 +00006725 if (obj->tiling_mode) {
6726 DRM_ERROR("cursor cannot be tiled\n");
6727 ret = -EINVAL;
6728 goto fail_locked;
6729 }
6730
Chris Wilson693db182013-03-05 14:52:39 +00006731 /* Note that the w/a also requires 2 PTE of padding following
6732 * the bo. We currently fill all unused PTE with the shadow
6733 * page and so we should always have valid PTE following the
6734 * cursor preventing the VT-d warning.
6735 */
6736 alignment = 0;
6737 if (need_vtd_wa(dev))
6738 alignment = 64*1024;
6739
6740 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006741 if (ret) {
6742 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006743 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006744 }
6745
Chris Wilsond9e86c02010-11-10 16:40:20 +00006746 ret = i915_gem_object_put_fence(obj);
6747 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006748 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006749 goto fail_unpin;
6750 }
6751
Ben Widawskyf343c5f2013-07-05 14:41:04 -07006752 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006753 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006754 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006755 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006756 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6757 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006758 if (ret) {
6759 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006760 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006761 }
Chris Wilson05394f32010-11-08 19:18:58 +00006762 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006763 }
6764
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006765 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006766 I915_WRITE(CURSIZE, (height << 12) | width);
6767
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006768 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006769 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006770 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006771 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006772 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6773 } else
6774 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006775 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006776 }
Jesse Barnes80824002009-09-10 15:28:06 -07006777
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006778 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006779
6780 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006781 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006782 intel_crtc->cursor_width = width;
6783 intel_crtc->cursor_height = height;
6784
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006785 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006786
Jesse Barnes79e53942008-11-07 14:24:08 -08006787 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006788fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006789 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006790fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006791 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006792fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006793 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006794 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006795}
6796
6797static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6798{
Jesse Barnes79e53942008-11-07 14:24:08 -08006799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006800
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006801 intel_crtc->cursor_x = x;
6802 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006803
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006804 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006805
6806 return 0;
6807}
6808
6809/** Sets the color ramps on behalf of RandR */
6810void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6811 u16 blue, int regno)
6812{
6813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6814
6815 intel_crtc->lut_r[regno] = red >> 8;
6816 intel_crtc->lut_g[regno] = green >> 8;
6817 intel_crtc->lut_b[regno] = blue >> 8;
6818}
6819
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006820void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6821 u16 *blue, int regno)
6822{
6823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6824
6825 *red = intel_crtc->lut_r[regno] << 8;
6826 *green = intel_crtc->lut_g[regno] << 8;
6827 *blue = intel_crtc->lut_b[regno] << 8;
6828}
6829
Jesse Barnes79e53942008-11-07 14:24:08 -08006830static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006831 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006832{
James Simmons72034252010-08-03 01:33:19 +01006833 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006835
James Simmons72034252010-08-03 01:33:19 +01006836 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006837 intel_crtc->lut_r[i] = red[i] >> 8;
6838 intel_crtc->lut_g[i] = green[i] >> 8;
6839 intel_crtc->lut_b[i] = blue[i] >> 8;
6840 }
6841
6842 intel_crtc_load_lut(crtc);
6843}
6844
Jesse Barnes79e53942008-11-07 14:24:08 -08006845/* VESA 640x480x72Hz mode to set on the pipe */
6846static struct drm_display_mode load_detect_mode = {
6847 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6848 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6849};
6850
Chris Wilsond2dff872011-04-19 08:36:26 +01006851static struct drm_framebuffer *
6852intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006853 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006854 struct drm_i915_gem_object *obj)
6855{
6856 struct intel_framebuffer *intel_fb;
6857 int ret;
6858
6859 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6860 if (!intel_fb) {
6861 drm_gem_object_unreference_unlocked(&obj->base);
6862 return ERR_PTR(-ENOMEM);
6863 }
6864
6865 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6866 if (ret) {
6867 drm_gem_object_unreference_unlocked(&obj->base);
6868 kfree(intel_fb);
6869 return ERR_PTR(ret);
6870 }
6871
6872 return &intel_fb->base;
6873}
6874
6875static u32
6876intel_framebuffer_pitch_for_width(int width, int bpp)
6877{
6878 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6879 return ALIGN(pitch, 64);
6880}
6881
6882static u32
6883intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6884{
6885 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6886 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6887}
6888
6889static struct drm_framebuffer *
6890intel_framebuffer_create_for_mode(struct drm_device *dev,
6891 struct drm_display_mode *mode,
6892 int depth, int bpp)
6893{
6894 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006895 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006896
6897 obj = i915_gem_alloc_object(dev,
6898 intel_framebuffer_size_for_mode(mode, bpp));
6899 if (obj == NULL)
6900 return ERR_PTR(-ENOMEM);
6901
6902 mode_cmd.width = mode->hdisplay;
6903 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006904 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6905 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006906 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006907
6908 return intel_framebuffer_create(dev, &mode_cmd, obj);
6909}
6910
6911static struct drm_framebuffer *
6912mode_fits_in_fbdev(struct drm_device *dev,
6913 struct drm_display_mode *mode)
6914{
6915 struct drm_i915_private *dev_priv = dev->dev_private;
6916 struct drm_i915_gem_object *obj;
6917 struct drm_framebuffer *fb;
6918
6919 if (dev_priv->fbdev == NULL)
6920 return NULL;
6921
6922 obj = dev_priv->fbdev->ifb.obj;
6923 if (obj == NULL)
6924 return NULL;
6925
6926 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006927 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6928 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006929 return NULL;
6930
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006931 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006932 return NULL;
6933
6934 return fb;
6935}
6936
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006937bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006938 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006939 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006940{
6941 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006942 struct intel_encoder *intel_encoder =
6943 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006944 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006945 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006946 struct drm_crtc *crtc = NULL;
6947 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006948 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006949 int i = -1;
6950
Chris Wilsond2dff872011-04-19 08:36:26 +01006951 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6952 connector->base.id, drm_get_connector_name(connector),
6953 encoder->base.id, drm_get_encoder_name(encoder));
6954
Jesse Barnes79e53942008-11-07 14:24:08 -08006955 /*
6956 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006957 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006958 * - if the connector already has an assigned crtc, use it (but make
6959 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006960 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006961 * - try to find the first unused crtc that can drive this connector,
6962 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006963 */
6964
6965 /* See if we already have a CRTC for this connector */
6966 if (encoder->crtc) {
6967 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006968
Daniel Vetter7b240562012-12-12 00:35:33 +01006969 mutex_lock(&crtc->mutex);
6970
Daniel Vetter24218aa2012-08-12 19:27:11 +02006971 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006972 old->load_detect_temp = false;
6973
6974 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006975 if (connector->dpms != DRM_MODE_DPMS_ON)
6976 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006977
Chris Wilson71731882011-04-19 23:10:58 +01006978 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006979 }
6980
6981 /* Find an unused one (if possible) */
6982 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6983 i++;
6984 if (!(encoder->possible_crtcs & (1 << i)))
6985 continue;
6986 if (!possible_crtc->enabled) {
6987 crtc = possible_crtc;
6988 break;
6989 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006990 }
6991
6992 /*
6993 * If we didn't find an unused CRTC, don't use any.
6994 */
6995 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006996 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6997 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006998 }
6999
Daniel Vetter7b240562012-12-12 00:35:33 +01007000 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007001 intel_encoder->new_crtc = to_intel_crtc(crtc);
7002 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007003
7004 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007005 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007006 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007007 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007008
Chris Wilson64927112011-04-20 07:25:26 +01007009 if (!mode)
7010 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007011
Chris Wilsond2dff872011-04-19 08:36:26 +01007012 /* We need a framebuffer large enough to accommodate all accesses
7013 * that the plane may generate whilst we perform load detection.
7014 * We can not rely on the fbcon either being present (we get called
7015 * during its initialisation to detect all boot displays, or it may
7016 * not even exist) or that it is large enough to satisfy the
7017 * requested mode.
7018 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007019 fb = mode_fits_in_fbdev(dev, mode);
7020 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007021 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007022 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7023 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007024 } else
7025 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007026 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007027 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007028 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007029 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007030 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007031
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007032 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007033 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007034 if (old->release_fb)
7035 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007036 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007037 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007038 }
Chris Wilson71731882011-04-19 23:10:58 +01007039
Jesse Barnes79e53942008-11-07 14:24:08 -08007040 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007041 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007042 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007043}
7044
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007045void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007046 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007047{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007048 struct intel_encoder *intel_encoder =
7049 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007050 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007051 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007052
Chris Wilsond2dff872011-04-19 08:36:26 +01007053 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7054 connector->base.id, drm_get_connector_name(connector),
7055 encoder->base.id, drm_get_encoder_name(encoder));
7056
Chris Wilson8261b192011-04-19 23:18:09 +01007057 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007058 to_intel_connector(connector)->new_encoder = NULL;
7059 intel_encoder->new_crtc = NULL;
7060 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007061
Daniel Vetter36206362012-12-10 20:42:17 +01007062 if (old->release_fb) {
7063 drm_framebuffer_unregister_private(old->release_fb);
7064 drm_framebuffer_unreference(old->release_fb);
7065 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007066
Daniel Vetter67c96402013-01-23 16:25:09 +00007067 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007068 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007069 }
7070
Eric Anholtc751ce42010-03-25 11:48:48 -07007071 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007072 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7073 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007074
7075 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007076}
7077
7078/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007079static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7080 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007081{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007082 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007083 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007084 int pipe = pipe_config->cpu_transcoder;
Jesse Barnes548f2452011-02-17 10:40:53 -08007085 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007086 u32 fp;
7087 intel_clock_t clock;
7088
7089 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01007090 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007091 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01007092 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007093
7094 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007095 if (IS_PINEVIEW(dev)) {
7096 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7097 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007098 } else {
7099 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7100 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7101 }
7102
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007103 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007104 if (IS_PINEVIEW(dev))
7105 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7106 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007107 else
7108 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007109 DPLL_FPA01_P1_POST_DIV_SHIFT);
7110
7111 switch (dpll & DPLL_MODE_MASK) {
7112 case DPLLB_MODE_DAC_SERIAL:
7113 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7114 5 : 10;
7115 break;
7116 case DPLLB_MODE_LVDS:
7117 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7118 7 : 14;
7119 break;
7120 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007121 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007122 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007123 pipe_config->adjusted_mode.clock = 0;
7124 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007125 }
7126
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007127 if (IS_PINEVIEW(dev))
7128 pineview_clock(96000, &clock);
7129 else
7130 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007131 } else {
7132 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7133
7134 if (is_lvds) {
7135 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7136 DPLL_FPA01_P1_POST_DIV_SHIFT);
7137 clock.p2 = 14;
7138
7139 if ((dpll & PLL_REF_INPUT_MASK) ==
7140 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7141 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007142 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007143 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007144 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007145 } else {
7146 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7147 clock.p1 = 2;
7148 else {
7149 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7150 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7151 }
7152 if (dpll & PLL_P2_DIVIDE_BY_4)
7153 clock.p2 = 4;
7154 else
7155 clock.p2 = 2;
7156
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007157 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007158 }
7159 }
7160
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007161 pipe_config->adjusted_mode.clock = clock.dot *
7162 pipe_config->pixel_multiplier;
7163}
7164
7165static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
7166 struct intel_crtc_config *pipe_config)
7167{
7168 struct drm_device *dev = crtc->base.dev;
7169 struct drm_i915_private *dev_priv = dev->dev_private;
7170 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7171 int link_freq, repeat;
7172 u64 clock;
7173 u32 link_m, link_n;
7174
7175 repeat = pipe_config->pixel_multiplier;
7176
7177 /*
7178 * The calculation for the data clock is:
7179 * pixel_clock = ((m/n)*(link_clock * nr_lanes * repeat))/bpp
7180 * But we want to avoid losing precison if possible, so:
7181 * pixel_clock = ((m * link_clock * nr_lanes * repeat)/(n*bpp))
7182 *
7183 * and the link clock is simpler:
7184 * link_clock = (m * link_clock * repeat) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007185 */
7186
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007187 /*
7188 * We need to get the FDI or DP link clock here to derive
7189 * the M/N dividers.
7190 *
7191 * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
7192 * For DP, it's either 1.62GHz or 2.7GHz.
7193 * We do our calculations in 10*MHz since we don't need much precison.
7194 */
7195 if (pipe_config->has_pch_encoder)
7196 link_freq = intel_fdi_link_freq(dev) * 10000;
7197 else
7198 link_freq = pipe_config->port_clock;
7199
7200 link_m = I915_READ(PIPE_LINK_M1(cpu_transcoder));
7201 link_n = I915_READ(PIPE_LINK_N1(cpu_transcoder));
7202
7203 if (!link_m || !link_n)
7204 return;
7205
7206 clock = ((u64)link_m * (u64)link_freq * (u64)repeat);
7207 do_div(clock, link_n);
7208
7209 pipe_config->adjusted_mode.clock = clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007210}
7211
7212/** Returns the currently programmed mode of the given pipe. */
7213struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7214 struct drm_crtc *crtc)
7215{
Jesse Barnes548f2452011-02-17 10:40:53 -08007216 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007218 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007219 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007220 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007221 int htot = I915_READ(HTOTAL(cpu_transcoder));
7222 int hsync = I915_READ(HSYNC(cpu_transcoder));
7223 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7224 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007225
7226 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7227 if (!mode)
7228 return NULL;
7229
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007230 /*
7231 * Construct a pipe_config sufficient for getting the clock info
7232 * back out of crtc_clock_get.
7233 *
7234 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7235 * to use a real value here instead.
7236 */
Daniel Vettere143a212013-07-04 12:01:15 +02007237 pipe_config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007238 pipe_config.pixel_multiplier = 1;
7239 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7240
7241 mode->clock = pipe_config.adjusted_mode.clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007242 mode->hdisplay = (htot & 0xffff) + 1;
7243 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7244 mode->hsync_start = (hsync & 0xffff) + 1;
7245 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7246 mode->vdisplay = (vtot & 0xffff) + 1;
7247 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7248 mode->vsync_start = (vsync & 0xffff) + 1;
7249 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7250
7251 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007252
7253 return mode;
7254}
7255
Daniel Vetter3dec0092010-08-20 21:40:52 +02007256static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007257{
7258 struct drm_device *dev = crtc->dev;
7259 drm_i915_private_t *dev_priv = dev->dev_private;
7260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7261 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007262 int dpll_reg = DPLL(pipe);
7263 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007264
Eric Anholtbad720f2009-10-22 16:11:14 -07007265 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007266 return;
7267
7268 if (!dev_priv->lvds_downclock_avail)
7269 return;
7270
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007271 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007272 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007273 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007274
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007275 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007276
7277 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7278 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007279 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007280
Jesse Barnes652c3932009-08-17 13:31:43 -07007281 dpll = I915_READ(dpll_reg);
7282 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007283 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007284 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007285}
7286
7287static void intel_decrease_pllclock(struct drm_crtc *crtc)
7288{
7289 struct drm_device *dev = crtc->dev;
7290 drm_i915_private_t *dev_priv = dev->dev_private;
7291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007292
Eric Anholtbad720f2009-10-22 16:11:14 -07007293 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007294 return;
7295
7296 if (!dev_priv->lvds_downclock_avail)
7297 return;
7298
7299 /*
7300 * Since this is called by a timer, we should never get here in
7301 * the manual case.
7302 */
7303 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007304 int pipe = intel_crtc->pipe;
7305 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007306 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007307
Zhao Yakui44d98a62009-10-09 11:39:40 +08007308 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007309
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007310 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007311
Chris Wilson074b5e12012-05-02 12:07:06 +01007312 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007313 dpll |= DISPLAY_RATE_SELECT_FPA1;
7314 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007315 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007316 dpll = I915_READ(dpll_reg);
7317 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007318 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007319 }
7320
7321}
7322
Chris Wilsonf047e392012-07-21 12:31:41 +01007323void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007324{
Chris Wilsonf047e392012-07-21 12:31:41 +01007325 i915_update_gfx_val(dev->dev_private);
7326}
7327
7328void intel_mark_idle(struct drm_device *dev)
7329{
Chris Wilson725a5b52013-01-08 11:02:57 +00007330 struct drm_crtc *crtc;
7331
7332 if (!i915_powersave)
7333 return;
7334
7335 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7336 if (!crtc->fb)
7337 continue;
7338
7339 intel_decrease_pllclock(crtc);
7340 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007341}
7342
Chris Wilsonc65355b2013-06-06 16:53:41 -03007343void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7344 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007345{
7346 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007347 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007348
7349 if (!i915_powersave)
7350 return;
7351
Jesse Barnes652c3932009-08-17 13:31:43 -07007352 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007353 if (!crtc->fb)
7354 continue;
7355
Chris Wilsonc65355b2013-06-06 16:53:41 -03007356 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7357 continue;
7358
7359 intel_increase_pllclock(crtc);
7360 if (ring && intel_fbc_enabled(dev))
7361 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007362 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007363}
7364
Jesse Barnes79e53942008-11-07 14:24:08 -08007365static void intel_crtc_destroy(struct drm_crtc *crtc)
7366{
7367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007368 struct drm_device *dev = crtc->dev;
7369 struct intel_unpin_work *work;
7370 unsigned long flags;
7371
7372 spin_lock_irqsave(&dev->event_lock, flags);
7373 work = intel_crtc->unpin_work;
7374 intel_crtc->unpin_work = NULL;
7375 spin_unlock_irqrestore(&dev->event_lock, flags);
7376
7377 if (work) {
7378 cancel_work_sync(&work->work);
7379 kfree(work);
7380 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007381
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007382 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7383
Jesse Barnes79e53942008-11-07 14:24:08 -08007384 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007385
Jesse Barnes79e53942008-11-07 14:24:08 -08007386 kfree(intel_crtc);
7387}
7388
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007389static void intel_unpin_work_fn(struct work_struct *__work)
7390{
7391 struct intel_unpin_work *work =
7392 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007393 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007394
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007395 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007396 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007397 drm_gem_object_unreference(&work->pending_flip_obj->base);
7398 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007399
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007400 intel_update_fbc(dev);
7401 mutex_unlock(&dev->struct_mutex);
7402
7403 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7404 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7405
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007406 kfree(work);
7407}
7408
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007409static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007410 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007411{
7412 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7414 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007415 unsigned long flags;
7416
7417 /* Ignore early vblank irqs */
7418 if (intel_crtc == NULL)
7419 return;
7420
7421 spin_lock_irqsave(&dev->event_lock, flags);
7422 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007423
7424 /* Ensure we don't miss a work->pending update ... */
7425 smp_rmb();
7426
7427 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007428 spin_unlock_irqrestore(&dev->event_lock, flags);
7429 return;
7430 }
7431
Chris Wilsone7d841c2012-12-03 11:36:30 +00007432 /* and that the unpin work is consistent wrt ->pending. */
7433 smp_rmb();
7434
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007435 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007436
Rob Clark45a066e2012-10-08 14:50:40 -05007437 if (work->event)
7438 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007439
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007440 drm_vblank_put(dev, intel_crtc->pipe);
7441
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007442 spin_unlock_irqrestore(&dev->event_lock, flags);
7443
Daniel Vetter2c10d572012-12-20 21:24:07 +01007444 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007445
7446 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007447
7448 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007449}
7450
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007451void intel_finish_page_flip(struct drm_device *dev, int pipe)
7452{
7453 drm_i915_private_t *dev_priv = dev->dev_private;
7454 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7455
Mario Kleiner49b14a52010-12-09 07:00:07 +01007456 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007457}
7458
7459void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7460{
7461 drm_i915_private_t *dev_priv = dev->dev_private;
7462 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7463
Mario Kleiner49b14a52010-12-09 07:00:07 +01007464 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007465}
7466
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007467void intel_prepare_page_flip(struct drm_device *dev, int plane)
7468{
7469 drm_i915_private_t *dev_priv = dev->dev_private;
7470 struct intel_crtc *intel_crtc =
7471 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7472 unsigned long flags;
7473
Chris Wilsone7d841c2012-12-03 11:36:30 +00007474 /* NB: An MMIO update of the plane base pointer will also
7475 * generate a page-flip completion irq, i.e. every modeset
7476 * is also accompanied by a spurious intel_prepare_page_flip().
7477 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007478 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007479 if (intel_crtc->unpin_work)
7480 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007481 spin_unlock_irqrestore(&dev->event_lock, flags);
7482}
7483
Chris Wilsone7d841c2012-12-03 11:36:30 +00007484inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7485{
7486 /* Ensure that the work item is consistent when activating it ... */
7487 smp_wmb();
7488 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7489 /* and that it is marked active as soon as the irq could fire. */
7490 smp_wmb();
7491}
7492
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007493static int intel_gen2_queue_flip(struct drm_device *dev,
7494 struct drm_crtc *crtc,
7495 struct drm_framebuffer *fb,
7496 struct drm_i915_gem_object *obj)
7497{
7498 struct drm_i915_private *dev_priv = dev->dev_private;
7499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007500 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007501 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007502 int ret;
7503
Daniel Vetter6d90c952012-04-26 23:28:05 +02007504 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007505 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007506 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007507
Daniel Vetter6d90c952012-04-26 23:28:05 +02007508 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007509 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007510 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007511
7512 /* Can't queue multiple flips, so wait for the previous
7513 * one to finish before executing the next.
7514 */
7515 if (intel_crtc->plane)
7516 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7517 else
7518 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007519 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7520 intel_ring_emit(ring, MI_NOOP);
7521 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7522 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7523 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007524 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007525 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007526
7527 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007528 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007529 return 0;
7530
7531err_unpin:
7532 intel_unpin_fb_obj(obj);
7533err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007534 return ret;
7535}
7536
7537static int intel_gen3_queue_flip(struct drm_device *dev,
7538 struct drm_crtc *crtc,
7539 struct drm_framebuffer *fb,
7540 struct drm_i915_gem_object *obj)
7541{
7542 struct drm_i915_private *dev_priv = dev->dev_private;
7543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007544 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007545 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007546 int ret;
7547
Daniel Vetter6d90c952012-04-26 23:28:05 +02007548 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007549 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007550 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007551
Daniel Vetter6d90c952012-04-26 23:28:05 +02007552 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007553 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007554 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007555
7556 if (intel_crtc->plane)
7557 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7558 else
7559 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007560 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7561 intel_ring_emit(ring, MI_NOOP);
7562 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7563 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7564 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007565 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007566 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007567
Chris Wilsone7d841c2012-12-03 11:36:30 +00007568 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007569 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007570 return 0;
7571
7572err_unpin:
7573 intel_unpin_fb_obj(obj);
7574err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007575 return ret;
7576}
7577
7578static int intel_gen4_queue_flip(struct drm_device *dev,
7579 struct drm_crtc *crtc,
7580 struct drm_framebuffer *fb,
7581 struct drm_i915_gem_object *obj)
7582{
7583 struct drm_i915_private *dev_priv = dev->dev_private;
7584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7585 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007586 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007587 int ret;
7588
Daniel Vetter6d90c952012-04-26 23:28:05 +02007589 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007590 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007591 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007592
Daniel Vetter6d90c952012-04-26 23:28:05 +02007593 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007594 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007595 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007596
7597 /* i965+ uses the linear or tiled offsets from the
7598 * Display Registers (which do not change across a page-flip)
7599 * so we need only reprogram the base address.
7600 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007601 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7602 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7603 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007604 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007605 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02007606 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007607
7608 /* XXX Enabling the panel-fitter across page-flip is so far
7609 * untested on non-native modes, so ignore it for now.
7610 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7611 */
7612 pf = 0;
7613 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007614 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007615
7616 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007617 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007618 return 0;
7619
7620err_unpin:
7621 intel_unpin_fb_obj(obj);
7622err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007623 return ret;
7624}
7625
7626static int intel_gen6_queue_flip(struct drm_device *dev,
7627 struct drm_crtc *crtc,
7628 struct drm_framebuffer *fb,
7629 struct drm_i915_gem_object *obj)
7630{
7631 struct drm_i915_private *dev_priv = dev->dev_private;
7632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007633 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007634 uint32_t pf, pipesrc;
7635 int ret;
7636
Daniel Vetter6d90c952012-04-26 23:28:05 +02007637 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007638 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007639 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007640
Daniel Vetter6d90c952012-04-26 23:28:05 +02007641 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007642 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007643 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007644
Daniel Vetter6d90c952012-04-26 23:28:05 +02007645 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7646 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7647 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007648 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007649
Chris Wilson99d9acd2012-04-17 20:37:00 +01007650 /* Contrary to the suggestions in the documentation,
7651 * "Enable Panel Fitter" does not seem to be required when page
7652 * flipping with a non-native mode, and worse causes a normal
7653 * modeset to fail.
7654 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7655 */
7656 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007657 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007658 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007659
7660 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007661 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007662 return 0;
7663
7664err_unpin:
7665 intel_unpin_fb_obj(obj);
7666err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007667 return ret;
7668}
7669
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007670/*
7671 * On gen7 we currently use the blit ring because (in early silicon at least)
7672 * the render ring doesn't give us interrpts for page flip completion, which
7673 * means clients will hang after the first flip is queued. Fortunately the
7674 * blit ring generates interrupts properly, so use it instead.
7675 */
7676static int intel_gen7_queue_flip(struct drm_device *dev,
7677 struct drm_crtc *crtc,
7678 struct drm_framebuffer *fb,
7679 struct drm_i915_gem_object *obj)
7680{
7681 struct drm_i915_private *dev_priv = dev->dev_private;
7682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7683 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007684 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007685 int ret;
7686
7687 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7688 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007689 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007690
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007691 switch(intel_crtc->plane) {
7692 case PLANE_A:
7693 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7694 break;
7695 case PLANE_B:
7696 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7697 break;
7698 case PLANE_C:
7699 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7700 break;
7701 default:
7702 WARN_ONCE(1, "unknown plane in flip command\n");
7703 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007704 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007705 }
7706
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007707 ret = intel_ring_begin(ring, 4);
7708 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007709 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007710
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007711 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007712 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007713 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007714 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007715
7716 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007717 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007718 return 0;
7719
7720err_unpin:
7721 intel_unpin_fb_obj(obj);
7722err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007723 return ret;
7724}
7725
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007726static int intel_default_queue_flip(struct drm_device *dev,
7727 struct drm_crtc *crtc,
7728 struct drm_framebuffer *fb,
7729 struct drm_i915_gem_object *obj)
7730{
7731 return -ENODEV;
7732}
7733
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007734static int intel_crtc_page_flip(struct drm_crtc *crtc,
7735 struct drm_framebuffer *fb,
7736 struct drm_pending_vblank_event *event)
7737{
7738 struct drm_device *dev = crtc->dev;
7739 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007740 struct drm_framebuffer *old_fb = crtc->fb;
7741 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7743 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007744 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007745 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007746
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007747 /* Can't change pixel format via MI display flips. */
7748 if (fb->pixel_format != crtc->fb->pixel_format)
7749 return -EINVAL;
7750
7751 /*
7752 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7753 * Note that pitch changes could also affect these register.
7754 */
7755 if (INTEL_INFO(dev)->gen > 3 &&
7756 (fb->offsets[0] != crtc->fb->offsets[0] ||
7757 fb->pitches[0] != crtc->fb->pitches[0]))
7758 return -EINVAL;
7759
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007760 work = kzalloc(sizeof *work, GFP_KERNEL);
7761 if (work == NULL)
7762 return -ENOMEM;
7763
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007764 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007765 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007766 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007767 INIT_WORK(&work->work, intel_unpin_work_fn);
7768
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007769 ret = drm_vblank_get(dev, intel_crtc->pipe);
7770 if (ret)
7771 goto free_work;
7772
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007773 /* We borrow the event spin lock for protecting unpin_work */
7774 spin_lock_irqsave(&dev->event_lock, flags);
7775 if (intel_crtc->unpin_work) {
7776 spin_unlock_irqrestore(&dev->event_lock, flags);
7777 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007778 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007779
7780 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007781 return -EBUSY;
7782 }
7783 intel_crtc->unpin_work = work;
7784 spin_unlock_irqrestore(&dev->event_lock, flags);
7785
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007786 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7787 flush_workqueue(dev_priv->wq);
7788
Chris Wilson79158102012-05-23 11:13:58 +01007789 ret = i915_mutex_lock_interruptible(dev);
7790 if (ret)
7791 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007792
Jesse Barnes75dfca82010-02-10 15:09:44 -08007793 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007794 drm_gem_object_reference(&work->old_fb_obj->base);
7795 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007796
7797 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007798
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007799 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007800
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007801 work->enable_stall_check = true;
7802
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007803 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007804 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007805
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007806 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7807 if (ret)
7808 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007809
Chris Wilson7782de32011-07-08 12:22:41 +01007810 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03007811 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007812 mutex_unlock(&dev->struct_mutex);
7813
Jesse Barnese5510fa2010-07-01 16:48:37 -07007814 trace_i915_flip_request(intel_crtc->plane, obj);
7815
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007816 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007817
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007818cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007819 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007820 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007821 drm_gem_object_unreference(&work->old_fb_obj->base);
7822 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007823 mutex_unlock(&dev->struct_mutex);
7824
Chris Wilson79158102012-05-23 11:13:58 +01007825cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007826 spin_lock_irqsave(&dev->event_lock, flags);
7827 intel_crtc->unpin_work = NULL;
7828 spin_unlock_irqrestore(&dev->event_lock, flags);
7829
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007830 drm_vblank_put(dev, intel_crtc->pipe);
7831free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007832 kfree(work);
7833
7834 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007835}
7836
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007837static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007838 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7839 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007840};
7841
Daniel Vetter50f56112012-07-02 09:35:43 +02007842static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7843 struct drm_crtc *crtc)
7844{
7845 struct drm_device *dev;
7846 struct drm_crtc *tmp;
7847 int crtc_mask = 1;
7848
7849 WARN(!crtc, "checking null crtc?\n");
7850
7851 dev = crtc->dev;
7852
7853 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7854 if (tmp == crtc)
7855 break;
7856 crtc_mask <<= 1;
7857 }
7858
7859 if (encoder->possible_crtcs & crtc_mask)
7860 return true;
7861 return false;
7862}
7863
Daniel Vetter9a935852012-07-05 22:34:27 +02007864/**
7865 * intel_modeset_update_staged_output_state
7866 *
7867 * Updates the staged output configuration state, e.g. after we've read out the
7868 * current hw state.
7869 */
7870static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7871{
7872 struct intel_encoder *encoder;
7873 struct intel_connector *connector;
7874
7875 list_for_each_entry(connector, &dev->mode_config.connector_list,
7876 base.head) {
7877 connector->new_encoder =
7878 to_intel_encoder(connector->base.encoder);
7879 }
7880
7881 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7882 base.head) {
7883 encoder->new_crtc =
7884 to_intel_crtc(encoder->base.crtc);
7885 }
7886}
7887
7888/**
7889 * intel_modeset_commit_output_state
7890 *
7891 * This function copies the stage display pipe configuration to the real one.
7892 */
7893static void intel_modeset_commit_output_state(struct drm_device *dev)
7894{
7895 struct intel_encoder *encoder;
7896 struct intel_connector *connector;
7897
7898 list_for_each_entry(connector, &dev->mode_config.connector_list,
7899 base.head) {
7900 connector->base.encoder = &connector->new_encoder->base;
7901 }
7902
7903 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7904 base.head) {
7905 encoder->base.crtc = &encoder->new_crtc->base;
7906 }
7907}
7908
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007909static void
7910connected_sink_compute_bpp(struct intel_connector * connector,
7911 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007912{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007913 int bpp = pipe_config->pipe_bpp;
7914
7915 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7916 connector->base.base.id,
7917 drm_get_connector_name(&connector->base));
7918
7919 /* Don't use an invalid EDID bpc value */
7920 if (connector->base.display_info.bpc &&
7921 connector->base.display_info.bpc * 3 < bpp) {
7922 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7923 bpp, connector->base.display_info.bpc*3);
7924 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7925 }
7926
7927 /* Clamp bpp to 8 on screens without EDID 1.4 */
7928 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7929 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7930 bpp);
7931 pipe_config->pipe_bpp = 24;
7932 }
7933}
7934
7935static int
7936compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7937 struct drm_framebuffer *fb,
7938 struct intel_crtc_config *pipe_config)
7939{
7940 struct drm_device *dev = crtc->base.dev;
7941 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007942 int bpp;
7943
Daniel Vetterd42264b2013-03-28 16:38:08 +01007944 switch (fb->pixel_format) {
7945 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007946 bpp = 8*3; /* since we go through a colormap */
7947 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007948 case DRM_FORMAT_XRGB1555:
7949 case DRM_FORMAT_ARGB1555:
7950 /* checked in intel_framebuffer_init already */
7951 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7952 return -EINVAL;
7953 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007954 bpp = 6*3; /* min is 18bpp */
7955 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007956 case DRM_FORMAT_XBGR8888:
7957 case DRM_FORMAT_ABGR8888:
7958 /* checked in intel_framebuffer_init already */
7959 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7960 return -EINVAL;
7961 case DRM_FORMAT_XRGB8888:
7962 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007963 bpp = 8*3;
7964 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007965 case DRM_FORMAT_XRGB2101010:
7966 case DRM_FORMAT_ARGB2101010:
7967 case DRM_FORMAT_XBGR2101010:
7968 case DRM_FORMAT_ABGR2101010:
7969 /* checked in intel_framebuffer_init already */
7970 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007971 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007972 bpp = 10*3;
7973 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007974 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007975 default:
7976 DRM_DEBUG_KMS("unsupported depth\n");
7977 return -EINVAL;
7978 }
7979
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007980 pipe_config->pipe_bpp = bpp;
7981
7982 /* Clamp display bpp to EDID value */
7983 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007984 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007985 if (!connector->new_encoder ||
7986 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007987 continue;
7988
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007989 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007990 }
7991
7992 return bpp;
7993}
7994
Daniel Vetterc0b03412013-05-28 12:05:54 +02007995static void intel_dump_pipe_config(struct intel_crtc *crtc,
7996 struct intel_crtc_config *pipe_config,
7997 const char *context)
7998{
7999 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8000 context, pipe_name(crtc->pipe));
8001
8002 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8003 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8004 pipe_config->pipe_bpp, pipe_config->dither);
8005 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8006 pipe_config->has_pch_encoder,
8007 pipe_config->fdi_lanes,
8008 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8009 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8010 pipe_config->fdi_m_n.tu);
8011 DRM_DEBUG_KMS("requested mode:\n");
8012 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8013 DRM_DEBUG_KMS("adjusted mode:\n");
8014 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
8015 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8016 pipe_config->gmch_pfit.control,
8017 pipe_config->gmch_pfit.pgm_ratios,
8018 pipe_config->gmch_pfit.lvds_border_bits);
8019 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
8020 pipe_config->pch_pfit.pos,
8021 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008022 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008023}
8024
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008025static bool check_encoder_cloning(struct drm_crtc *crtc)
8026{
8027 int num_encoders = 0;
8028 bool uncloneable_encoders = false;
8029 struct intel_encoder *encoder;
8030
8031 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8032 base.head) {
8033 if (&encoder->new_crtc->base != crtc)
8034 continue;
8035
8036 num_encoders++;
8037 if (!encoder->cloneable)
8038 uncloneable_encoders = true;
8039 }
8040
8041 return !(num_encoders > 1 && uncloneable_encoders);
8042}
8043
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008044static struct intel_crtc_config *
8045intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008046 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008047 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008048{
8049 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008050 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008051 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008052 int plane_bpp, ret = -EINVAL;
8053 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008054
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008055 if (!check_encoder_cloning(crtc)) {
8056 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8057 return ERR_PTR(-EINVAL);
8058 }
8059
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008060 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8061 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008062 return ERR_PTR(-ENOMEM);
8063
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008064 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8065 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettere143a212013-07-04 12:01:15 +02008066 pipe_config->cpu_transcoder =
8067 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008068 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008069
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008070 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8071 * plane pixel format and any sink constraints into account. Returns the
8072 * source plane bpp so that dithering can be selected on mismatches
8073 * after encoders and crtc also have had their say. */
8074 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8075 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008076 if (plane_bpp < 0)
8077 goto fail;
8078
Daniel Vettere29c22c2013-02-21 00:00:16 +01008079encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008080 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008081 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008082 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008083
Daniel Vetter135c81b2013-07-21 21:37:09 +02008084 /* Fill in default crtc timings, allow encoders to overwrite them. */
8085 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
8086
Daniel Vetter7758a112012-07-08 19:40:39 +02008087 /* Pass our mode to the connectors and the CRTC to give them a chance to
8088 * adjust it according to limitations or connector properties, and also
8089 * a chance to reject the mode entirely.
8090 */
8091 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8092 base.head) {
8093
8094 if (&encoder->new_crtc->base != crtc)
8095 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008096
Daniel Vetterefea6e82013-07-21 21:36:59 +02008097 if (!(encoder->compute_config(encoder, pipe_config))) {
8098 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008099 goto fail;
8100 }
8101 }
8102
Daniel Vetterff9a6752013-06-01 17:16:21 +02008103 /* Set default port clock if not overwritten by the encoder. Needs to be
8104 * done afterwards in case the encoder adjusts the mode. */
8105 if (!pipe_config->port_clock)
8106 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
8107
Daniel Vettera43f6e02013-06-07 23:10:32 +02008108 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008109 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008110 DRM_DEBUG_KMS("CRTC fixup failed\n");
8111 goto fail;
8112 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008113
8114 if (ret == RETRY) {
8115 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8116 ret = -EINVAL;
8117 goto fail;
8118 }
8119
8120 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8121 retry = false;
8122 goto encoder_retry;
8123 }
8124
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008125 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8126 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8127 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8128
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008129 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008130fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008131 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008132 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008133}
8134
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008135/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8136 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8137static void
8138intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8139 unsigned *prepare_pipes, unsigned *disable_pipes)
8140{
8141 struct intel_crtc *intel_crtc;
8142 struct drm_device *dev = crtc->dev;
8143 struct intel_encoder *encoder;
8144 struct intel_connector *connector;
8145 struct drm_crtc *tmp_crtc;
8146
8147 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8148
8149 /* Check which crtcs have changed outputs connected to them, these need
8150 * to be part of the prepare_pipes mask. We don't (yet) support global
8151 * modeset across multiple crtcs, so modeset_pipes will only have one
8152 * bit set at most. */
8153 list_for_each_entry(connector, &dev->mode_config.connector_list,
8154 base.head) {
8155 if (connector->base.encoder == &connector->new_encoder->base)
8156 continue;
8157
8158 if (connector->base.encoder) {
8159 tmp_crtc = connector->base.encoder->crtc;
8160
8161 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8162 }
8163
8164 if (connector->new_encoder)
8165 *prepare_pipes |=
8166 1 << connector->new_encoder->new_crtc->pipe;
8167 }
8168
8169 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8170 base.head) {
8171 if (encoder->base.crtc == &encoder->new_crtc->base)
8172 continue;
8173
8174 if (encoder->base.crtc) {
8175 tmp_crtc = encoder->base.crtc;
8176
8177 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8178 }
8179
8180 if (encoder->new_crtc)
8181 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8182 }
8183
8184 /* Check for any pipes that will be fully disabled ... */
8185 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8186 base.head) {
8187 bool used = false;
8188
8189 /* Don't try to disable disabled crtcs. */
8190 if (!intel_crtc->base.enabled)
8191 continue;
8192
8193 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8194 base.head) {
8195 if (encoder->new_crtc == intel_crtc)
8196 used = true;
8197 }
8198
8199 if (!used)
8200 *disable_pipes |= 1 << intel_crtc->pipe;
8201 }
8202
8203
8204 /* set_mode is also used to update properties on life display pipes. */
8205 intel_crtc = to_intel_crtc(crtc);
8206 if (crtc->enabled)
8207 *prepare_pipes |= 1 << intel_crtc->pipe;
8208
Daniel Vetterb6c51642013-04-12 18:48:43 +02008209 /*
8210 * For simplicity do a full modeset on any pipe where the output routing
8211 * changed. We could be more clever, but that would require us to be
8212 * more careful with calling the relevant encoder->mode_set functions.
8213 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008214 if (*prepare_pipes)
8215 *modeset_pipes = *prepare_pipes;
8216
8217 /* ... and mask these out. */
8218 *modeset_pipes &= ~(*disable_pipes);
8219 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008220
8221 /*
8222 * HACK: We don't (yet) fully support global modesets. intel_set_config
8223 * obies this rule, but the modeset restore mode of
8224 * intel_modeset_setup_hw_state does not.
8225 */
8226 *modeset_pipes &= 1 << intel_crtc->pipe;
8227 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008228
8229 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8230 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008231}
8232
Daniel Vetterea9d7582012-07-10 10:42:52 +02008233static bool intel_crtc_in_use(struct drm_crtc *crtc)
8234{
8235 struct drm_encoder *encoder;
8236 struct drm_device *dev = crtc->dev;
8237
8238 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8239 if (encoder->crtc == crtc)
8240 return true;
8241
8242 return false;
8243}
8244
8245static void
8246intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8247{
8248 struct intel_encoder *intel_encoder;
8249 struct intel_crtc *intel_crtc;
8250 struct drm_connector *connector;
8251
8252 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8253 base.head) {
8254 if (!intel_encoder->base.crtc)
8255 continue;
8256
8257 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8258
8259 if (prepare_pipes & (1 << intel_crtc->pipe))
8260 intel_encoder->connectors_active = false;
8261 }
8262
8263 intel_modeset_commit_output_state(dev);
8264
8265 /* Update computed state. */
8266 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8267 base.head) {
8268 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8269 }
8270
8271 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8272 if (!connector->encoder || !connector->encoder->crtc)
8273 continue;
8274
8275 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8276
8277 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008278 struct drm_property *dpms_property =
8279 dev->mode_config.dpms_property;
8280
Daniel Vetterea9d7582012-07-10 10:42:52 +02008281 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008282 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008283 dpms_property,
8284 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008285
8286 intel_encoder = to_intel_encoder(connector->encoder);
8287 intel_encoder->connectors_active = true;
8288 }
8289 }
8290
8291}
8292
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008293static bool intel_fuzzy_clock_check(struct intel_crtc_config *cur,
8294 struct intel_crtc_config *new)
8295{
8296 int clock1, clock2, diff;
8297
8298 clock1 = cur->adjusted_mode.clock;
8299 clock2 = new->adjusted_mode.clock;
8300
8301 if (clock1 == clock2)
8302 return true;
8303
8304 if (!clock1 || !clock2)
8305 return false;
8306
8307 diff = abs(clock1 - clock2);
8308
8309 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8310 return true;
8311
8312 return false;
8313}
8314
Daniel Vetter25c5b262012-07-08 22:08:04 +02008315#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8316 list_for_each_entry((intel_crtc), \
8317 &(dev)->mode_config.crtc_list, \
8318 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008319 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008320
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008321static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008322intel_pipe_config_compare(struct drm_device *dev,
8323 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008324 struct intel_crtc_config *pipe_config)
8325{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008326#define PIPE_CONF_CHECK_X(name) \
8327 if (current_config->name != pipe_config->name) { \
8328 DRM_ERROR("mismatch in " #name " " \
8329 "(expected 0x%08x, found 0x%08x)\n", \
8330 current_config->name, \
8331 pipe_config->name); \
8332 return false; \
8333 }
8334
Daniel Vetter08a24032013-04-19 11:25:34 +02008335#define PIPE_CONF_CHECK_I(name) \
8336 if (current_config->name != pipe_config->name) { \
8337 DRM_ERROR("mismatch in " #name " " \
8338 "(expected %i, found %i)\n", \
8339 current_config->name, \
8340 pipe_config->name); \
8341 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008342 }
8343
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008344#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8345 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008346 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008347 "(expected %i, found %i)\n", \
8348 current_config->name & (mask), \
8349 pipe_config->name & (mask)); \
8350 return false; \
8351 }
8352
Daniel Vetterbb760062013-06-06 14:55:52 +02008353#define PIPE_CONF_QUIRK(quirk) \
8354 ((current_config->quirks | pipe_config->quirks) & (quirk))
8355
Daniel Vettereccb1402013-05-22 00:50:22 +02008356 PIPE_CONF_CHECK_I(cpu_transcoder);
8357
Daniel Vetter08a24032013-04-19 11:25:34 +02008358 PIPE_CONF_CHECK_I(has_pch_encoder);
8359 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008360 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8361 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8362 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8363 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8364 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008365
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008366 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8367 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8368 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8369 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8370 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8371 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8372
8373 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8374 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8375 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8376 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8377 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8378 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8379
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008380 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008381
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008382 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8383 DRM_MODE_FLAG_INTERLACE);
8384
Daniel Vetterbb760062013-06-06 14:55:52 +02008385 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8386 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8387 DRM_MODE_FLAG_PHSYNC);
8388 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8389 DRM_MODE_FLAG_NHSYNC);
8390 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8391 DRM_MODE_FLAG_PVSYNC);
8392 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8393 DRM_MODE_FLAG_NVSYNC);
8394 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008395
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008396 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8397 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8398
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008399 PIPE_CONF_CHECK_I(gmch_pfit.control);
8400 /* pfit ratios are autocomputed by the hw on gen4+ */
8401 if (INTEL_INFO(dev)->gen < 4)
8402 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8403 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8404 PIPE_CONF_CHECK_I(pch_pfit.pos);
8405 PIPE_CONF_CHECK_I(pch_pfit.size);
8406
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008407 PIPE_CONF_CHECK_I(ips_enabled);
8408
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008409 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008410 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008411 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008412 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8413 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008414
Daniel Vetter66e985c2013-06-05 13:34:20 +02008415#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008416#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008417#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008418#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008419
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008420 if (!IS_HASWELL(dev)) {
8421 if (!intel_fuzzy_clock_check(current_config, pipe_config)) {
Jesse Barnes6f024882013-07-01 10:19:09 -07008422 DRM_ERROR("mismatch in clock (expected %d, found %d)\n",
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008423 current_config->adjusted_mode.clock,
8424 pipe_config->adjusted_mode.clock);
8425 return false;
8426 }
8427 }
8428
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008429 return true;
8430}
8431
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008432static void
8433check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008434{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008435 struct intel_connector *connector;
8436
8437 list_for_each_entry(connector, &dev->mode_config.connector_list,
8438 base.head) {
8439 /* This also checks the encoder/connector hw state with the
8440 * ->get_hw_state callbacks. */
8441 intel_connector_check_state(connector);
8442
8443 WARN(&connector->new_encoder->base != connector->base.encoder,
8444 "connector's staged encoder doesn't match current encoder\n");
8445 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008446}
8447
8448static void
8449check_encoder_state(struct drm_device *dev)
8450{
8451 struct intel_encoder *encoder;
8452 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008453
8454 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8455 base.head) {
8456 bool enabled = false;
8457 bool active = false;
8458 enum pipe pipe, tracked_pipe;
8459
8460 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8461 encoder->base.base.id,
8462 drm_get_encoder_name(&encoder->base));
8463
8464 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8465 "encoder's stage crtc doesn't match current crtc\n");
8466 WARN(encoder->connectors_active && !encoder->base.crtc,
8467 "encoder's active_connectors set, but no crtc\n");
8468
8469 list_for_each_entry(connector, &dev->mode_config.connector_list,
8470 base.head) {
8471 if (connector->base.encoder != &encoder->base)
8472 continue;
8473 enabled = true;
8474 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8475 active = true;
8476 }
8477 WARN(!!encoder->base.crtc != enabled,
8478 "encoder's enabled state mismatch "
8479 "(expected %i, found %i)\n",
8480 !!encoder->base.crtc, enabled);
8481 WARN(active && !encoder->base.crtc,
8482 "active encoder with no crtc\n");
8483
8484 WARN(encoder->connectors_active != active,
8485 "encoder's computed active state doesn't match tracked active state "
8486 "(expected %i, found %i)\n", active, encoder->connectors_active);
8487
8488 active = encoder->get_hw_state(encoder, &pipe);
8489 WARN(active != encoder->connectors_active,
8490 "encoder's hw state doesn't match sw tracking "
8491 "(expected %i, found %i)\n",
8492 encoder->connectors_active, active);
8493
8494 if (!encoder->base.crtc)
8495 continue;
8496
8497 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8498 WARN(active && pipe != tracked_pipe,
8499 "active encoder's pipe doesn't match"
8500 "(expected %i, found %i)\n",
8501 tracked_pipe, pipe);
8502
8503 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008504}
8505
8506static void
8507check_crtc_state(struct drm_device *dev)
8508{
8509 drm_i915_private_t *dev_priv = dev->dev_private;
8510 struct intel_crtc *crtc;
8511 struct intel_encoder *encoder;
8512 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008513
8514 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8515 base.head) {
8516 bool enabled = false;
8517 bool active = false;
8518
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008519 memset(&pipe_config, 0, sizeof(pipe_config));
8520
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008521 DRM_DEBUG_KMS("[CRTC:%d]\n",
8522 crtc->base.base.id);
8523
8524 WARN(crtc->active && !crtc->base.enabled,
8525 "active crtc, but not enabled in sw tracking\n");
8526
8527 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8528 base.head) {
8529 if (encoder->base.crtc != &crtc->base)
8530 continue;
8531 enabled = true;
8532 if (encoder->connectors_active)
8533 active = true;
8534 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008535
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008536 WARN(active != crtc->active,
8537 "crtc's computed active state doesn't match tracked active state "
8538 "(expected %i, found %i)\n", active, crtc->active);
8539 WARN(enabled != crtc->base.enabled,
8540 "crtc's computed enabled state doesn't match tracked enabled state "
8541 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8542
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008543 active = dev_priv->display.get_pipe_config(crtc,
8544 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008545
8546 /* hw state is inconsistent with the pipe A quirk */
8547 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8548 active = crtc->active;
8549
Daniel Vetter6c49f242013-06-06 12:45:25 +02008550 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8551 base.head) {
8552 if (encoder->base.crtc != &crtc->base)
8553 continue;
Jesse Barnes510d5f22013-07-01 15:50:17 -07008554 if (encoder->get_config)
Daniel Vetter6c49f242013-06-06 12:45:25 +02008555 encoder->get_config(encoder, &pipe_config);
8556 }
8557
Jesse Barnes510d5f22013-07-01 15:50:17 -07008558 if (dev_priv->display.get_clock)
8559 dev_priv->display.get_clock(crtc, &pipe_config);
8560
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008561 WARN(crtc->active != active,
8562 "crtc active state doesn't match with hw state "
8563 "(expected %i, found %i)\n", crtc->active, active);
8564
Daniel Vetterc0b03412013-05-28 12:05:54 +02008565 if (active &&
8566 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8567 WARN(1, "pipe state doesn't match!\n");
8568 intel_dump_pipe_config(crtc, &pipe_config,
8569 "[hw state]");
8570 intel_dump_pipe_config(crtc, &crtc->config,
8571 "[sw state]");
8572 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008573 }
8574}
8575
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008576static void
8577check_shared_dpll_state(struct drm_device *dev)
8578{
8579 drm_i915_private_t *dev_priv = dev->dev_private;
8580 struct intel_crtc *crtc;
8581 struct intel_dpll_hw_state dpll_hw_state;
8582 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008583
8584 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8585 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8586 int enabled_crtcs = 0, active_crtcs = 0;
8587 bool active;
8588
8589 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8590
8591 DRM_DEBUG_KMS("%s\n", pll->name);
8592
8593 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8594
8595 WARN(pll->active > pll->refcount,
8596 "more active pll users than references: %i vs %i\n",
8597 pll->active, pll->refcount);
8598 WARN(pll->active && !pll->on,
8599 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02008600 WARN(pll->on && !pll->active,
8601 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008602 WARN(pll->on != active,
8603 "pll on state mismatch (expected %i, found %i)\n",
8604 pll->on, active);
8605
8606 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8607 base.head) {
8608 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8609 enabled_crtcs++;
8610 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8611 active_crtcs++;
8612 }
8613 WARN(pll->active != active_crtcs,
8614 "pll active crtcs mismatch (expected %i, found %i)\n",
8615 pll->active, active_crtcs);
8616 WARN(pll->refcount != enabled_crtcs,
8617 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8618 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008619
8620 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8621 sizeof(dpll_hw_state)),
8622 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008623 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008624}
8625
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008626void
8627intel_modeset_check_state(struct drm_device *dev)
8628{
8629 check_connector_state(dev);
8630 check_encoder_state(dev);
8631 check_crtc_state(dev);
8632 check_shared_dpll_state(dev);
8633}
8634
Daniel Vetterf30da182013-04-11 20:22:50 +02008635static int __intel_set_mode(struct drm_crtc *crtc,
8636 struct drm_display_mode *mode,
8637 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008638{
8639 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008640 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008641 struct drm_display_mode *saved_mode, *saved_hwmode;
8642 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008643 struct intel_crtc *intel_crtc;
8644 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008645 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008646
Tim Gardner3ac18232012-12-07 07:54:26 -07008647 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008648 if (!saved_mode)
8649 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008650 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008651
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008652 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008653 &prepare_pipes, &disable_pipes);
8654
Tim Gardner3ac18232012-12-07 07:54:26 -07008655 *saved_hwmode = crtc->hwmode;
8656 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008657
Daniel Vetter25c5b262012-07-08 22:08:04 +02008658 /* Hack: Because we don't (yet) support global modeset on multiple
8659 * crtcs, we don't keep track of the new mode for more than one crtc.
8660 * Hence simply check whether any bit is set in modeset_pipes in all the
8661 * pieces of code that are not yet converted to deal with mutliple crtcs
8662 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008663 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008664 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008665 if (IS_ERR(pipe_config)) {
8666 ret = PTR_ERR(pipe_config);
8667 pipe_config = NULL;
8668
Tim Gardner3ac18232012-12-07 07:54:26 -07008669 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008670 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008671 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8672 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008673 }
8674
Daniel Vetter460da9162013-03-27 00:44:51 +01008675 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8676 intel_crtc_disable(&intel_crtc->base);
8677
Daniel Vetterea9d7582012-07-10 10:42:52 +02008678 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8679 if (intel_crtc->base.enabled)
8680 dev_priv->display.crtc_disable(&intel_crtc->base);
8681 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008682
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008683 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8684 * to set it here already despite that we pass it down the callchain.
8685 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008686 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008687 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008688 /* mode_set/enable/disable functions rely on a correct pipe
8689 * config. */
8690 to_intel_crtc(crtc)->config = *pipe_config;
8691 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008692
Daniel Vetterea9d7582012-07-10 10:42:52 +02008693 /* Only after disabling all output pipelines that will be changed can we
8694 * update the the output configuration. */
8695 intel_modeset_update_state(dev, prepare_pipes);
8696
Daniel Vetter47fab732012-10-26 10:58:18 +02008697 if (dev_priv->display.modeset_global_resources)
8698 dev_priv->display.modeset_global_resources(dev);
8699
Daniel Vettera6778b32012-07-02 09:56:42 +02008700 /* Set up the DPLL and any encoders state that needs to adjust or depend
8701 * on the DPLL.
8702 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008703 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008704 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008705 x, y, fb);
8706 if (ret)
8707 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008708 }
8709
8710 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008711 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8712 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008713
Daniel Vetter25c5b262012-07-08 22:08:04 +02008714 if (modeset_pipes) {
8715 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008716 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008717
Daniel Vetter25c5b262012-07-08 22:08:04 +02008718 /* Calculate and store various constants which
8719 * are later needed by vblank and swap-completion
8720 * timestamping. They are derived from true hwmode.
8721 */
8722 drm_calc_timestamping_constants(crtc);
8723 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008724
8725 /* FIXME: add subpixel order */
8726done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008727 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008728 crtc->hwmode = *saved_hwmode;
8729 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008730 }
8731
Tim Gardner3ac18232012-12-07 07:54:26 -07008732out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008733 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008734 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008735 return ret;
8736}
8737
Daniel Vetterf30da182013-04-11 20:22:50 +02008738int intel_set_mode(struct drm_crtc *crtc,
8739 struct drm_display_mode *mode,
8740 int x, int y, struct drm_framebuffer *fb)
8741{
8742 int ret;
8743
8744 ret = __intel_set_mode(crtc, mode, x, y, fb);
8745
8746 if (ret == 0)
8747 intel_modeset_check_state(crtc->dev);
8748
8749 return ret;
8750}
8751
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008752void intel_crtc_restore_mode(struct drm_crtc *crtc)
8753{
8754 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8755}
8756
Daniel Vetter25c5b262012-07-08 22:08:04 +02008757#undef for_each_intel_crtc_masked
8758
Daniel Vetterd9e55602012-07-04 22:16:09 +02008759static void intel_set_config_free(struct intel_set_config *config)
8760{
8761 if (!config)
8762 return;
8763
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008764 kfree(config->save_connector_encoders);
8765 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008766 kfree(config);
8767}
8768
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008769static int intel_set_config_save_state(struct drm_device *dev,
8770 struct intel_set_config *config)
8771{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008772 struct drm_encoder *encoder;
8773 struct drm_connector *connector;
8774 int count;
8775
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008776 config->save_encoder_crtcs =
8777 kcalloc(dev->mode_config.num_encoder,
8778 sizeof(struct drm_crtc *), GFP_KERNEL);
8779 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008780 return -ENOMEM;
8781
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008782 config->save_connector_encoders =
8783 kcalloc(dev->mode_config.num_connector,
8784 sizeof(struct drm_encoder *), GFP_KERNEL);
8785 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008786 return -ENOMEM;
8787
8788 /* Copy data. Note that driver private data is not affected.
8789 * Should anything bad happen only the expected state is
8790 * restored, not the drivers personal bookkeeping.
8791 */
8792 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008793 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008794 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008795 }
8796
8797 count = 0;
8798 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008799 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008800 }
8801
8802 return 0;
8803}
8804
8805static void intel_set_config_restore_state(struct drm_device *dev,
8806 struct intel_set_config *config)
8807{
Daniel Vetter9a935852012-07-05 22:34:27 +02008808 struct intel_encoder *encoder;
8809 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008810 int count;
8811
8812 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008813 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8814 encoder->new_crtc =
8815 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008816 }
8817
8818 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008819 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8820 connector->new_encoder =
8821 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008822 }
8823}
8824
Imre Deake3de42b2013-05-03 19:44:07 +02008825static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01008826is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02008827{
8828 int i;
8829
Chris Wilson2e57f472013-07-17 12:14:40 +01008830 if (set->num_connectors == 0)
8831 return false;
8832
8833 if (WARN_ON(set->connectors == NULL))
8834 return false;
8835
8836 for (i = 0; i < set->num_connectors; i++)
8837 if (set->connectors[i]->encoder &&
8838 set->connectors[i]->encoder->crtc == set->crtc &&
8839 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02008840 return true;
8841
8842 return false;
8843}
8844
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008845static void
8846intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8847 struct intel_set_config *config)
8848{
8849
8850 /* We should be able to check here if the fb has the same properties
8851 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01008852 if (is_crtc_connector_off(set)) {
8853 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008854 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008855 /* If we have no fb then treat it as a full mode set */
8856 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03008857 struct intel_crtc *intel_crtc =
8858 to_intel_crtc(set->crtc);
8859
8860 if (intel_crtc->active && i915_fastboot) {
8861 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
8862 config->fb_changed = true;
8863 } else {
8864 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
8865 config->mode_changed = true;
8866 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008867 } else if (set->fb == NULL) {
8868 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008869 } else if (set->fb->pixel_format !=
8870 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008871 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008872 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008873 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008874 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008875 }
8876
Daniel Vetter835c5872012-07-10 18:11:08 +02008877 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008878 config->fb_changed = true;
8879
8880 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8881 DRM_DEBUG_KMS("modes are different, full mode set\n");
8882 drm_mode_debug_printmodeline(&set->crtc->mode);
8883 drm_mode_debug_printmodeline(set->mode);
8884 config->mode_changed = true;
8885 }
8886}
8887
Daniel Vetter2e431052012-07-04 22:42:15 +02008888static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008889intel_modeset_stage_output_state(struct drm_device *dev,
8890 struct drm_mode_set *set,
8891 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008892{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008893 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008894 struct intel_connector *connector;
8895 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008896 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008897
Damien Lespiau9abdda72013-02-13 13:29:23 +00008898 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008899 * of connectors. For paranoia, double-check this. */
8900 WARN_ON(!set->fb && (set->num_connectors != 0));
8901 WARN_ON(set->fb && (set->num_connectors == 0));
8902
Daniel Vetter50f56112012-07-02 09:35:43 +02008903 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008904 list_for_each_entry(connector, &dev->mode_config.connector_list,
8905 base.head) {
8906 /* Otherwise traverse passed in connector list and get encoders
8907 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008908 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008909 if (set->connectors[ro] == &connector->base) {
8910 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008911 break;
8912 }
8913 }
8914
Daniel Vetter9a935852012-07-05 22:34:27 +02008915 /* If we disable the crtc, disable all its connectors. Also, if
8916 * the connector is on the changing crtc but not on the new
8917 * connector list, disable it. */
8918 if ((!set->fb || ro == set->num_connectors) &&
8919 connector->base.encoder &&
8920 connector->base.encoder->crtc == set->crtc) {
8921 connector->new_encoder = NULL;
8922
8923 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8924 connector->base.base.id,
8925 drm_get_connector_name(&connector->base));
8926 }
8927
8928
8929 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008930 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008931 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008932 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008933 }
8934 /* connector->new_encoder is now updated for all connectors. */
8935
8936 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008937 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008938 list_for_each_entry(connector, &dev->mode_config.connector_list,
8939 base.head) {
8940 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008941 continue;
8942
Daniel Vetter9a935852012-07-05 22:34:27 +02008943 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008944
8945 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008946 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008947 new_crtc = set->crtc;
8948 }
8949
8950 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008951 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8952 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008953 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008954 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008955 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8956
8957 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8958 connector->base.base.id,
8959 drm_get_connector_name(&connector->base),
8960 new_crtc->base.id);
8961 }
8962
8963 /* Check for any encoders that needs to be disabled. */
8964 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8965 base.head) {
8966 list_for_each_entry(connector,
8967 &dev->mode_config.connector_list,
8968 base.head) {
8969 if (connector->new_encoder == encoder) {
8970 WARN_ON(!connector->new_encoder->new_crtc);
8971
8972 goto next_encoder;
8973 }
8974 }
8975 encoder->new_crtc = NULL;
8976next_encoder:
8977 /* Only now check for crtc changes so we don't miss encoders
8978 * that will be disabled. */
8979 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008980 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008981 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008982 }
8983 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008984 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008985
Daniel Vetter2e431052012-07-04 22:42:15 +02008986 return 0;
8987}
8988
8989static int intel_crtc_set_config(struct drm_mode_set *set)
8990{
8991 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008992 struct drm_mode_set save_set;
8993 struct intel_set_config *config;
8994 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008995
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008996 BUG_ON(!set);
8997 BUG_ON(!set->crtc);
8998 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008999
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009000 /* Enforce sane interface api - has been abused by the fb helper. */
9001 BUG_ON(!set->mode && set->fb);
9002 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009003
Daniel Vetter2e431052012-07-04 22:42:15 +02009004 if (set->fb) {
9005 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9006 set->crtc->base.id, set->fb->base.id,
9007 (int)set->num_connectors, set->x, set->y);
9008 } else {
9009 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009010 }
9011
9012 dev = set->crtc->dev;
9013
9014 ret = -ENOMEM;
9015 config = kzalloc(sizeof(*config), GFP_KERNEL);
9016 if (!config)
9017 goto out_config;
9018
9019 ret = intel_set_config_save_state(dev, config);
9020 if (ret)
9021 goto out_config;
9022
9023 save_set.crtc = set->crtc;
9024 save_set.mode = &set->crtc->mode;
9025 save_set.x = set->crtc->x;
9026 save_set.y = set->crtc->y;
9027 save_set.fb = set->crtc->fb;
9028
9029 /* Compute whether we need a full modeset, only an fb base update or no
9030 * change at all. In the future we might also check whether only the
9031 * mode changed, e.g. for LVDS where we only change the panel fitter in
9032 * such cases. */
9033 intel_set_config_compute_mode_changes(set, config);
9034
Daniel Vetter9a935852012-07-05 22:34:27 +02009035 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009036 if (ret)
9037 goto fail;
9038
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009039 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009040 ret = intel_set_mode(set->crtc, set->mode,
9041 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009042 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009043 intel_crtc_wait_for_pending_flips(set->crtc);
9044
Daniel Vetter4f660f42012-07-02 09:47:37 +02009045 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009046 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009047 }
9048
Chris Wilson2d05eae2013-05-03 17:36:25 +01009049 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009050 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9051 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009052fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009053 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009054
Chris Wilson2d05eae2013-05-03 17:36:25 +01009055 /* Try to restore the config */
9056 if (config->mode_changed &&
9057 intel_set_mode(save_set.crtc, save_set.mode,
9058 save_set.x, save_set.y, save_set.fb))
9059 DRM_ERROR("failed to restore config after modeset failure\n");
9060 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009061
Daniel Vetterd9e55602012-07-04 22:16:09 +02009062out_config:
9063 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009064 return ret;
9065}
9066
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009067static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009068 .cursor_set = intel_crtc_cursor_set,
9069 .cursor_move = intel_crtc_cursor_move,
9070 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009071 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009072 .destroy = intel_crtc_destroy,
9073 .page_flip = intel_crtc_page_flip,
9074};
9075
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009076static void intel_cpu_pll_init(struct drm_device *dev)
9077{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009078 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009079 intel_ddi_pll_init(dev);
9080}
9081
Daniel Vetter53589012013-06-05 13:34:16 +02009082static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9083 struct intel_shared_dpll *pll,
9084 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009085{
Daniel Vetter53589012013-06-05 13:34:16 +02009086 uint32_t val;
9087
9088 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009089 hw_state->dpll = val;
9090 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9091 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009092
9093 return val & DPLL_VCO_ENABLE;
9094}
9095
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009096static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9097 struct intel_shared_dpll *pll)
9098{
9099 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9100 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9101}
9102
Daniel Vettere7b903d2013-06-05 13:34:14 +02009103static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9104 struct intel_shared_dpll *pll)
9105{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009106 /* PCH refclock must be enabled first */
9107 assert_pch_refclk_enabled(dev_priv);
9108
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009109 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9110
9111 /* Wait for the clocks to stabilize. */
9112 POSTING_READ(PCH_DPLL(pll->id));
9113 udelay(150);
9114
9115 /* The pixel multiplier can only be updated once the
9116 * DPLL is enabled and the clocks are stable.
9117 *
9118 * So write it again.
9119 */
9120 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9121 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009122 udelay(200);
9123}
9124
9125static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9126 struct intel_shared_dpll *pll)
9127{
9128 struct drm_device *dev = dev_priv->dev;
9129 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009130
9131 /* Make sure no transcoder isn't still depending on us. */
9132 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9133 if (intel_crtc_to_shared_dpll(crtc) == pll)
9134 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9135 }
9136
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009137 I915_WRITE(PCH_DPLL(pll->id), 0);
9138 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009139 udelay(200);
9140}
9141
Daniel Vetter46edb022013-06-05 13:34:12 +02009142static char *ibx_pch_dpll_names[] = {
9143 "PCH DPLL A",
9144 "PCH DPLL B",
9145};
9146
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009147static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009148{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009149 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009150 int i;
9151
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009152 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009153
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009154 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009155 dev_priv->shared_dplls[i].id = i;
9156 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009157 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009158 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9159 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009160 dev_priv->shared_dplls[i].get_hw_state =
9161 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009162 }
9163}
9164
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009165static void intel_shared_dpll_init(struct drm_device *dev)
9166{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009167 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009168
9169 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9170 ibx_pch_dpll_init(dev);
9171 else
9172 dev_priv->num_shared_dpll = 0;
9173
9174 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9175 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9176 dev_priv->num_shared_dpll);
9177}
9178
Hannes Ederb358d0a2008-12-18 21:18:47 +01009179static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009180{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009181 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009182 struct intel_crtc *intel_crtc;
9183 int i;
9184
9185 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
9186 if (intel_crtc == NULL)
9187 return;
9188
9189 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9190
9191 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009192 for (i = 0; i < 256; i++) {
9193 intel_crtc->lut_r[i] = i;
9194 intel_crtc->lut_g[i] = i;
9195 intel_crtc->lut_b[i] = i;
9196 }
9197
Jesse Barnes80824002009-09-10 15:28:06 -07009198 /* Swap pipes & planes for FBC on pre-965 */
9199 intel_crtc->pipe = pipe;
9200 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009201 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009202 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009203 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009204 }
9205
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009206 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9207 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9208 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9209 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9210
Jesse Barnes79e53942008-11-07 14:24:08 -08009211 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009212}
9213
Carl Worth08d7b3d2009-04-29 14:43:54 -07009214int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009215 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009216{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009217 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009218 struct drm_mode_object *drmmode_obj;
9219 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009220
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009221 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9222 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009223
Daniel Vetterc05422d2009-08-11 16:05:30 +02009224 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9225 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009226
Daniel Vetterc05422d2009-08-11 16:05:30 +02009227 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009228 DRM_ERROR("no such CRTC id\n");
9229 return -EINVAL;
9230 }
9231
Daniel Vetterc05422d2009-08-11 16:05:30 +02009232 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9233 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009234
Daniel Vetterc05422d2009-08-11 16:05:30 +02009235 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009236}
9237
Daniel Vetter66a92782012-07-12 20:08:18 +02009238static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009239{
Daniel Vetter66a92782012-07-12 20:08:18 +02009240 struct drm_device *dev = encoder->base.dev;
9241 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009242 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009243 int entry = 0;
9244
Daniel Vetter66a92782012-07-12 20:08:18 +02009245 list_for_each_entry(source_encoder,
9246 &dev->mode_config.encoder_list, base.head) {
9247
9248 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009249 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009250
9251 /* Intel hw has only one MUX where enocoders could be cloned. */
9252 if (encoder->cloneable && source_encoder->cloneable)
9253 index_mask |= (1 << entry);
9254
Jesse Barnes79e53942008-11-07 14:24:08 -08009255 entry++;
9256 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009257
Jesse Barnes79e53942008-11-07 14:24:08 -08009258 return index_mask;
9259}
9260
Chris Wilson4d302442010-12-14 19:21:29 +00009261static bool has_edp_a(struct drm_device *dev)
9262{
9263 struct drm_i915_private *dev_priv = dev->dev_private;
9264
9265 if (!IS_MOBILE(dev))
9266 return false;
9267
9268 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9269 return false;
9270
9271 if (IS_GEN5(dev) &&
9272 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9273 return false;
9274
9275 return true;
9276}
9277
Jesse Barnes79e53942008-11-07 14:24:08 -08009278static void intel_setup_outputs(struct drm_device *dev)
9279{
Eric Anholt725e30a2009-01-22 13:01:02 -08009280 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009281 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009282 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009283
Daniel Vetterc9093352013-06-06 22:22:47 +02009284 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009285
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009286 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009287 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009288
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009289 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009290 int found;
9291
9292 /* Haswell uses DDI functions to detect digital outputs */
9293 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9294 /* DDI A only supports eDP */
9295 if (found)
9296 intel_ddi_init(dev, PORT_A);
9297
9298 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9299 * register */
9300 found = I915_READ(SFUSE_STRAP);
9301
9302 if (found & SFUSE_STRAP_DDIB_DETECTED)
9303 intel_ddi_init(dev, PORT_B);
9304 if (found & SFUSE_STRAP_DDIC_DETECTED)
9305 intel_ddi_init(dev, PORT_C);
9306 if (found & SFUSE_STRAP_DDID_DETECTED)
9307 intel_ddi_init(dev, PORT_D);
9308 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009309 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009310 dpd_is_edp = intel_dpd_is_edp(dev);
9311
9312 if (has_edp_a(dev))
9313 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009314
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009315 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009316 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009317 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009318 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009319 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009320 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009321 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009322 }
9323
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009324 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009325 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009326
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009327 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009328 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009329
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009330 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009331 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009332
Daniel Vetter270b3042012-10-27 15:52:05 +02009333 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009334 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009335 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309336 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009337 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9338 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05309339
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009340 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009341 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9342 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009343 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9344 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009345 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08009346 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009347 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009348
Paulo Zanonie2debe92013-02-18 19:00:27 -03009349 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009350 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009351 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009352 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9353 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009354 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009355 }
Ma Ling27185ae2009-08-24 13:50:23 +08009356
Imre Deake7281ea2013-05-08 13:14:08 +03009357 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009358 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009359 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009360
9361 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009362
Paulo Zanonie2debe92013-02-18 19:00:27 -03009363 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009364 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009365 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009366 }
Ma Ling27185ae2009-08-24 13:50:23 +08009367
Paulo Zanonie2debe92013-02-18 19:00:27 -03009368 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009369
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009370 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9371 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009372 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009373 }
Imre Deake7281ea2013-05-08 13:14:08 +03009374 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009375 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009376 }
Ma Ling27185ae2009-08-24 13:50:23 +08009377
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009378 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009379 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009380 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009381 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009382 intel_dvo_init(dev);
9383
Zhenyu Wang103a1962009-11-27 11:44:36 +08009384 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009385 intel_tv_init(dev);
9386
Chris Wilson4ef69c72010-09-09 15:14:28 +01009387 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9388 encoder->base.possible_crtcs = encoder->crtc_mask;
9389 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009390 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009391 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009392
Paulo Zanonidde86e22012-12-01 12:04:25 -02009393 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009394
9395 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009396}
9397
9398static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9399{
9400 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009401
9402 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009403 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009404
9405 kfree(intel_fb);
9406}
9407
9408static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009409 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009410 unsigned int *handle)
9411{
9412 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009413 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009414
Chris Wilson05394f32010-11-08 19:18:58 +00009415 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009416}
9417
9418static const struct drm_framebuffer_funcs intel_fb_funcs = {
9419 .destroy = intel_user_framebuffer_destroy,
9420 .create_handle = intel_user_framebuffer_create_handle,
9421};
9422
Dave Airlie38651672010-03-30 05:34:13 +00009423int intel_framebuffer_init(struct drm_device *dev,
9424 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009425 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009426 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009427{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009428 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009429 int ret;
9430
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009431 if (obj->tiling_mode == I915_TILING_Y) {
9432 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009433 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009434 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009435
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009436 if (mode_cmd->pitches[0] & 63) {
9437 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9438 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009439 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009440 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009441
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009442 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9443 pitch_limit = 32*1024;
9444 } else if (INTEL_INFO(dev)->gen >= 4) {
9445 if (obj->tiling_mode)
9446 pitch_limit = 16*1024;
9447 else
9448 pitch_limit = 32*1024;
9449 } else if (INTEL_INFO(dev)->gen >= 3) {
9450 if (obj->tiling_mode)
9451 pitch_limit = 8*1024;
9452 else
9453 pitch_limit = 16*1024;
9454 } else
9455 /* XXX DSPC is limited to 4k tiled */
9456 pitch_limit = 8*1024;
9457
9458 if (mode_cmd->pitches[0] > pitch_limit) {
9459 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9460 obj->tiling_mode ? "tiled" : "linear",
9461 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009462 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009463 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009464
9465 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009466 mode_cmd->pitches[0] != obj->stride) {
9467 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9468 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009469 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009470 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009471
Ville Syrjälä57779d02012-10-31 17:50:14 +02009472 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009473 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009474 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009475 case DRM_FORMAT_RGB565:
9476 case DRM_FORMAT_XRGB8888:
9477 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009478 break;
9479 case DRM_FORMAT_XRGB1555:
9480 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009481 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009482 DRM_DEBUG("unsupported pixel format: %s\n",
9483 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009484 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009485 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009486 break;
9487 case DRM_FORMAT_XBGR8888:
9488 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009489 case DRM_FORMAT_XRGB2101010:
9490 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009491 case DRM_FORMAT_XBGR2101010:
9492 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009493 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009494 DRM_DEBUG("unsupported pixel format: %s\n",
9495 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009496 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009497 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009498 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009499 case DRM_FORMAT_YUYV:
9500 case DRM_FORMAT_UYVY:
9501 case DRM_FORMAT_YVYU:
9502 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009503 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009504 DRM_DEBUG("unsupported pixel format: %s\n",
9505 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009506 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009507 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009508 break;
9509 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009510 DRM_DEBUG("unsupported pixel format: %s\n",
9511 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009512 return -EINVAL;
9513 }
9514
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009515 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9516 if (mode_cmd->offsets[0] != 0)
9517 return -EINVAL;
9518
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009519 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9520 intel_fb->obj = obj;
9521
Jesse Barnes79e53942008-11-07 14:24:08 -08009522 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9523 if (ret) {
9524 DRM_ERROR("framebuffer init failed %d\n", ret);
9525 return ret;
9526 }
9527
Jesse Barnes79e53942008-11-07 14:24:08 -08009528 return 0;
9529}
9530
Jesse Barnes79e53942008-11-07 14:24:08 -08009531static struct drm_framebuffer *
9532intel_user_framebuffer_create(struct drm_device *dev,
9533 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009534 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009535{
Chris Wilson05394f32010-11-08 19:18:58 +00009536 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009537
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009538 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9539 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009540 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009541 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009542
Chris Wilsond2dff872011-04-19 08:36:26 +01009543 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009544}
9545
Jesse Barnes79e53942008-11-07 14:24:08 -08009546static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009547 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009548 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009549};
9550
Jesse Barnese70236a2009-09-21 10:42:27 -07009551/* Set up chip specific display functions */
9552static void intel_init_display(struct drm_device *dev)
9553{
9554 struct drm_i915_private *dev_priv = dev->dev_private;
9555
Daniel Vetteree9300b2013-06-03 22:40:22 +02009556 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9557 dev_priv->display.find_dpll = g4x_find_best_dpll;
9558 else if (IS_VALLEYVIEW(dev))
9559 dev_priv->display.find_dpll = vlv_find_best_dpll;
9560 else if (IS_PINEVIEW(dev))
9561 dev_priv->display.find_dpll = pnv_find_best_dpll;
9562 else
9563 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9564
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009565 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009566 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009567 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009568 dev_priv->display.crtc_enable = haswell_crtc_enable;
9569 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009570 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009571 dev_priv->display.update_plane = ironlake_update_plane;
9572 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009573 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009574 dev_priv->display.get_clock = ironlake_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009575 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009576 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9577 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009578 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009579 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009580 } else if (IS_VALLEYVIEW(dev)) {
9581 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009582 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009583 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9584 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9585 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9586 dev_priv->display.off = i9xx_crtc_off;
9587 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009588 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009589 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009590 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009591 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009592 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9593 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009594 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009595 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009596 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009597
Jesse Barnese70236a2009-09-21 10:42:27 -07009598 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009599 if (IS_VALLEYVIEW(dev))
9600 dev_priv->display.get_display_clock_speed =
9601 valleyview_get_display_clock_speed;
9602 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009603 dev_priv->display.get_display_clock_speed =
9604 i945_get_display_clock_speed;
9605 else if (IS_I915G(dev))
9606 dev_priv->display.get_display_clock_speed =
9607 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009608 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009609 dev_priv->display.get_display_clock_speed =
9610 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009611 else if (IS_PINEVIEW(dev))
9612 dev_priv->display.get_display_clock_speed =
9613 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -07009614 else if (IS_I915GM(dev))
9615 dev_priv->display.get_display_clock_speed =
9616 i915gm_get_display_clock_speed;
9617 else if (IS_I865G(dev))
9618 dev_priv->display.get_display_clock_speed =
9619 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009620 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009621 dev_priv->display.get_display_clock_speed =
9622 i855_get_display_clock_speed;
9623 else /* 852, 830 */
9624 dev_priv->display.get_display_clock_speed =
9625 i830_get_display_clock_speed;
9626
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009627 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009628 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009629 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009630 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009631 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009632 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009633 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009634 } else if (IS_IVYBRIDGE(dev)) {
9635 /* FIXME: detect B0+ stepping and use auto training */
9636 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009637 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009638 dev_priv->display.modeset_global_resources =
9639 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009640 } else if (IS_HASWELL(dev)) {
9641 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009642 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009643 dev_priv->display.modeset_global_resources =
9644 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009645 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009646 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009647 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009648 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009649
9650 /* Default just returns -ENODEV to indicate unsupported */
9651 dev_priv->display.queue_flip = intel_default_queue_flip;
9652
9653 switch (INTEL_INFO(dev)->gen) {
9654 case 2:
9655 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9656 break;
9657
9658 case 3:
9659 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9660 break;
9661
9662 case 4:
9663 case 5:
9664 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9665 break;
9666
9667 case 6:
9668 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9669 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009670 case 7:
9671 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9672 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009673 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009674}
9675
Jesse Barnesb690e962010-07-19 13:53:12 -07009676/*
9677 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9678 * resume, or other times. This quirk makes sure that's the case for
9679 * affected systems.
9680 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009681static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009682{
9683 struct drm_i915_private *dev_priv = dev->dev_private;
9684
9685 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009686 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009687}
9688
Keith Packard435793d2011-07-12 14:56:22 -07009689/*
9690 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9691 */
9692static void quirk_ssc_force_disable(struct drm_device *dev)
9693{
9694 struct drm_i915_private *dev_priv = dev->dev_private;
9695 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009696 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009697}
9698
Carsten Emde4dca20e2012-03-15 15:56:26 +01009699/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009700 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9701 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009702 */
9703static void quirk_invert_brightness(struct drm_device *dev)
9704{
9705 struct drm_i915_private *dev_priv = dev->dev_private;
9706 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009707 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009708}
9709
Kamal Mostafae85843b2013-07-19 15:02:01 -07009710/*
9711 * Some machines (Dell XPS13) suffer broken backlight controls if
9712 * BLM_PCH_PWM_ENABLE is set.
9713 */
9714static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
9715{
9716 struct drm_i915_private *dev_priv = dev->dev_private;
9717 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
9718 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
9719}
9720
Jesse Barnesb690e962010-07-19 13:53:12 -07009721struct intel_quirk {
9722 int device;
9723 int subsystem_vendor;
9724 int subsystem_device;
9725 void (*hook)(struct drm_device *dev);
9726};
9727
Egbert Eich5f85f172012-10-14 15:46:38 +02009728/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9729struct intel_dmi_quirk {
9730 void (*hook)(struct drm_device *dev);
9731 const struct dmi_system_id (*dmi_id_list)[];
9732};
9733
9734static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9735{
9736 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9737 return 1;
9738}
9739
9740static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9741 {
9742 .dmi_id_list = &(const struct dmi_system_id[]) {
9743 {
9744 .callback = intel_dmi_reverse_brightness,
9745 .ident = "NCR Corporation",
9746 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9747 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9748 },
9749 },
9750 { } /* terminating entry */
9751 },
9752 .hook = quirk_invert_brightness,
9753 },
9754};
9755
Ben Widawskyc43b5632012-04-16 14:07:40 -07009756static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009757 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009758 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009759
Jesse Barnesb690e962010-07-19 13:53:12 -07009760 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9761 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9762
Jesse Barnesb690e962010-07-19 13:53:12 -07009763 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9764 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9765
Daniel Vetterccd0d362012-10-10 23:13:59 +02009766 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009767 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009768 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009769
9770 /* Lenovo U160 cannot use SSC on LVDS */
9771 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009772
9773 /* Sony Vaio Y cannot use SSC on LVDS */
9774 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009775
9776 /* Acer Aspire 5734Z must invert backlight brightness */
9777 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009778
9779 /* Acer/eMachines G725 */
9780 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009781
9782 /* Acer/eMachines e725 */
9783 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009784
9785 /* Acer/Packard Bell NCL20 */
9786 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009787
9788 /* Acer Aspire 4736Z */
9789 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -07009790
9791 /* Dell XPS13 HD Sandy Bridge */
9792 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
9793 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
9794 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -07009795};
9796
9797static void intel_init_quirks(struct drm_device *dev)
9798{
9799 struct pci_dev *d = dev->pdev;
9800 int i;
9801
9802 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9803 struct intel_quirk *q = &intel_quirks[i];
9804
9805 if (d->device == q->device &&
9806 (d->subsystem_vendor == q->subsystem_vendor ||
9807 q->subsystem_vendor == PCI_ANY_ID) &&
9808 (d->subsystem_device == q->subsystem_device ||
9809 q->subsystem_device == PCI_ANY_ID))
9810 q->hook(dev);
9811 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009812 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9813 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9814 intel_dmi_quirks[i].hook(dev);
9815 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009816}
9817
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009818/* Disable the VGA plane that we never use */
9819static void i915_disable_vga(struct drm_device *dev)
9820{
9821 struct drm_i915_private *dev_priv = dev->dev_private;
9822 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009823 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009824
9825 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009826 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009827 sr1 = inb(VGA_SR_DATA);
9828 outb(sr1 | 1<<5, VGA_SR_DATA);
9829 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9830 udelay(300);
9831
9832 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9833 POSTING_READ(vga_reg);
9834}
9835
Daniel Vetterf8175862012-04-10 15:50:11 +02009836void intel_modeset_init_hw(struct drm_device *dev)
9837{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009838 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009839
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009840 intel_prepare_ddi(dev);
9841
Daniel Vetterf8175862012-04-10 15:50:11 +02009842 intel_init_clock_gating(dev);
9843
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009844 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009845 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009846 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009847}
9848
Imre Deak7d708ee2013-04-17 14:04:50 +03009849void intel_modeset_suspend_hw(struct drm_device *dev)
9850{
9851 intel_suspend_hw(dev);
9852}
9853
Jesse Barnes79e53942008-11-07 14:24:08 -08009854void intel_modeset_init(struct drm_device *dev)
9855{
Jesse Barnes652c3932009-08-17 13:31:43 -07009856 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009857 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009858
9859 drm_mode_config_init(dev);
9860
9861 dev->mode_config.min_width = 0;
9862 dev->mode_config.min_height = 0;
9863
Dave Airlie019d96c2011-09-29 16:20:42 +01009864 dev->mode_config.preferred_depth = 24;
9865 dev->mode_config.prefer_shadow = 1;
9866
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009867 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009868
Jesse Barnesb690e962010-07-19 13:53:12 -07009869 intel_init_quirks(dev);
9870
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009871 intel_init_pm(dev);
9872
Ben Widawskye3c74752013-04-05 13:12:39 -07009873 if (INTEL_INFO(dev)->num_pipes == 0)
9874 return;
9875
Jesse Barnese70236a2009-09-21 10:42:27 -07009876 intel_init_display(dev);
9877
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009878 if (IS_GEN2(dev)) {
9879 dev->mode_config.max_width = 2048;
9880 dev->mode_config.max_height = 2048;
9881 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009882 dev->mode_config.max_width = 4096;
9883 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009884 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009885 dev->mode_config.max_width = 8192;
9886 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009887 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009888 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009889
Zhao Yakui28c97732009-10-09 11:39:41 +08009890 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009891 INTEL_INFO(dev)->num_pipes,
9892 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009893
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01009894 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009895 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009896 for (j = 0; j < dev_priv->num_plane; j++) {
9897 ret = intel_plane_init(dev, i, j);
9898 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009899 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9900 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009901 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009902 }
9903
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009904 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009905 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009906
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009907 /* Just disable it once at startup */
9908 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009909 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009910
9911 /* Just in case the BIOS is doing something questionable. */
9912 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009913}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009914
Daniel Vetter24929352012-07-02 20:28:59 +02009915static void
9916intel_connector_break_all_links(struct intel_connector *connector)
9917{
9918 connector->base.dpms = DRM_MODE_DPMS_OFF;
9919 connector->base.encoder = NULL;
9920 connector->encoder->connectors_active = false;
9921 connector->encoder->base.crtc = NULL;
9922}
9923
Daniel Vetter7fad7982012-07-04 17:51:47 +02009924static void intel_enable_pipe_a(struct drm_device *dev)
9925{
9926 struct intel_connector *connector;
9927 struct drm_connector *crt = NULL;
9928 struct intel_load_detect_pipe load_detect_temp;
9929
9930 /* We can't just switch on the pipe A, we need to set things up with a
9931 * proper mode and output configuration. As a gross hack, enable pipe A
9932 * by enabling the load detect pipe once. */
9933 list_for_each_entry(connector,
9934 &dev->mode_config.connector_list,
9935 base.head) {
9936 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9937 crt = &connector->base;
9938 break;
9939 }
9940 }
9941
9942 if (!crt)
9943 return;
9944
9945 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9946 intel_release_load_detect_pipe(crt, &load_detect_temp);
9947
9948
9949}
9950
Daniel Vetterfa555832012-10-10 23:14:00 +02009951static bool
9952intel_check_plane_mapping(struct intel_crtc *crtc)
9953{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009954 struct drm_device *dev = crtc->base.dev;
9955 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009956 u32 reg, val;
9957
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009958 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009959 return true;
9960
9961 reg = DSPCNTR(!crtc->plane);
9962 val = I915_READ(reg);
9963
9964 if ((val & DISPLAY_PLANE_ENABLE) &&
9965 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9966 return false;
9967
9968 return true;
9969}
9970
Daniel Vetter24929352012-07-02 20:28:59 +02009971static void intel_sanitize_crtc(struct intel_crtc *crtc)
9972{
9973 struct drm_device *dev = crtc->base.dev;
9974 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009975 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009976
Daniel Vetter24929352012-07-02 20:28:59 +02009977 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009978 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009979 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9980
9981 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009982 * disable the crtc (and hence change the state) if it is wrong. Note
9983 * that gen4+ has a fixed plane -> pipe mapping. */
9984 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009985 struct intel_connector *connector;
9986 bool plane;
9987
Daniel Vetter24929352012-07-02 20:28:59 +02009988 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9989 crtc->base.base.id);
9990
9991 /* Pipe has the wrong plane attached and the plane is active.
9992 * Temporarily change the plane mapping and disable everything
9993 * ... */
9994 plane = crtc->plane;
9995 crtc->plane = !plane;
9996 dev_priv->display.crtc_disable(&crtc->base);
9997 crtc->plane = plane;
9998
9999 /* ... and break all links. */
10000 list_for_each_entry(connector, &dev->mode_config.connector_list,
10001 base.head) {
10002 if (connector->encoder->base.crtc != &crtc->base)
10003 continue;
10004
10005 intel_connector_break_all_links(connector);
10006 }
10007
10008 WARN_ON(crtc->active);
10009 crtc->base.enabled = false;
10010 }
Daniel Vetter24929352012-07-02 20:28:59 +020010011
Daniel Vetter7fad7982012-07-04 17:51:47 +020010012 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10013 crtc->pipe == PIPE_A && !crtc->active) {
10014 /* BIOS forgot to enable pipe A, this mostly happens after
10015 * resume. Force-enable the pipe to fix this, the update_dpms
10016 * call below we restore the pipe to the right state, but leave
10017 * the required bits on. */
10018 intel_enable_pipe_a(dev);
10019 }
10020
Daniel Vetter24929352012-07-02 20:28:59 +020010021 /* Adjust the state of the output pipe according to whether we
10022 * have active connectors/encoders. */
10023 intel_crtc_update_dpms(&crtc->base);
10024
10025 if (crtc->active != crtc->base.enabled) {
10026 struct intel_encoder *encoder;
10027
10028 /* This can happen either due to bugs in the get_hw_state
10029 * functions or because the pipe is force-enabled due to the
10030 * pipe A quirk. */
10031 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10032 crtc->base.base.id,
10033 crtc->base.enabled ? "enabled" : "disabled",
10034 crtc->active ? "enabled" : "disabled");
10035
10036 crtc->base.enabled = crtc->active;
10037
10038 /* Because we only establish the connector -> encoder ->
10039 * crtc links if something is active, this means the
10040 * crtc is now deactivated. Break the links. connector
10041 * -> encoder links are only establish when things are
10042 * actually up, hence no need to break them. */
10043 WARN_ON(crtc->active);
10044
10045 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10046 WARN_ON(encoder->connectors_active);
10047 encoder->base.crtc = NULL;
10048 }
10049 }
10050}
10051
10052static void intel_sanitize_encoder(struct intel_encoder *encoder)
10053{
10054 struct intel_connector *connector;
10055 struct drm_device *dev = encoder->base.dev;
10056
10057 /* We need to check both for a crtc link (meaning that the
10058 * encoder is active and trying to read from a pipe) and the
10059 * pipe itself being active. */
10060 bool has_active_crtc = encoder->base.crtc &&
10061 to_intel_crtc(encoder->base.crtc)->active;
10062
10063 if (encoder->connectors_active && !has_active_crtc) {
10064 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10065 encoder->base.base.id,
10066 drm_get_encoder_name(&encoder->base));
10067
10068 /* Connector is active, but has no active pipe. This is
10069 * fallout from our resume register restoring. Disable
10070 * the encoder manually again. */
10071 if (encoder->base.crtc) {
10072 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10073 encoder->base.base.id,
10074 drm_get_encoder_name(&encoder->base));
10075 encoder->disable(encoder);
10076 }
10077
10078 /* Inconsistent output/port/pipe state happens presumably due to
10079 * a bug in one of the get_hw_state functions. Or someplace else
10080 * in our code, like the register restore mess on resume. Clamp
10081 * things to off as a safer default. */
10082 list_for_each_entry(connector,
10083 &dev->mode_config.connector_list,
10084 base.head) {
10085 if (connector->encoder != encoder)
10086 continue;
10087
10088 intel_connector_break_all_links(connector);
10089 }
10090 }
10091 /* Enabled encoders without active connectors will be fixed in
10092 * the crtc fixup. */
10093}
10094
Daniel Vetter44cec742013-01-25 17:53:21 +010010095void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010096{
10097 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010098 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010099
10100 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10101 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010102 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010103 }
10104}
10105
Daniel Vetter30e984d2013-06-05 13:34:17 +020010106static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010107{
10108 struct drm_i915_private *dev_priv = dev->dev_private;
10109 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010110 struct intel_crtc *crtc;
10111 struct intel_encoder *encoder;
10112 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010113 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010114
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010115 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10116 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010117 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010118
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010119 crtc->active = dev_priv->display.get_pipe_config(crtc,
10120 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010121
10122 crtc->base.enabled = crtc->active;
10123
10124 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10125 crtc->base.base.id,
10126 crtc->active ? "enabled" : "disabled");
10127 }
10128
Daniel Vetter53589012013-06-05 13:34:16 +020010129 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010130 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010131 intel_ddi_setup_hw_pll_state(dev);
10132
Daniel Vetter53589012013-06-05 13:34:16 +020010133 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10134 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10135
10136 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10137 pll->active = 0;
10138 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10139 base.head) {
10140 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10141 pll->active++;
10142 }
10143 pll->refcount = pll->active;
10144
Daniel Vetter35c95372013-07-17 06:55:04 +020010145 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10146 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010147 }
10148
Daniel Vetter24929352012-07-02 20:28:59 +020010149 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10150 base.head) {
10151 pipe = 0;
10152
10153 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010154 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10155 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010156 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010157 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010158 } else {
10159 encoder->base.crtc = NULL;
10160 }
10161
10162 encoder->connectors_active = false;
10163 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10164 encoder->base.base.id,
10165 drm_get_encoder_name(&encoder->base),
10166 encoder->base.crtc ? "enabled" : "disabled",
10167 pipe);
10168 }
10169
Jesse Barnes510d5f22013-07-01 15:50:17 -070010170 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10171 base.head) {
10172 if (!crtc->active)
10173 continue;
10174 if (dev_priv->display.get_clock)
10175 dev_priv->display.get_clock(crtc,
10176 &crtc->config);
10177 }
10178
Daniel Vetter24929352012-07-02 20:28:59 +020010179 list_for_each_entry(connector, &dev->mode_config.connector_list,
10180 base.head) {
10181 if (connector->get_hw_state(connector)) {
10182 connector->base.dpms = DRM_MODE_DPMS_ON;
10183 connector->encoder->connectors_active = true;
10184 connector->base.encoder = &connector->encoder->base;
10185 } else {
10186 connector->base.dpms = DRM_MODE_DPMS_OFF;
10187 connector->base.encoder = NULL;
10188 }
10189 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10190 connector->base.base.id,
10191 drm_get_connector_name(&connector->base),
10192 connector->base.encoder ? "enabled" : "disabled");
10193 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010194}
10195
10196/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10197 * and i915 state tracking structures. */
10198void intel_modeset_setup_hw_state(struct drm_device *dev,
10199 bool force_restore)
10200{
10201 struct drm_i915_private *dev_priv = dev->dev_private;
10202 enum pipe pipe;
10203 struct drm_plane *plane;
10204 struct intel_crtc *crtc;
10205 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010206 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010207
10208 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010209
Jesse Barnesbabea612013-06-26 18:57:38 +030010210 /*
10211 * Now that we have the config, copy it to each CRTC struct
10212 * Note that this could go away if we move to using crtc_config
10213 * checking everywhere.
10214 */
10215 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10216 base.head) {
10217 if (crtc->active && i915_fastboot) {
10218 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10219
10220 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10221 crtc->base.base.id);
10222 drm_mode_debug_printmodeline(&crtc->base.mode);
10223 }
10224 }
10225
Daniel Vetter24929352012-07-02 20:28:59 +020010226 /* HW state is read out, now we need to sanitize this mess. */
10227 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10228 base.head) {
10229 intel_sanitize_encoder(encoder);
10230 }
10231
10232 for_each_pipe(pipe) {
10233 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10234 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010235 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010236 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010237
Daniel Vetter35c95372013-07-17 06:55:04 +020010238 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10239 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10240
10241 if (!pll->on || pll->active)
10242 continue;
10243
10244 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10245
10246 pll->disable(dev_priv, pll);
10247 pll->on = false;
10248 }
10249
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010250 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +020010251 /*
10252 * We need to use raw interfaces for restoring state to avoid
10253 * checking (bogus) intermediate states.
10254 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010255 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010256 struct drm_crtc *crtc =
10257 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010258
10259 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10260 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010261 }
Jesse Barnesb5644d02013-03-26 13:25:27 -070010262 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
10263 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010264
10265 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010266 } else {
10267 intel_modeset_update_staged_output_state(dev);
10268 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010269
10270 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010271
10272 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010273}
10274
10275void intel_modeset_gem_init(struct drm_device *dev)
10276{
Chris Wilson1833b132012-05-09 11:56:28 +010010277 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010278
10279 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010280
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010281 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010282}
10283
10284void intel_modeset_cleanup(struct drm_device *dev)
10285{
Jesse Barnes652c3932009-08-17 13:31:43 -070010286 struct drm_i915_private *dev_priv = dev->dev_private;
10287 struct drm_crtc *crtc;
10288 struct intel_crtc *intel_crtc;
10289
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010290 /*
10291 * Interrupts and polling as the first thing to avoid creating havoc.
10292 * Too much stuff here (turning of rps, connectors, ...) would
10293 * experience fancy races otherwise.
10294 */
10295 drm_irq_uninstall(dev);
10296 cancel_work_sync(&dev_priv->hotplug_work);
10297 /*
10298 * Due to the hpd irq storm handling the hotplug work can re-arm the
10299 * poll handlers. Hence disable polling after hpd handling is shut down.
10300 */
Keith Packardf87ea762010-10-03 19:36:26 -070010301 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010302
Jesse Barnes652c3932009-08-17 13:31:43 -070010303 mutex_lock(&dev->struct_mutex);
10304
Jesse Barnes723bfd72010-10-07 16:01:13 -070010305 intel_unregister_dsm_handler();
10306
Jesse Barnes652c3932009-08-17 13:31:43 -070010307 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10308 /* Skip inactive CRTCs */
10309 if (!crtc->fb)
10310 continue;
10311
10312 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +020010313 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010314 }
10315
Chris Wilson973d04f2011-07-08 12:22:37 +010010316 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010317
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010318 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010319
Daniel Vetter930ebb42012-06-29 23:32:16 +020010320 ironlake_teardown_rc6(dev);
10321
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010322 mutex_unlock(&dev->struct_mutex);
10323
Chris Wilson1630fe72011-07-08 12:22:42 +010010324 /* flush any delayed tasks or pending work */
10325 flush_scheduled_work();
10326
Jani Nikuladc652f92013-04-12 15:18:38 +030010327 /* destroy backlight, if any, before the connectors */
10328 intel_panel_destroy_backlight(dev);
10329
Jesse Barnes79e53942008-11-07 14:24:08 -080010330 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010331
10332 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010333}
10334
Dave Airlie28d52042009-09-21 14:33:58 +100010335/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010336 * Return which encoder is currently attached for connector.
10337 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010338struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010339{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010340 return &intel_attached_encoder(connector)->base;
10341}
Jesse Barnes79e53942008-11-07 14:24:08 -080010342
Chris Wilsondf0e9242010-09-09 16:20:55 +010010343void intel_connector_attach_encoder(struct intel_connector *connector,
10344 struct intel_encoder *encoder)
10345{
10346 connector->encoder = encoder;
10347 drm_mode_connector_attach_encoder(&connector->base,
10348 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010349}
Dave Airlie28d52042009-09-21 14:33:58 +100010350
10351/*
10352 * set vga decode state - true == enable VGA decode
10353 */
10354int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10355{
10356 struct drm_i915_private *dev_priv = dev->dev_private;
10357 u16 gmch_ctrl;
10358
10359 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10360 if (state)
10361 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10362 else
10363 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10364 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10365 return 0;
10366}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010367
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010368struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010369
10370 u32 power_well_driver;
10371
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010372 struct intel_cursor_error_state {
10373 u32 control;
10374 u32 position;
10375 u32 base;
10376 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010377 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010378
10379 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010380 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010381 u32 conf;
10382 u32 source;
10383
10384 u32 htotal;
10385 u32 hblank;
10386 u32 hsync;
10387 u32 vtotal;
10388 u32 vblank;
10389 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +010010390 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010391
10392 struct intel_plane_error_state {
10393 u32 control;
10394 u32 stride;
10395 u32 size;
10396 u32 pos;
10397 u32 addr;
10398 u32 surface;
10399 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010400 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010401};
10402
10403struct intel_display_error_state *
10404intel_display_capture_error_state(struct drm_device *dev)
10405{
Akshay Joshi0206e352011-08-16 15:34:10 -040010406 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010407 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010408 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010409 int i;
10410
10411 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10412 if (error == NULL)
10413 return NULL;
10414
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010415 if (HAS_POWER_WELL(dev))
10416 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10417
Damien Lespiau52331302012-08-15 19:23:25 +010010418 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010419 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010420 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010421
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010422 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10423 error->cursor[i].control = I915_READ(CURCNTR(i));
10424 error->cursor[i].position = I915_READ(CURPOS(i));
10425 error->cursor[i].base = I915_READ(CURBASE(i));
10426 } else {
10427 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10428 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10429 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10430 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010431
10432 error->plane[i].control = I915_READ(DSPCNTR(i));
10433 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010434 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010435 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010436 error->plane[i].pos = I915_READ(DSPPOS(i));
10437 }
Paulo Zanonica291362013-03-06 20:03:14 -030010438 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10439 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010440 if (INTEL_INFO(dev)->gen >= 4) {
10441 error->plane[i].surface = I915_READ(DSPSURF(i));
10442 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10443 }
10444
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010445 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010446 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010447 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10448 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10449 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10450 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10451 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10452 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010453 }
10454
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010455 /* In the code above we read the registers without checking if the power
10456 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10457 * prevent the next I915_WRITE from detecting it and printing an error
10458 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010010459 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010460
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010461 return error;
10462}
10463
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010464#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10465
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010466void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010467intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010468 struct drm_device *dev,
10469 struct intel_display_error_state *error)
10470{
10471 int i;
10472
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010473 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010474 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010475 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010476 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010477 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010478 err_printf(m, "Pipe [%d]:\n", i);
10479 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010480 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010481 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
10482 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
10483 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
10484 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
10485 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
10486 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
10487 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
10488 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010489
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010490 err_printf(m, "Plane [%d]:\n", i);
10491 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10492 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010493 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010494 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10495 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010496 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010497 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010498 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010499 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010500 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10501 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010502 }
10503
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010504 err_printf(m, "Cursor [%d]:\n", i);
10505 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10506 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10507 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010508 }
10509}