blob: 0ffa9a89986c53038715420758bbd295ed7cbced [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e2015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e152013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000169 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 */
171 wmb();
172
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000173 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
Kevin Scottb2d36c02014-04-09 05:58:59 +0000221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000237 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800238 if (err)
239 kfree(raw_packet);
240
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000241 return err ? -EOPNOTSUPP : 0;
242}
243
244#define I40E_TCPIP_DUMMY_PACKET_LEN 54
245/**
246 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
247 * @vsi: pointer to the targeted VSI
248 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000249 * @add: true adds a filter, false removes it
250 *
251 * Returns 0 if the filters were successfully added or removed
252 **/
253static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
254 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000255 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000256{
257 struct i40e_pf *pf = vsi->back;
258 struct tcphdr *tcp;
259 struct iphdr *ip;
260 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000261 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
278 ip->daddr = fd_data->dst_ip[0];
279 tcp->dest = fd_data->dst_port;
280 ip->saddr = fd_data->src_ip[0];
281 tcp->source = fd_data->src_port;
282
283 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000284 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400286 if (I40E_DEBUG_FD & pf->hw.debug_mask)
287 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000288 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
289 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000290 } else {
291 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
292 (pf->fd_tcp_rule - 1) : 0;
293 if (pf->fd_tcp_rule == 0) {
294 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400295 if (I40E_DEBUG_FD & pf->hw.debug_mask)
296 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000297 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 }
299
Kevin Scottb2d36c02014-04-09 05:58:59 +0000300 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000301 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
302
303 if (ret) {
304 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000305 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
306 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000307 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000308 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000309 if (add)
310 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
311 fd_data->pctype, fd_data->fd_id);
312 else
313 dev_info(&pf->pdev->dev,
314 "Filter deleted for PCTYPE %d loc = %d\n",
315 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000316 }
317
Kiran Patila42e7a32015-11-06 15:26:03 -0800318 if (err)
319 kfree(raw_packet);
320
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000321 return err ? -EOPNOTSUPP : 0;
322}
323
324/**
325 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
326 * a specific flow spec
327 * @vsi: pointer to the targeted VSI
328 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000329 * @add: true adds a filter, false removes it
330 *
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800331 * Returns 0 if the filters were successfully added or removed
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000332 **/
333static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
334 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000335 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000336{
337 return -EOPNOTSUPP;
338}
339
340#define I40E_IP_DUMMY_PACKET_LEN 34
341/**
342 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
343 * a specific flow spec
344 * @vsi: pointer to the targeted VSI
345 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000346 * @add: true adds a filter, false removes it
347 *
348 * Returns 0 if the filters were successfully added or removed
349 **/
350static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
351 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000352 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000353{
354 struct i40e_pf *pf = vsi->back;
355 struct iphdr *ip;
356 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000357 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 int ret;
359 int i;
360 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
361 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
362 0, 0, 0, 0};
363
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000364 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
365 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000366 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
367 if (!raw_packet)
368 return -ENOMEM;
369 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
370 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
371
372 ip->saddr = fd_data->src_ip[0];
373 ip->daddr = fd_data->dst_ip[0];
374 ip->protocol = 0;
375
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000376 fd_data->pctype = i;
377 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
378
379 if (ret) {
380 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000381 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
382 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000383 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000384 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000385 if (add)
386 dev_info(&pf->pdev->dev,
387 "Filter OK for PCTYPE %d loc = %d\n",
388 fd_data->pctype, fd_data->fd_id);
389 else
390 dev_info(&pf->pdev->dev,
391 "Filter deleted for PCTYPE %d loc = %d\n",
392 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000393 }
394 }
395
Kiran Patila42e7a32015-11-06 15:26:03 -0800396 if (err)
397 kfree(raw_packet);
398
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000399 return err ? -EOPNOTSUPP : 0;
400}
401
402/**
403 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
404 * @vsi: pointer to the targeted VSI
405 * @cmd: command to get or set RX flow classification rules
406 * @add: true adds a filter, false removes it
407 *
408 **/
409int i40e_add_del_fdir(struct i40e_vsi *vsi,
410 struct i40e_fdir_filter *input, bool add)
411{
412 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000413 int ret;
414
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 switch (input->flow_type & ~FLOW_EXT) {
416 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000420 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000421 break;
422 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000423 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000424 break;
425 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000426 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000427 break;
428 case IP_USER_FLOW:
429 switch (input->ip4_proto) {
430 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000434 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000435 break;
436 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000437 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000438 break;
439 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000440 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000441 break;
442 }
443 break;
444 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000445 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000446 input->flow_type);
447 ret = -EINVAL;
448 }
449
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000450 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000451 return ret;
452}
453
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000454/**
455 * i40e_fd_handle_status - check the Programming Status for FD
456 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000458 * @prog_id: the id originally used for programming
459 *
460 * This is used to verify if the FD programming or invalidation
461 * requested by SW to the HW is successful or not and take actions accordingly.
462 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
464 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000465{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000466 struct i40e_pf *pf = rx_ring->vsi->back;
467 struct pci_dev *pdev = pf->pdev;
468 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000469 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000470 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000471
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000472 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000473 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
474 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
475
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400476 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400477 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000478 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
479 (I40E_DEBUG_FD & pf->hw.debug_mask))
480 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400481 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000482
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000483 /* Check if the programming error is for ATR.
484 * If so, auto disable ATR and set a state for
485 * flush in progress. Next time we come here if flush is in
486 * progress do nothing, once flush is complete the state will
487 * be cleared.
488 */
489 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
490 return;
491
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000492 pf->fd_add_err++;
493 /* store the current atr filter count */
494 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
495
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000496 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
497 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
498 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
499 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
500 }
501
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000502 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000503 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000504 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000505 /* If ATR is running fcnt_prog can quickly change,
506 * if we are very close to full, it makes sense to disable
507 * FD ATR/SB and then re-enable it when there is room.
508 */
509 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000510 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000511 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000512 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400513 if (I40E_DEBUG_FD & pf->hw.debug_mask)
514 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000515 pf->auto_disable_flags |=
516 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000518 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400519 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000520 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000521 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000522 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000523 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000524}
525
526/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000527 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000528 * @ring: the ring that owns the buffer
529 * @tx_buffer: the buffer to free
530 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000531static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
532 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000533{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 if (tx_buffer->skb) {
Kiran Patila42e7a32015-11-06 15:26:03 -0800535 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000536 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000537 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000538 dma_unmap_addr(tx_buffer, dma),
539 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000540 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000541 } else if (dma_unmap_len(tx_buffer, len)) {
542 dma_unmap_page(ring->dev,
543 dma_unmap_addr(tx_buffer, dma),
544 dma_unmap_len(tx_buffer, len),
545 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000546 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800547
548 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
549 kfree(tx_buffer->raw_buf);
550
Alexander Duycka5e9c572013-09-28 06:00:27 +0000551 tx_buffer->next_to_watch = NULL;
552 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000553 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000554 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000555}
556
557/**
558 * i40e_clean_tx_ring - Free any empty Tx buffers
559 * @tx_ring: ring to be cleaned
560 **/
561void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
562{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000563 unsigned long bi_size;
564 u16 i;
565
566 /* ring already cleared, nothing to do */
567 if (!tx_ring->tx_bi)
568 return;
569
570 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000571 for (i = 0; i < tx_ring->count; i++)
572 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000573
574 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
575 memset(tx_ring->tx_bi, 0, bi_size);
576
577 /* Zero out the descriptor ring */
578 memset(tx_ring->desc, 0, tx_ring->size);
579
580 tx_ring->next_to_use = 0;
581 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000582
583 if (!tx_ring->netdev)
584 return;
585
586 /* cleanup Tx queue statistics */
587 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
588 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000589}
590
591/**
592 * i40e_free_tx_resources - Free Tx resources per queue
593 * @tx_ring: Tx descriptor ring for a specific queue
594 *
595 * Free all transmit software resources
596 **/
597void i40e_free_tx_resources(struct i40e_ring *tx_ring)
598{
599 i40e_clean_tx_ring(tx_ring);
600 kfree(tx_ring->tx_bi);
601 tx_ring->tx_bi = NULL;
602
603 if (tx_ring->desc) {
604 dma_free_coherent(tx_ring->dev, tx_ring->size,
605 tx_ring->desc, tx_ring->dma);
606 tx_ring->desc = NULL;
607 }
608}
609
Jesse Brandeburga68de582015-02-24 05:26:03 +0000610/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000611 * i40e_get_tx_pending - how many tx descriptors not processed
612 * @tx_ring: the ring of descriptors
613 *
614 * Since there is no access to the ring head register
615 * in XL710, we need to use our local copies
616 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400617u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000618{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000619 u32 head, tail;
620
621 head = i40e_get_head(ring);
622 tail = readl(ring->tail);
623
624 if (head != tail)
625 return (head < tail) ?
626 tail - head : (tail + ring->count - head);
627
628 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000629}
630
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000631#define WB_STRIDE 0x3
632
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000633/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000634 * i40e_clean_tx_irq - Reclaim resources after transmit completes
635 * @tx_ring: tx ring to clean
636 * @budget: how many cleans we're allowed
637 *
638 * Returns true if there's any budget left (e.g. the clean is finished)
639 **/
640static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
641{
642 u16 i = tx_ring->next_to_clean;
643 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000644 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000645 struct i40e_tx_desc *tx_desc;
646 unsigned int total_packets = 0;
647 unsigned int total_bytes = 0;
648
649 tx_buf = &tx_ring->tx_bi[i];
650 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000651 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000652
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000653 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
654
Alexander Duycka5e9c572013-09-28 06:00:27 +0000655 do {
656 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000657
658 /* if next_to_watch is not set then there is no work pending */
659 if (!eop_desc)
660 break;
661
Alexander Duycka5e9c572013-09-28 06:00:27 +0000662 /* prevent any other reads prior to eop_desc */
663 read_barrier_depends();
664
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000665 /* we have caught up to head, no work left to do */
666 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000667 break;
668
Alexander Duyckc304fda2013-09-28 06:00:12 +0000669 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000670 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000671
Alexander Duycka5e9c572013-09-28 06:00:27 +0000672 /* update the statistics for this packet */
673 total_bytes += tx_buf->bytecount;
674 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000675
Alexander Duycka5e9c572013-09-28 06:00:27 +0000676 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000677 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000678
Alexander Duycka5e9c572013-09-28 06:00:27 +0000679 /* unmap skb header data */
680 dma_unmap_single(tx_ring->dev,
681 dma_unmap_addr(tx_buf, dma),
682 dma_unmap_len(tx_buf, len),
683 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000684
Alexander Duycka5e9c572013-09-28 06:00:27 +0000685 /* clear tx_buffer data */
686 tx_buf->skb = NULL;
687 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000688
Alexander Duycka5e9c572013-09-28 06:00:27 +0000689 /* unmap remaining buffers */
690 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000691
692 tx_buf++;
693 tx_desc++;
694 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000695 if (unlikely(!i)) {
696 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000697 tx_buf = tx_ring->tx_bi;
698 tx_desc = I40E_TX_DESC(tx_ring, 0);
699 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000700
Alexander Duycka5e9c572013-09-28 06:00:27 +0000701 /* unmap any remaining paged data */
702 if (dma_unmap_len(tx_buf, len)) {
703 dma_unmap_page(tx_ring->dev,
704 dma_unmap_addr(tx_buf, dma),
705 dma_unmap_len(tx_buf, len),
706 DMA_TO_DEVICE);
707 dma_unmap_len_set(tx_buf, len, 0);
708 }
709 }
710
711 /* move us one more past the eop_desc for start of next pkt */
712 tx_buf++;
713 tx_desc++;
714 i++;
715 if (unlikely(!i)) {
716 i -= tx_ring->count;
717 tx_buf = tx_ring->tx_bi;
718 tx_desc = I40E_TX_DESC(tx_ring, 0);
719 }
720
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000721 prefetch(tx_desc);
722
Alexander Duycka5e9c572013-09-28 06:00:27 +0000723 /* update budget accounting */
724 budget--;
725 } while (likely(budget));
726
727 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000728 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000729 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000730 tx_ring->stats.bytes += total_bytes;
731 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000732 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000733 tx_ring->q_vector->tx.total_bytes += total_bytes;
734 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000735
Anjali Singhai58044742015-09-25 18:26:13 -0700736 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
737 unsigned int j = 0;
738
739 /* check to see if there are < 4 descriptors
740 * waiting to be written back, then kick the hardware to force
741 * them to be written back in case we stay in NAPI.
742 * In this mode on X722 we do not enable Interrupt.
743 */
744 j = i40e_get_tx_pending(tx_ring);
745
746 if (budget &&
747 ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
748 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
749 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
750 tx_ring->arm_wb = true;
751 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000752
Alexander Duyck7070ce02013-09-28 06:00:37 +0000753 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
754 tx_ring->queue_index),
755 total_packets, total_bytes);
756
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000757#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
758 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
759 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
760 /* Make sure that anybody stopping the queue after this
761 * sees the new next_to_clean.
762 */
763 smp_mb();
764 if (__netif_subqueue_stopped(tx_ring->netdev,
765 tx_ring->queue_index) &&
766 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
767 netif_wake_subqueue(tx_ring->netdev,
768 tx_ring->queue_index);
769 ++tx_ring->tx_stats.restart_queue;
770 }
771 }
772
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000773 return !!budget;
774}
775
776/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800777 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
778 * @vsi: the VSI we care about
779 * @q_vector: the vector on which to enable writeback
780 *
781 **/
782static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
783 struct i40e_q_vector *q_vector)
784{
785 u16 flags = q_vector->tx.ring[0].flags;
786 u32 val;
787
788 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
789 return;
790
791 if (q_vector->arm_wb_state)
792 return;
793
794 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
795 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
796 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
797
798 wr32(&vsi->back->hw,
799 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
800 val);
801 } else {
802 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
803 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
804
805 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
806 }
807 q_vector->arm_wb_state = true;
808}
809
810/**
811 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000812 * @vsi: the VSI we care about
813 * @q_vector: the vector on which to force writeback
814 *
815 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400816void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000817{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800818 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400819 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
820 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
821 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
822 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
823 /* allow 00 to be written to the index */
824
825 wr32(&vsi->back->hw,
826 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
827 vsi->base_vector - 1), val);
828 } else {
829 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
830 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
831 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
832 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
833 /* allow 00 to be written to the index */
834
835 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
836 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000837}
838
839/**
840 * i40e_set_new_dynamic_itr - Find new ITR level
841 * @rc: structure containing ring performance data
842 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400843 * Returns true if ITR changed, false if not
844 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000845 * Stores a new ITR value based on packets and byte counts during
846 * the last interrupt. The advantage of per interrupt computation
847 * is faster updates and more accurate ITR for the current traffic
848 * pattern. Constants in this function were computed based on
849 * theoretical maximum wire speed and thresholds were set based on
850 * testing data as well as attempting to minimize response time
851 * while increasing bulk throughput.
852 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400853static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000854{
855 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400856 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000857 u32 new_itr = rc->itr;
858 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400859 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000860
861 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400862 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000863
864 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400865 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000866 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400867 * 20-1249MB/s bulk (18000 ints/s)
868 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400869 *
870 * The math works out because the divisor is in 10^(-6) which
871 * turns the bytes/us input value into MB/s values, but
872 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400873 * are in 2 usec increments in the ITR registers, and make sure
874 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000875 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400876 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400877 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400878
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400879 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000880 case I40E_LOWEST_LATENCY:
881 if (bytes_per_int > 10)
882 new_latency_range = I40E_LOW_LATENCY;
883 break;
884 case I40E_LOW_LATENCY:
885 if (bytes_per_int > 20)
886 new_latency_range = I40E_BULK_LATENCY;
887 else if (bytes_per_int <= 10)
888 new_latency_range = I40E_LOWEST_LATENCY;
889 break;
890 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400891 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400892 default:
893 if (bytes_per_int <= 20)
894 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000895 break;
896 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400897
898 /* this is to adjust RX more aggressively when streaming small
899 * packets. The value of 40000 was picked as it is just beyond
900 * what the hardware can receive per second if in low latency
901 * mode.
902 */
903#define RX_ULTRA_PACKET_RATE 40000
904
905 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
906 (&qv->rx == rc))
907 new_latency_range = I40E_ULTRA_LATENCY;
908
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400909 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000910
911 switch (new_latency_range) {
912 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400913 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000914 break;
915 case I40E_LOW_LATENCY:
916 new_itr = I40E_ITR_20K;
917 break;
918 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400919 new_itr = I40E_ITR_18K;
920 break;
921 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000922 new_itr = I40E_ITR_8K;
923 break;
924 default:
925 break;
926 }
927
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000928 rc->total_bytes = 0;
929 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400930
931 if (new_itr != rc->itr) {
932 rc->itr = new_itr;
933 return true;
934 }
935
936 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000937}
938
939/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000940 * i40e_clean_programming_status - clean the programming status descriptor
941 * @rx_ring: the rx ring that has this descriptor
942 * @rx_desc: the rx descriptor written back by HW
943 *
944 * Flow director should handle FD_FILTER_STATUS to check its filter programming
945 * status being successful or not and take actions accordingly. FCoE should
946 * handle its context/filter programming/invalidation status and take actions.
947 *
948 **/
949static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
950 union i40e_rx_desc *rx_desc)
951{
952 u64 qw;
953 u8 id;
954
955 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
956 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
957 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
958
959 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000960 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700961#ifdef I40E_FCOE
962 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
963 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
964 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
965#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000966}
967
968/**
969 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
970 * @tx_ring: the tx ring to set up
971 *
972 * Return 0 on success, negative on error
973 **/
974int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
975{
976 struct device *dev = tx_ring->dev;
977 int bi_size;
978
979 if (!dev)
980 return -ENOMEM;
981
Jesse Brandeburge908f812015-07-23 16:54:42 -0400982 /* warn if we are about to overwrite the pointer */
983 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000984 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
985 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
986 if (!tx_ring->tx_bi)
987 goto err;
988
989 /* round up to nearest 4K */
990 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000991 /* add u32 for head writeback, align after this takes care of
992 * guaranteeing this is at least one cache line in size
993 */
994 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000995 tx_ring->size = ALIGN(tx_ring->size, 4096);
996 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
997 &tx_ring->dma, GFP_KERNEL);
998 if (!tx_ring->desc) {
999 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1000 tx_ring->size);
1001 goto err;
1002 }
1003
1004 tx_ring->next_to_use = 0;
1005 tx_ring->next_to_clean = 0;
1006 return 0;
1007
1008err:
1009 kfree(tx_ring->tx_bi);
1010 tx_ring->tx_bi = NULL;
1011 return -ENOMEM;
1012}
1013
1014/**
1015 * i40e_clean_rx_ring - Free Rx buffers
1016 * @rx_ring: ring to be cleaned
1017 **/
1018void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1019{
1020 struct device *dev = rx_ring->dev;
1021 struct i40e_rx_buffer *rx_bi;
1022 unsigned long bi_size;
1023 u16 i;
1024
1025 /* ring already cleared, nothing to do */
1026 if (!rx_ring->rx_bi)
1027 return;
1028
Mitch Williamsa132af22015-01-24 09:58:35 +00001029 if (ring_is_ps_enabled(rx_ring)) {
1030 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
1031
1032 rx_bi = &rx_ring->rx_bi[0];
1033 if (rx_bi->hdr_buf) {
1034 dma_free_coherent(dev,
1035 bufsz,
1036 rx_bi->hdr_buf,
1037 rx_bi->dma);
1038 for (i = 0; i < rx_ring->count; i++) {
1039 rx_bi = &rx_ring->rx_bi[i];
1040 rx_bi->dma = 0;
Shannon Nelson37a29732015-02-27 09:15:19 +00001041 rx_bi->hdr_buf = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001042 }
1043 }
1044 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001045 /* Free all the Rx ring sk_buffs */
1046 for (i = 0; i < rx_ring->count; i++) {
1047 rx_bi = &rx_ring->rx_bi[i];
1048 if (rx_bi->dma) {
1049 dma_unmap_single(dev,
1050 rx_bi->dma,
1051 rx_ring->rx_buf_len,
1052 DMA_FROM_DEVICE);
1053 rx_bi->dma = 0;
1054 }
1055 if (rx_bi->skb) {
1056 dev_kfree_skb(rx_bi->skb);
1057 rx_bi->skb = NULL;
1058 }
1059 if (rx_bi->page) {
1060 if (rx_bi->page_dma) {
1061 dma_unmap_page(dev,
1062 rx_bi->page_dma,
Mitch Williamsf16704e2016-01-13 16:51:49 -08001063 PAGE_SIZE,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001064 DMA_FROM_DEVICE);
1065 rx_bi->page_dma = 0;
1066 }
1067 __free_page(rx_bi->page);
1068 rx_bi->page = NULL;
1069 rx_bi->page_offset = 0;
1070 }
1071 }
1072
1073 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1074 memset(rx_ring->rx_bi, 0, bi_size);
1075
1076 /* Zero out the descriptor ring */
1077 memset(rx_ring->desc, 0, rx_ring->size);
1078
1079 rx_ring->next_to_clean = 0;
1080 rx_ring->next_to_use = 0;
1081}
1082
1083/**
1084 * i40e_free_rx_resources - Free Rx resources
1085 * @rx_ring: ring to clean the resources from
1086 *
1087 * Free all receive software resources
1088 **/
1089void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1090{
1091 i40e_clean_rx_ring(rx_ring);
1092 kfree(rx_ring->rx_bi);
1093 rx_ring->rx_bi = NULL;
1094
1095 if (rx_ring->desc) {
1096 dma_free_coherent(rx_ring->dev, rx_ring->size,
1097 rx_ring->desc, rx_ring->dma);
1098 rx_ring->desc = NULL;
1099 }
1100}
1101
1102/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001103 * i40e_alloc_rx_headers - allocate rx header buffers
1104 * @rx_ring: ring to alloc buffers
1105 *
1106 * Allocate rx header buffers for the entire ring. As these are static,
1107 * this is only called when setting up a new ring.
1108 **/
1109void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1110{
1111 struct device *dev = rx_ring->dev;
1112 struct i40e_rx_buffer *rx_bi;
1113 dma_addr_t dma;
1114 void *buffer;
1115 int buf_size;
1116 int i;
1117
1118 if (rx_ring->rx_bi[0].hdr_buf)
1119 return;
1120 /* Make sure the buffers don't cross cache line boundaries. */
1121 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1122 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1123 &dma, GFP_KERNEL);
1124 if (!buffer)
1125 return;
1126 for (i = 0; i < rx_ring->count; i++) {
1127 rx_bi = &rx_ring->rx_bi[i];
1128 rx_bi->dma = dma + (i * buf_size);
1129 rx_bi->hdr_buf = buffer + (i * buf_size);
1130 }
1131}
1132
1133/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001134 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1135 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1136 *
1137 * Returns 0 on success, negative on failure
1138 **/
1139int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1140{
1141 struct device *dev = rx_ring->dev;
1142 int bi_size;
1143
Jesse Brandeburge908f812015-07-23 16:54:42 -04001144 /* warn if we are about to overwrite the pointer */
1145 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001146 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1147 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1148 if (!rx_ring->rx_bi)
1149 goto err;
1150
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001151 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001152
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001153 /* Round up to nearest 4K */
1154 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1155 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1156 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1157 rx_ring->size = ALIGN(rx_ring->size, 4096);
1158 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1159 &rx_ring->dma, GFP_KERNEL);
1160
1161 if (!rx_ring->desc) {
1162 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1163 rx_ring->size);
1164 goto err;
1165 }
1166
1167 rx_ring->next_to_clean = 0;
1168 rx_ring->next_to_use = 0;
1169
1170 return 0;
1171err:
1172 kfree(rx_ring->rx_bi);
1173 rx_ring->rx_bi = NULL;
1174 return -ENOMEM;
1175}
1176
1177/**
1178 * i40e_release_rx_desc - Store the new tail and head values
1179 * @rx_ring: ring to bump
1180 * @val: new head index
1181 **/
1182static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1183{
1184 rx_ring->next_to_use = val;
1185 /* Force memory writes to complete before letting h/w
1186 * know there are new descriptors to fetch. (Only
1187 * applicable for weak-ordered memory model archs,
1188 * such as IA-64).
1189 */
1190 wmb();
1191 writel(val, rx_ring->tail);
1192}
1193
1194/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001195 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001196 * @rx_ring: ring to place buffers on
1197 * @cleaned_count: number of buffers to replace
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001198 *
1199 * Returns true if any errors on allocation
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001200 **/
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001201bool i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
Mitch Williamsa132af22015-01-24 09:58:35 +00001202{
1203 u16 i = rx_ring->next_to_use;
1204 union i40e_rx_desc *rx_desc;
1205 struct i40e_rx_buffer *bi;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001206 const int current_node = numa_node_id();
Mitch Williamsa132af22015-01-24 09:58:35 +00001207
1208 /* do nothing if no valid netdev defined */
1209 if (!rx_ring->netdev || !cleaned_count)
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001210 return false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001211
1212 while (cleaned_count--) {
1213 rx_desc = I40E_RX_DESC(rx_ring, i);
1214 bi = &rx_ring->rx_bi[i];
1215
1216 if (bi->skb) /* desc is in use */
1217 goto no_buffers;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001218
1219 /* If we've been moved to a different NUMA node, release the
1220 * page so we can get a new one on the current node.
1221 */
1222 if (bi->page && page_to_nid(bi->page) != current_node) {
1223 dma_unmap_page(rx_ring->dev,
1224 bi->page_dma,
1225 PAGE_SIZE,
1226 DMA_FROM_DEVICE);
1227 __free_page(bi->page);
1228 bi->page = NULL;
1229 bi->page_dma = 0;
1230 rx_ring->rx_stats.realloc_count++;
1231 } else if (bi->page) {
1232 rx_ring->rx_stats.page_reuse_count++;
1233 }
1234
Mitch Williamsa132af22015-01-24 09:58:35 +00001235 if (!bi->page) {
1236 bi->page = alloc_page(GFP_ATOMIC);
1237 if (!bi->page) {
1238 rx_ring->rx_stats.alloc_page_failed++;
1239 goto no_buffers;
1240 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001241 bi->page_dma = dma_map_page(rx_ring->dev,
1242 bi->page,
Mitch Williamsf16704e2016-01-13 16:51:49 -08001243 0,
1244 PAGE_SIZE,
Mitch Williamsa132af22015-01-24 09:58:35 +00001245 DMA_FROM_DEVICE);
Mitch Williamsf16704e2016-01-13 16:51:49 -08001246 if (dma_mapping_error(rx_ring->dev, bi->page_dma)) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001247 rx_ring->rx_stats.alloc_page_failed++;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001248 __free_page(bi->page);
1249 bi->page = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001250 bi->page_dma = 0;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001251 bi->page_offset = 0;
Mitch Williamsa132af22015-01-24 09:58:35 +00001252 goto no_buffers;
1253 }
Mitch Williamsf16704e2016-01-13 16:51:49 -08001254 bi->page_offset = 0;
Mitch Williamsa132af22015-01-24 09:58:35 +00001255 }
1256
Mitch Williamsa132af22015-01-24 09:58:35 +00001257 /* Refresh the desc even if buffer_addrs didn't change
1258 * because each write-back erases this info.
1259 */
Mitch Williamsf16704e2016-01-13 16:51:49 -08001260 rx_desc->read.pkt_addr =
1261 cpu_to_le64(bi->page_dma + bi->page_offset);
Mitch Williamsa132af22015-01-24 09:58:35 +00001262 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1263 i++;
1264 if (i == rx_ring->count)
1265 i = 0;
1266 }
1267
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001268 if (rx_ring->next_to_use != i)
1269 i40e_release_rx_desc(rx_ring, i);
1270
1271 return false;
1272
Mitch Williamsa132af22015-01-24 09:58:35 +00001273no_buffers:
1274 if (rx_ring->next_to_use != i)
1275 i40e_release_rx_desc(rx_ring, i);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001276
1277 /* make sure to come back via polling to try again after
1278 * allocation failure
1279 */
1280 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001281}
1282
1283/**
1284 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1285 * @rx_ring: ring to place buffers on
1286 * @cleaned_count: number of buffers to replace
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001287 *
1288 * Returns true if any errors on allocation
Mitch Williamsa132af22015-01-24 09:58:35 +00001289 **/
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001290bool i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001291{
1292 u16 i = rx_ring->next_to_use;
1293 union i40e_rx_desc *rx_desc;
1294 struct i40e_rx_buffer *bi;
1295 struct sk_buff *skb;
1296
1297 /* do nothing if no valid netdev defined */
1298 if (!rx_ring->netdev || !cleaned_count)
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001299 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001300
1301 while (cleaned_count--) {
1302 rx_desc = I40E_RX_DESC(rx_ring, i);
1303 bi = &rx_ring->rx_bi[i];
1304 skb = bi->skb;
1305
1306 if (!skb) {
Jesse Brandeburgdd1a5df2016-01-13 16:51:48 -08001307 skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
1308 rx_ring->rx_buf_len,
1309 GFP_ATOMIC |
1310 __GFP_NOWARN);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001311 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001312 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001313 goto no_buffers;
1314 }
1315 /* initialize queue mapping */
1316 skb_record_rx_queue(skb, rx_ring->queue_index);
1317 bi->skb = skb;
1318 }
1319
1320 if (!bi->dma) {
1321 bi->dma = dma_map_single(rx_ring->dev,
1322 skb->data,
1323 rx_ring->rx_buf_len,
1324 DMA_FROM_DEVICE);
1325 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001326 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001327 bi->dma = 0;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001328 dev_kfree_skb(bi->skb);
1329 bi->skb = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001330 goto no_buffers;
1331 }
1332 }
1333
Mitch Williamsa132af22015-01-24 09:58:35 +00001334 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1335 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001336 i++;
1337 if (i == rx_ring->count)
1338 i = 0;
1339 }
1340
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001341 if (rx_ring->next_to_use != i)
1342 i40e_release_rx_desc(rx_ring, i);
1343
1344 return false;
1345
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001346no_buffers:
1347 if (rx_ring->next_to_use != i)
1348 i40e_release_rx_desc(rx_ring, i);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001349
1350 /* make sure to come back via polling to try again after
1351 * allocation failure
1352 */
1353 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001354}
1355
1356/**
1357 * i40e_receive_skb - Send a completed packet up the stack
1358 * @rx_ring: rx ring in play
1359 * @skb: packet to send up
1360 * @vlan_tag: vlan tag for packet
1361 **/
1362static void i40e_receive_skb(struct i40e_ring *rx_ring,
1363 struct sk_buff *skb, u16 vlan_tag)
1364{
1365 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001366
1367 if (vlan_tag & VLAN_VID_MASK)
1368 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1369
Alexander Duyck8b650352015-09-24 09:04:32 -07001370 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001371}
1372
1373/**
1374 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1375 * @vsi: the VSI we care about
1376 * @skb: skb currently being received and modified
1377 * @rx_status: status value of last descriptor in packet
1378 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001379 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001380 **/
1381static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1382 struct sk_buff *skb,
1383 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001384 u32 rx_error,
1385 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001386{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001387 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1388 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001389 bool ipv4_tunnel, ipv6_tunnel;
1390 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001391 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001392 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001393
Anjali Singhai Jainf8faaa42015-02-24 06:58:48 +00001394 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1395 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1396 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1397 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001398
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001399 skb->ip_summed = CHECKSUM_NONE;
1400
1401 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001402 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001403 return;
1404
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001405 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001406 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001407 return;
1408
1409 /* both known and outer_ip must be set for the below code to work */
1410 if (!(decoded.known && decoded.outer_ip))
1411 return;
1412
1413 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1414 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1415 ipv4 = true;
1416 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1417 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1418 ipv6 = true;
1419
1420 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001421 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1422 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001423 goto checksum_fail;
1424
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001425 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001426 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001427 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001428 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001429 return;
1430
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001431 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001432 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001433 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001434
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001435 /* handle packets that were not able to be checksummed due
1436 * to arrival speed, in this case the stack can compute
1437 * the csum.
1438 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001439 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001440 return;
1441
Singhai, Anjali6a899022015-12-14 12:21:18 -08001442 /* If VXLAN/GENEVE traffic has an outer UDPv4 checksum we need to check
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001443 * it in the driver, hardware does not do it for us.
1444 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1445 * so the total length of IPv4 header is IHL*4 bytes
1446 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1447 */
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04001448 if (!(vsi->back->flags & I40E_FLAG_OUTER_UDP_CSUM_CAPABLE) &&
1449 (ipv4_tunnel)) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001450 skb->transport_header = skb->mac_header +
1451 sizeof(struct ethhdr) +
1452 (ip_hdr(skb)->ihl * 4);
1453
1454 /* Add 4 bytes for VLAN tagged packets */
1455 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1456 skb->protocol == htons(ETH_P_8021AD))
1457 ? VLAN_HLEN : 0;
1458
Anjali Singhaif6385972014-12-19 02:58:11 +00001459 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1460 (udp_hdr(skb)->check != 0)) {
1461 rx_udp_csum = udp_csum(skb);
1462 iph = ip_hdr(skb);
1463 csum = csum_tcpudp_magic(
1464 iph->saddr, iph->daddr,
1465 (skb->len - skb_transport_offset(skb)),
1466 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001467
Anjali Singhaif6385972014-12-19 02:58:11 +00001468 if (udp_hdr(skb)->check != csum)
1469 goto checksum_fail;
1470
1471 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001472 }
1473
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001474 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001475 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001476
1477 return;
1478
1479checksum_fail:
1480 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001481}
1482
1483/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001484 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001485 * @ptype: the ptype value from the descriptor
1486 *
1487 * Returns a hash type to be used by skb_set_hash
1488 **/
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001489static inline enum pkt_hash_types i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001490{
1491 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1492
1493 if (!decoded.known)
1494 return PKT_HASH_TYPE_NONE;
1495
1496 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1497 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1498 return PKT_HASH_TYPE_L4;
1499 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1500 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1501 return PKT_HASH_TYPE_L3;
1502 else
1503 return PKT_HASH_TYPE_L2;
1504}
1505
1506/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001507 * i40e_rx_hash - set the hash value in the skb
1508 * @ring: descriptor ring
1509 * @rx_desc: specific descriptor
1510 **/
1511static inline void i40e_rx_hash(struct i40e_ring *ring,
1512 union i40e_rx_desc *rx_desc,
1513 struct sk_buff *skb,
1514 u8 rx_ptype)
1515{
1516 u32 hash;
1517 const __le64 rss_mask =
1518 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1519 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1520
1521 if (ring->netdev->features & NETIF_F_RXHASH)
1522 return;
1523
1524 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1525 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1526 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1527 }
1528}
1529
1530/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001531 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001532 * @rx_ring: rx ring to clean
1533 * @budget: how many cleans we're allowed
1534 *
1535 * Returns true if there's any budget left (e.g. the clean is finished)
1536 **/
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001537static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, const int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001538{
1539 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1540 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1541 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001542 struct i40e_vsi *vsi = rx_ring->vsi;
1543 u16 i = rx_ring->next_to_clean;
1544 union i40e_rx_desc *rx_desc;
1545 u32 rx_error, rx_status;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001546 bool failure = false;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001547 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001548 u64 qword;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001549 u32 copysize;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001550
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001551 if (budget <= 0)
1552 return 0;
1553
Mitch Williamsa132af22015-01-24 09:58:35 +00001554 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001555 struct i40e_rx_buffer *rx_bi;
1556 struct sk_buff *skb;
1557 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001558 /* return some buffers to hardware, one at a time is too slow */
1559 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001560 failure = failure ||
1561 i40e_alloc_rx_buffers_ps(rx_ring,
1562 cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001563 cleaned_count = 0;
1564 }
1565
1566 i = rx_ring->next_to_clean;
1567 rx_desc = I40E_RX_DESC(rx_ring, i);
1568 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1569 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1570 I40E_RXD_QW1_STATUS_SHIFT;
1571
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001572 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001573 break;
1574
1575 /* This memory barrier is needed to keep us from reading
1576 * any other fields out of the rx_desc until we know the
1577 * DD bit is set.
1578 */
Alexander Duyck67317162015-04-08 18:49:43 -07001579 dma_rmb();
Mitch Williamsf16704e2016-01-13 16:51:49 -08001580 /* sync header buffer for reading */
1581 dma_sync_single_range_for_cpu(rx_ring->dev,
1582 rx_ring->rx_bi[0].dma,
1583 i * rx_ring->rx_hdr_len,
1584 rx_ring->rx_hdr_len,
1585 DMA_FROM_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001586 if (i40e_rx_is_programming_status(qword)) {
1587 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001588 I40E_RX_INCREMENT(rx_ring, i);
1589 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001590 }
1591 rx_bi = &rx_ring->rx_bi[i];
1592 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001593 if (likely(!skb)) {
Jesse Brandeburgdd1a5df2016-01-13 16:51:48 -08001594 skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
1595 rx_ring->rx_hdr_len,
1596 GFP_ATOMIC |
1597 __GFP_NOWARN);
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001598 if (!skb) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001599 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001600 failure = true;
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001601 break;
1602 }
1603
Mitch Williamsa132af22015-01-24 09:58:35 +00001604 /* initialize queue mapping */
1605 skb_record_rx_queue(skb, rx_ring->queue_index);
1606 /* we are reusing so sync this buffer for CPU use */
1607 dma_sync_single_range_for_cpu(rx_ring->dev,
Jesse Brandeburg3578fa02016-01-04 10:33:03 -08001608 rx_ring->rx_bi[0].dma,
1609 i * rx_ring->rx_hdr_len,
Mitch Williamsa132af22015-01-24 09:58:35 +00001610 rx_ring->rx_hdr_len,
1611 DMA_FROM_DEVICE);
1612 }
Mitch Williams829af3ac2013-12-18 13:46:00 +00001613 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1614 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1615 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1616 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1617 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1618 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001619
Mitch Williams829af3ac2013-12-18 13:46:00 +00001620 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1621 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001622 rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1623 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001624
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001625 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1626 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001627 /* sync half-page for reading */
1628 dma_sync_single_range_for_cpu(rx_ring->dev,
1629 rx_bi->page_dma,
1630 rx_bi->page_offset,
1631 PAGE_SIZE / 2,
1632 DMA_FROM_DEVICE);
1633 prefetch(page_address(rx_bi->page) + rx_bi->page_offset);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001634 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001635 cleaned_count++;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001636 copysize = 0;
Mitch Williamsa132af22015-01-24 09:58:35 +00001637 if (rx_hbo || rx_sph) {
1638 int len;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001639
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001640 if (rx_hbo)
1641 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001642 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001643 len = rx_header_len;
1644 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1645 } else if (skb->len == 0) {
1646 int len;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001647 unsigned char *va = page_address(rx_bi->page) +
1648 rx_bi->page_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001649
Mitch Williamsf16704e2016-01-13 16:51:49 -08001650 len = min(rx_packet_len, rx_ring->rx_hdr_len);
1651 memcpy(__skb_put(skb, len), va, len);
1652 copysize = len;
Mitch Williamsa132af22015-01-24 09:58:35 +00001653 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001654 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001655 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001656 if (rx_packet_len) {
Mitch Williamsf16704e2016-01-13 16:51:49 -08001657 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
1658 rx_bi->page,
1659 rx_bi->page_offset + copysize,
1660 rx_packet_len, I40E_RXBUFFER_2048);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001661
Mitch Williamsf16704e2016-01-13 16:51:49 -08001662 get_page(rx_bi->page);
1663 /* switch to the other half-page here; the allocation
1664 * code programs the right addr into HW. If we haven't
1665 * used this half-page, the address won't be changed,
1666 * and HW can just use it next time through.
1667 */
1668 rx_bi->page_offset ^= PAGE_SIZE / 2;
1669 /* If the page count is more than 2, then both halves
1670 * of the page are used and we need to free it. Do it
1671 * here instead of in the alloc code. Otherwise one
1672 * of the half-pages might be released between now and
1673 * then, and we wouldn't know which one to use.
1674 */
1675 if (page_count(rx_bi->page) > 2) {
1676 dma_unmap_page(rx_ring->dev,
1677 rx_bi->page_dma,
1678 PAGE_SIZE,
1679 DMA_FROM_DEVICE);
1680 __free_page(rx_bi->page);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001681 rx_bi->page = NULL;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001682 rx_bi->page_dma = 0;
1683 rx_ring->rx_stats.realloc_count++;
1684 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001685
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001686 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001687 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001688
1689 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001690 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001691 struct i40e_rx_buffer *next_buffer;
1692
1693 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001694 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001695 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001696 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001697 }
1698
1699 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001700 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001701 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001702 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001703 }
1704
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001705 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1706
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001707 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1708 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1709 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1710 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1711 rx_ring->last_rx_timestamp = jiffies;
1712 }
1713
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001714 /* probably a little skewed due to removing CRC */
1715 total_rx_bytes += skb->len;
1716 total_rx_packets++;
1717
1718 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001719
1720 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1721
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001722 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001723 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1724 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001725#ifdef I40E_FCOE
1726 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1727 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001728 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001729 }
1730#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001731 i40e_receive_skb(rx_ring, skb, vlan_tag);
1732
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001733 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001734
Mitch Williamsa132af22015-01-24 09:58:35 +00001735 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001736
Alexander Duyck980e9b12013-09-28 06:01:03 +00001737 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001738 rx_ring->stats.packets += total_rx_packets;
1739 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001740 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001741 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1742 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1743
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001744 return failure ? budget : total_rx_packets;
Mitch Williamsa132af22015-01-24 09:58:35 +00001745}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001746
Mitch Williamsa132af22015-01-24 09:58:35 +00001747/**
1748 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1749 * @rx_ring: rx ring to clean
1750 * @budget: how many cleans we're allowed
1751 *
1752 * Returns number of packets cleaned
1753 **/
1754static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1755{
1756 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1757 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1758 struct i40e_vsi *vsi = rx_ring->vsi;
1759 union i40e_rx_desc *rx_desc;
1760 u32 rx_error, rx_status;
1761 u16 rx_packet_len;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001762 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001763 u8 rx_ptype;
1764 u64 qword;
1765 u16 i;
1766
1767 do {
1768 struct i40e_rx_buffer *rx_bi;
1769 struct sk_buff *skb;
1770 u16 vlan_tag;
1771 /* return some buffers to hardware, one at a time is too slow */
1772 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001773 failure = failure ||
1774 i40e_alloc_rx_buffers_1buf(rx_ring,
1775 cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001776 cleaned_count = 0;
1777 }
1778
1779 i = rx_ring->next_to_clean;
1780 rx_desc = I40E_RX_DESC(rx_ring, i);
1781 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1782 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1783 I40E_RXD_QW1_STATUS_SHIFT;
1784
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001785 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001786 break;
1787
1788 /* This memory barrier is needed to keep us from reading
1789 * any other fields out of the rx_desc until we know the
1790 * DD bit is set.
1791 */
Alexander Duyck67317162015-04-08 18:49:43 -07001792 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001793
1794 if (i40e_rx_is_programming_status(qword)) {
1795 i40e_clean_programming_status(rx_ring, rx_desc);
1796 I40E_RX_INCREMENT(rx_ring, i);
1797 continue;
1798 }
1799 rx_bi = &rx_ring->rx_bi[i];
1800 skb = rx_bi->skb;
1801 prefetch(skb->data);
1802
1803 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1804 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1805
1806 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1807 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001808 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Mitch Williamsa132af22015-01-24 09:58:35 +00001809
1810 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1811 I40E_RXD_QW1_PTYPE_SHIFT;
1812 rx_bi->skb = NULL;
1813 cleaned_count++;
1814
1815 /* Get the header and possibly the whole packet
1816 * If this is an skb from previous receive dma will be 0
1817 */
1818 skb_put(skb, rx_packet_len);
1819 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1820 DMA_FROM_DEVICE);
1821 rx_bi->dma = 0;
1822
1823 I40E_RX_INCREMENT(rx_ring, i);
1824
1825 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001826 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001827 rx_ring->rx_stats.non_eop_descs++;
1828 continue;
1829 }
1830
1831 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001832 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001833 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001834 continue;
1835 }
1836
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001837 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00001838 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1839 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1840 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1841 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1842 rx_ring->last_rx_timestamp = jiffies;
1843 }
1844
1845 /* probably a little skewed due to removing CRC */
1846 total_rx_bytes += skb->len;
1847 total_rx_packets++;
1848
1849 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1850
1851 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1852
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001853 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Mitch Williamsa132af22015-01-24 09:58:35 +00001854 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1855 : 0;
1856#ifdef I40E_FCOE
1857 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1858 dev_kfree_skb_any(skb);
1859 continue;
1860 }
1861#endif
1862 i40e_receive_skb(rx_ring, skb, vlan_tag);
1863
Mitch Williamsa132af22015-01-24 09:58:35 +00001864 rx_desc->wb.qword1.status_error_len = 0;
1865 } while (likely(total_rx_packets < budget));
1866
1867 u64_stats_update_begin(&rx_ring->syncp);
1868 rx_ring->stats.packets += total_rx_packets;
1869 rx_ring->stats.bytes += total_rx_bytes;
1870 u64_stats_update_end(&rx_ring->syncp);
1871 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1872 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1873
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001874 return failure ? budget : total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001875}
1876
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001877static u32 i40e_buildreg_itr(const int type, const u16 itr)
1878{
1879 u32 val;
1880
1881 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001882 /* Don't clear PBA because that can cause lost interrupts that
1883 * came in while we were cleaning/polling
1884 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001885 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1886 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1887
1888 return val;
1889}
1890
1891/* a small macro to shorten up some long lines */
1892#define INTREG I40E_PFINT_DYN_CTLN
1893
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001894/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001895 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1896 * @vsi: the VSI we care about
1897 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1898 *
1899 **/
1900static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1901 struct i40e_q_vector *q_vector)
1902{
1903 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001904 bool rx = false, tx = false;
1905 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001906 int vector;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001907
1908 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001909
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001910 /* avoid dynamic calculation if in countdown mode OR if
1911 * all dynamic is disabled
1912 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001913 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1914
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001915 if (q_vector->itr_countdown > 0 ||
1916 (!ITR_IS_DYNAMIC(vsi->rx_itr_setting) &&
1917 !ITR_IS_DYNAMIC(vsi->tx_itr_setting))) {
1918 goto enable_int;
1919 }
1920
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001921 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001922 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1923 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001924 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001925
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001926 if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001927 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1928 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001929 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001930
1931 if (rx || tx) {
1932 /* get the higher of the two ITR adjustments and
1933 * use the same value for both ITR registers
1934 * when in adaptive mode (Rx and/or Tx)
1935 */
1936 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1937
1938 q_vector->tx.itr = q_vector->rx.itr = itr;
1939 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1940 tx = true;
1941 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1942 rx = true;
1943 }
1944
1945 /* only need to enable the interrupt once, but need
1946 * to possibly update both ITR values
1947 */
1948 if (rx) {
1949 /* set the INTENA_MSK_MASK so that this first write
1950 * won't actually enable the interrupt, instead just
1951 * updating the ITR (it's bit 31 PF and VF)
1952 */
1953 rxval |= BIT(31);
1954 /* don't check _DOWN because interrupt isn't being enabled */
1955 wr32(hw, INTREG(vector - 1), rxval);
1956 }
1957
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001958enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001959 if (!test_bit(__I40E_DOWN, &vsi->state))
1960 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001961
1962 if (q_vector->itr_countdown)
1963 q_vector->itr_countdown--;
1964 else
1965 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001966}
1967
1968/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001969 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1970 * @napi: napi struct with our devices info in it
1971 * @budget: amount of work driver is allowed to do this pass, in packets
1972 *
1973 * This function will clean all queues associated with a q_vector.
1974 *
1975 * Returns the amount of work done
1976 **/
1977int i40e_napi_poll(struct napi_struct *napi, int budget)
1978{
1979 struct i40e_q_vector *q_vector =
1980 container_of(napi, struct i40e_q_vector, napi);
1981 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001982 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001983 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001984 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001985 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001986 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001987
1988 if (test_bit(__I40E_DOWN, &vsi->state)) {
1989 napi_complete(napi);
1990 return 0;
1991 }
1992
Kiran Patil9c6c1252015-11-06 15:26:02 -08001993 /* Clear hung_detected bit */
1994 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001995 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001996 * budget and be more aggressive about cleaning up the Tx descriptors.
1997 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001998 i40e_for_each_ring(ring, q_vector->tx) {
Mitch Williams1a36d7f2016-01-13 16:51:50 -08001999 clean_complete = clean_complete &&
2000 i40e_clean_tx_irq(ring, vsi->work_limit);
Mitch Williams44cdb792015-11-06 15:26:11 -08002001 arm_wb = arm_wb || ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002002 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002003 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002004
Alexander Duyckc67cace2015-09-24 09:04:26 -07002005 /* Handle case where we are called by netpoll with a budget of 0 */
2006 if (budget <= 0)
2007 goto tx_only;
2008
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002009 /* We attempt to distribute budget to each Rx queue fairly, but don't
2010 * allow the budget to go below 1 because that would exit polling early.
2011 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002012 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002013
Mitch Williamsa132af22015-01-24 09:58:35 +00002014 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002015 int cleaned;
2016
Mitch Williamsa132af22015-01-24 09:58:35 +00002017 if (ring_is_ps_enabled(ring))
2018 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
2019 else
2020 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002021
2022 work_done += cleaned;
Mitch Williamsa132af22015-01-24 09:58:35 +00002023 /* if we didn't clean as many as budgeted, we must be done */
Mitch Williams1a36d7f2016-01-13 16:51:50 -08002024 clean_complete = clean_complete && (budget_per_ring > cleaned);
Mitch Williamsa132af22015-01-24 09:58:35 +00002025 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002026
2027 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002028 if (!clean_complete) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07002029tx_only:
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002030 if (arm_wb) {
2031 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08002032 i40e_enable_wb_on_itr(vsi, q_vector);
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002033 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002034 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002035 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002036
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002037 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2038 q_vector->arm_wb_state = false;
2039
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002040 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002041 napi_complete_done(napi, work_done);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002042 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
2043 i40e_update_enable_itr(vsi, q_vector);
2044 } else { /* Legacy mode */
2045 struct i40e_hw *hw = &vsi->back->hw;
2046 /* We re-enable the queue 0 cause, but
2047 * don't worry about dynamic_enable
2048 * because we left it on for the other
2049 * possible interrupts during napi
2050 */
2051 u32 qval = rd32(hw, I40E_QINT_RQCTL(0)) |
2052 I40E_QINT_RQCTL_CAUSE_ENA_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002053
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002054 wr32(hw, I40E_QINT_RQCTL(0), qval);
2055 qval = rd32(hw, I40E_QINT_TQCTL(0)) |
2056 I40E_QINT_TQCTL_CAUSE_ENA_MASK;
2057 wr32(hw, I40E_QINT_TQCTL(0), qval);
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002058 i40e_irq_dynamic_enable_icr0(vsi->back, false);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002059 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002060 return 0;
2061}
2062
2063/**
2064 * i40e_atr - Add a Flow Director ATR filter
2065 * @tx_ring: ring to add programming descriptor to
2066 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002067 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002068 * @protocol: wire protocol
2069 **/
2070static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002071 u32 tx_flags, __be16 protocol)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002072{
2073 struct i40e_filter_program_desc *fdir_desc;
2074 struct i40e_pf *pf = tx_ring->vsi->back;
2075 union {
2076 unsigned char *network;
2077 struct iphdr *ipv4;
2078 struct ipv6hdr *ipv6;
2079 } hdr;
2080 struct tcphdr *th;
2081 unsigned int hlen;
2082 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002083 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002084
2085 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002086 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002087 return;
2088
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002089 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2090 return;
2091
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002092 /* if sampling is disabled do nothing */
2093 if (!tx_ring->atr_sample_rate)
2094 return;
2095
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002096 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002097 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002098
Singhai, Anjali6a899022015-12-14 12:21:18 -08002099 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL)) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002100 /* snag network header to get L4 type and address */
2101 hdr.network = skb_network_header(skb);
2102
2103 /* Currently only IPv4/IPv6 with TCP is supported
2104 * access ihl as u8 to avoid unaligned access on ia64
2105 */
2106 if (tx_flags & I40E_TX_FLAGS_IPV4)
2107 hlen = (hdr.network[0] & 0x0F) << 2;
2108 else if (protocol == htons(ETH_P_IPV6))
2109 hlen = sizeof(struct ipv6hdr);
2110 else
2111 return;
2112 } else {
2113 hdr.network = skb_inner_network_header(skb);
2114 hlen = skb_inner_network_header_len(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002115 }
2116
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002117 /* Currently only IPv4/IPv6 with TCP is supported
2118 * Note: tx_flags gets modified to reflect inner protocols in
2119 * tx_enable_csum function if encap is enabled.
2120 */
2121 if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
2122 (hdr.ipv4->protocol != IPPROTO_TCP))
2123 return;
2124 else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
2125 (hdr.ipv6->nexthdr != IPPROTO_TCP))
2126 return;
2127
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002128 th = (struct tcphdr *)(hdr.network + hlen);
2129
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002130 /* Due to lack of space, no more new filters can be programmed */
2131 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2132 return;
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002133 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2134 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002135 /* HW ATR eviction will take care of removing filters on FIN
2136 * and RST packets.
2137 */
2138 if (th->fin || th->rst)
2139 return;
2140 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002141
2142 tx_ring->atr_count++;
2143
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002144 /* sample on all syn/fin/rst packets or once every atr sample rate */
2145 if (!th->fin &&
2146 !th->syn &&
2147 !th->rst &&
2148 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002149 return;
2150
2151 tx_ring->atr_count = 0;
2152
2153 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002154 i = tx_ring->next_to_use;
2155 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2156
2157 i++;
2158 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002159
2160 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2161 I40E_TXD_FLTR_QW0_QINDEX_MASK;
2162 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
2163 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2164 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2165 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2166 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2167
2168 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2169
2170 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2171
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002172 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002173 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2174 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2175 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2176 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2177
2178 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2179 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2180
2181 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2182 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2183
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002184 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002185 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002186 dtype_cmd |=
2187 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2188 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2189 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2190 else
2191 dtype_cmd |=
2192 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2193 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2194 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002195
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002196 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2197 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002198 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2199
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002200 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002201 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002202 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002203 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002204}
2205
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002206/**
2207 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2208 * @skb: send buffer
2209 * @tx_ring: ring to send buffer on
2210 * @flags: the tx flags to be set
2211 *
2212 * Checks the skb and set up correspondingly several generic transmit flags
2213 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2214 *
2215 * Returns error code indicate the frame should be dropped upon error and the
2216 * otherwise returns 0 to indicate the flags has been set properly.
2217 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002218#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002219inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002220 struct i40e_ring *tx_ring,
2221 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002222#else
2223static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2224 struct i40e_ring *tx_ring,
2225 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002226#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002227{
2228 __be16 protocol = skb->protocol;
2229 u32 tx_flags = 0;
2230
Greg Rose31eaacc2015-03-31 00:45:03 -07002231 if (protocol == htons(ETH_P_8021Q) &&
2232 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2233 /* When HW VLAN acceleration is turned off by the user the
2234 * stack sets the protocol to 8021q so that the driver
2235 * can take any steps required to support the SW only
2236 * VLAN handling. In our case the driver doesn't need
2237 * to take any further steps so just set the protocol
2238 * to the encapsulated ethertype.
2239 */
2240 skb->protocol = vlan_get_protocol(skb);
2241 goto out;
2242 }
2243
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002244 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002245 if (skb_vlan_tag_present(skb)) {
2246 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002247 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2248 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002249 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002250 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002251
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002252 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2253 if (!vhdr)
2254 return -EINVAL;
2255
2256 protocol = vhdr->h_vlan_encapsulated_proto;
2257 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2258 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2259 }
2260
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002261 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2262 goto out;
2263
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002264 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002265 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2266 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002267 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2268 tx_flags |= (skb->priority & 0x7) <<
2269 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2270 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2271 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002272 int rc;
2273
2274 rc = skb_cow_head(skb, 0);
2275 if (rc < 0)
2276 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002277 vhdr = (struct vlan_ethhdr *)skb->data;
2278 vhdr->h_vlan_TCI = htons(tx_flags >>
2279 I40E_TX_FLAGS_VLAN_SHIFT);
2280 } else {
2281 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2282 }
2283 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002284
2285out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002286 *flags = tx_flags;
2287 return 0;
2288}
2289
2290/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002291 * i40e_tso - set up the tso context descriptor
2292 * @tx_ring: ptr to the ring to send
2293 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002294 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002295 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002296 *
2297 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2298 **/
2299static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002300 u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002301{
2302 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00002303 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002304 struct tcphdr *tcph;
2305 struct iphdr *iph;
2306 u32 l4len;
2307 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002308
Shannon Nelsone9f65632016-01-04 10:33:04 -08002309 if (skb->ip_summed != CHECKSUM_PARTIAL)
2310 return 0;
2311
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002312 if (!skb_is_gso(skb))
2313 return 0;
2314
Francois Romieudd225bc2014-03-30 03:14:48 +00002315 err = skb_cow_head(skb, 0);
2316 if (err < 0)
2317 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002318
Anjali Singhaidf230752014-12-19 02:58:16 +00002319 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
2320 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
2321
2322 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002323 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2324 iph->tot_len = 0;
2325 iph->check = 0;
2326 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
2327 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00002328 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002329 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2330 ipv6h->payload_len = 0;
2331 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
2332 0, IPPROTO_TCP, 0);
2333 }
2334
2335 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
2336 *hdr_len = (skb->encapsulation
2337 ? (skb_inner_transport_header(skb) - skb->data)
2338 : skb_transport_offset(skb)) + l4len;
2339
2340 /* find the field values */
2341 cd_cmd = I40E_TX_CTX_DESC_TSO;
2342 cd_tso_len = skb->len - *hdr_len;
2343 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3ac2013-12-18 13:46:00 +00002344 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2345 ((u64)cd_tso_len <<
2346 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2347 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002348 return 1;
2349}
2350
2351/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002352 * i40e_tsyn - set up the tsyn context descriptor
2353 * @tx_ring: ptr to the ring to send
2354 * @skb: ptr to the skb we're sending
2355 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002356 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002357 *
2358 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2359 **/
2360static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2361 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2362{
2363 struct i40e_pf *pf;
2364
2365 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2366 return 0;
2367
2368 /* Tx timestamps cannot be sampled when doing TSO */
2369 if (tx_flags & I40E_TX_FLAGS_TSO)
2370 return 0;
2371
2372 /* only timestamp the outbound packet if the user has requested it and
2373 * we are not already transmitting a packet to be timestamped
2374 */
2375 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002376 if (!(pf->flags & I40E_FLAG_PTP))
2377 return 0;
2378
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002379 if (pf->ptp_tx &&
2380 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002381 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2382 pf->ptp_tx_skb = skb_get(skb);
2383 } else {
2384 return 0;
2385 }
2386
2387 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2388 I40E_TXD_CTX_QW1_CMD_SHIFT;
2389
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002390 return 1;
2391}
2392
2393/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002394 * i40e_tx_enable_csum - Enable Tx checksum offloads
2395 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002396 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002397 * @td_cmd: Tx descriptor command bits to set
2398 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002399 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002400 * @cd_tunneling: ptr to context desc bits
2401 **/
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002402static void i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002403 u32 *td_cmd, u32 *td_offset,
2404 struct i40e_ring *tx_ring,
2405 u32 *cd_tunneling)
2406{
2407 struct ipv6hdr *this_ipv6_hdr;
2408 unsigned int this_tcp_hdrlen;
2409 struct iphdr *this_ip_hdr;
2410 u32 network_hdr_len;
2411 u8 l4_hdr = 0;
Arnd Bergmann79febbc2016-01-20 19:53:17 -08002412 struct udphdr *oudph = NULL;
2413 struct iphdr *oiph = NULL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002414 u32 l4_tunnel = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002415
2416 if (skb->encapsulation) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002417 switch (ip_hdr(skb)->protocol) {
2418 case IPPROTO_UDP:
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002419 oudph = udp_hdr(skb);
2420 oiph = ip_hdr(skb);
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002421 l4_tunnel = I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002422 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002423 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002424 case IPPROTO_GRE:
2425 l4_tunnel = I40E_TXD_CTX_GRE_TUNNELING;
2426 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002427 default:
2428 return;
2429 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002430 network_hdr_len = skb_inner_network_header_len(skb);
2431 this_ip_hdr = inner_ip_hdr(skb);
2432 this_ipv6_hdr = inner_ipv6_hdr(skb);
2433 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
2434
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002435 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2436 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002437 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
2438 ip_hdr(skb)->check = 0;
2439 } else {
2440 *cd_tunneling |=
2441 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2442 }
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002443 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00002444 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002445 if (*tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002446 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002447 }
2448
2449 /* Now set the ctx descriptor fields */
2450 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002451 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2452 l4_tunnel |
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002453 ((skb_inner_network_offset(skb) -
2454 skb_transport_offset(skb)) >> 1) <<
2455 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002456 if (this_ip_hdr->version == 6) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002457 *tx_flags &= ~I40E_TX_FLAGS_IPV4;
2458 *tx_flags |= I40E_TX_FLAGS_IPV6;
Anjali Singhaidf230752014-12-19 02:58:16 +00002459 }
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002460 if ((tx_ring->flags & I40E_TXR_FLAGS_OUTER_UDP_CSUM) &&
2461 (l4_tunnel == I40E_TXD_CTX_UDP_TUNNELING) &&
2462 (*cd_tunneling & I40E_TXD_CTX_QW0_EXT_IP_MASK)) {
2463 oudph->check = ~csum_tcpudp_magic(oiph->saddr,
2464 oiph->daddr,
2465 (skb->len - skb_transport_offset(skb)),
2466 IPPROTO_UDP, 0);
2467 *cd_tunneling |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2468 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002469 } else {
2470 network_hdr_len = skb_network_header_len(skb);
2471 this_ip_hdr = ip_hdr(skb);
2472 this_ipv6_hdr = ipv6_hdr(skb);
2473 this_tcp_hdrlen = tcp_hdrlen(skb);
2474 }
2475
2476 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002477 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002478 l4_hdr = this_ip_hdr->protocol;
2479 /* the stack computes the IP header already, the only time we
2480 * need the hardware to recompute it is in the case of TSO.
2481 */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002482 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002483 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2484 this_ip_hdr->check = 0;
2485 } else {
2486 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2487 }
2488 /* Now set the td_offset for IP header length */
2489 *td_offset = (network_hdr_len >> 2) <<
2490 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002491 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002492 l4_hdr = this_ipv6_hdr->nexthdr;
2493 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2494 /* Now set the td_offset for IP header length */
2495 *td_offset = (network_hdr_len >> 2) <<
2496 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2497 }
2498 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2499 *td_offset |= (skb_network_offset(skb) >> 1) <<
2500 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2501
2502 /* Enable L4 checksum offloads */
2503 switch (l4_hdr) {
2504 case IPPROTO_TCP:
2505 /* enable checksum offloads */
2506 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2507 *td_offset |= (this_tcp_hdrlen >> 2) <<
2508 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2509 break;
2510 case IPPROTO_SCTP:
2511 /* enable SCTP checksum offload */
2512 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2513 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2514 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2515 break;
2516 case IPPROTO_UDP:
2517 /* enable UDP checksum offload */
2518 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2519 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2520 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2521 break;
2522 default:
2523 break;
2524 }
2525}
2526
2527/**
2528 * i40e_create_tx_ctx Build the Tx context descriptor
2529 * @tx_ring: ring to create the descriptor on
2530 * @cd_type_cmd_tso_mss: Quad Word 1
2531 * @cd_tunneling: Quad Word 0 - bits 0-31
2532 * @cd_l2tag2: Quad Word 0 - bits 32-63
2533 **/
2534static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2535 const u64 cd_type_cmd_tso_mss,
2536 const u32 cd_tunneling, const u32 cd_l2tag2)
2537{
2538 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002539 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002540
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002541 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2542 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002543 return;
2544
2545 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002546 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2547
2548 i++;
2549 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002550
2551 /* cpu_to_le32 and assign to struct fields */
2552 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2553 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002554 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002555 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2556}
2557
2558/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002559 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2560 * @tx_ring: the ring to be checked
2561 * @size: the size buffer we want to assure is available
2562 *
2563 * Returns -EBUSY if a stop is needed, else 0
2564 **/
2565static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2566{
2567 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2568 /* Memory barrier before checking head and tail */
2569 smp_mb();
2570
2571 /* Check again in a case another CPU has just made room available. */
2572 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2573 return -EBUSY;
2574
2575 /* A reprieve! - use start_queue because it doesn't call schedule */
2576 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2577 ++tx_ring->tx_stats.restart_queue;
2578 return 0;
2579}
2580
2581/**
2582 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2583 * @tx_ring: the ring to be checked
2584 * @size: the size buffer we want to assure is available
2585 *
2586 * Returns 0 if stop is not needed
2587 **/
2588#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002589inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002590#else
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002591static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002592#endif
2593{
2594 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2595 return 0;
2596 return __i40e_maybe_stop_tx(tx_ring, size);
2597}
2598
2599/**
Anjali Singhai71da6192015-02-21 06:42:35 +00002600 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2601 * @skb: send buffer
2602 * @tx_flags: collected send information
Anjali Singhai71da6192015-02-21 06:42:35 +00002603 *
2604 * Note: Our HW can't scatter-gather more than 8 fragments to build
2605 * a packet on the wire and so we need to figure out the cases where we
2606 * need to linearize the skb.
2607 **/
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002608static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags)
Anjali Singhai71da6192015-02-21 06:42:35 +00002609{
2610 struct skb_frag_struct *frag;
2611 bool linearize = false;
2612 unsigned int size = 0;
2613 u16 num_frags;
2614 u16 gso_segs;
2615
2616 num_frags = skb_shinfo(skb)->nr_frags;
2617 gso_segs = skb_shinfo(skb)->gso_segs;
2618
2619 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002620 u16 j = 0;
Anjali Singhai71da6192015-02-21 06:42:35 +00002621
2622 if (num_frags < (I40E_MAX_BUFFER_TXD))
2623 goto linearize_chk_done;
2624 /* try the simple math, if we have too many frags per segment */
2625 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2626 I40E_MAX_BUFFER_TXD) {
2627 linearize = true;
2628 goto linearize_chk_done;
2629 }
2630 frag = &skb_shinfo(skb)->frags[0];
Anjali Singhai71da6192015-02-21 06:42:35 +00002631 /* we might still have more fragments per segment */
2632 do {
2633 size += skb_frag_size(frag);
2634 frag++; j++;
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002635 if ((size >= skb_shinfo(skb)->gso_size) &&
2636 (j < I40E_MAX_BUFFER_TXD)) {
2637 size = (size % skb_shinfo(skb)->gso_size);
2638 j = (size) ? 1 : 0;
2639 }
Anjali Singhai71da6192015-02-21 06:42:35 +00002640 if (j == I40E_MAX_BUFFER_TXD) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002641 linearize = true;
2642 break;
Anjali Singhai71da6192015-02-21 06:42:35 +00002643 }
2644 num_frags--;
2645 } while (num_frags);
2646 } else {
2647 if (num_frags >= I40E_MAX_BUFFER_TXD)
2648 linearize = true;
2649 }
2650
2651linearize_chk_done:
2652 return linearize;
2653}
2654
2655/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002656 * i40e_tx_map - Build the Tx descriptor
2657 * @tx_ring: ring to send buffer on
2658 * @skb: send buffer
2659 * @first: first buffer info buffer to use
2660 * @tx_flags: collected send information
2661 * @hdr_len: size of the packet header
2662 * @td_cmd: the command field in the descriptor
2663 * @td_offset: offset for checksum or crc
2664 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002665#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002666inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002667 struct i40e_tx_buffer *first, u32 tx_flags,
2668 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002669#else
2670static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2671 struct i40e_tx_buffer *first, u32 tx_flags,
2672 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002673#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002674{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002675 unsigned int data_len = skb->data_len;
2676 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002677 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002678 struct i40e_tx_buffer *tx_bi;
2679 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002680 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002681 u32 td_tag = 0;
2682 dma_addr_t dma;
2683 u16 gso_segs;
Anjali Singhai58044742015-09-25 18:26:13 -07002684 u16 desc_count = 0;
2685 bool tail_bump = true;
2686 bool do_rs = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002687
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002688 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2689 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2690 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2691 I40E_TX_FLAGS_VLAN_SHIFT;
2692 }
2693
Alexander Duycka5e9c572013-09-28 06:00:27 +00002694 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2695 gso_segs = skb_shinfo(skb)->gso_segs;
2696 else
2697 gso_segs = 1;
2698
2699 /* multiply data chunks by size of headers */
2700 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2701 first->gso_segs = gso_segs;
2702 first->skb = skb;
2703 first->tx_flags = tx_flags;
2704
2705 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2706
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002707 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002708 tx_bi = first;
2709
2710 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2711 if (dma_mapping_error(tx_ring->dev, dma))
2712 goto dma_error;
2713
2714 /* record length, and DMA address */
2715 dma_unmap_len_set(tx_bi, len, size);
2716 dma_unmap_addr_set(tx_bi, dma, dma);
2717
2718 tx_desc->buffer_addr = cpu_to_le64(dma);
2719
2720 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002721 tx_desc->cmd_type_offset_bsz =
2722 build_ctob(td_cmd, td_offset,
2723 I40E_MAX_DATA_PER_TXD, td_tag);
2724
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002725 tx_desc++;
2726 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002727 desc_count++;
2728
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002729 if (i == tx_ring->count) {
2730 tx_desc = I40E_TX_DESC(tx_ring, 0);
2731 i = 0;
2732 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002733
2734 dma += I40E_MAX_DATA_PER_TXD;
2735 size -= I40E_MAX_DATA_PER_TXD;
2736
2737 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002738 }
2739
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002740 if (likely(!data_len))
2741 break;
2742
Alexander Duycka5e9c572013-09-28 06:00:27 +00002743 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2744 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002745
2746 tx_desc++;
2747 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002748 desc_count++;
2749
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002750 if (i == tx_ring->count) {
2751 tx_desc = I40E_TX_DESC(tx_ring, 0);
2752 i = 0;
2753 }
2754
Alexander Duycka5e9c572013-09-28 06:00:27 +00002755 size = skb_frag_size(frag);
2756 data_len -= size;
2757
2758 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2759 DMA_TO_DEVICE);
2760
2761 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002762 }
2763
Alexander Duycka5e9c572013-09-28 06:00:27 +00002764 /* set next_to_watch value indicating a packet is present */
2765 first->next_to_watch = tx_desc;
2766
2767 i++;
2768 if (i == tx_ring->count)
2769 i = 0;
2770
2771 tx_ring->next_to_use = i;
2772
Anjali Singhai58044742015-09-25 18:26:13 -07002773 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2774 tx_ring->queue_index),
2775 first->bytecount);
Eric Dumazet4567dc12014-10-07 13:30:23 -07002776 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002777
2778 /* Algorithm to optimize tail and RS bit setting:
2779 * if xmit_more is supported
2780 * if xmit_more is true
2781 * do not update tail and do not mark RS bit.
2782 * if xmit_more is false and last xmit_more was false
2783 * if every packet spanned less than 4 desc
2784 * then set RS bit on 4th packet and update tail
2785 * on every packet
2786 * else
2787 * update tail and set RS bit on every packet.
2788 * if xmit_more is false and last_xmit_more was true
2789 * update tail and set RS bit.
2790 *
2791 * Optimization: wmb to be issued only in case of tail update.
2792 * Also optimize the Descriptor WB path for RS bit with the same
2793 * algorithm.
2794 *
2795 * Note: If there are less than 4 packets
2796 * pending and interrupts were disabled the service task will
2797 * trigger a force WB.
2798 */
2799 if (skb->xmit_more &&
2800 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2801 tx_ring->queue_index))) {
2802 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2803 tail_bump = false;
2804 } else if (!skb->xmit_more &&
2805 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2806 tx_ring->queue_index)) &&
2807 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2808 (tx_ring->packet_stride < WB_STRIDE) &&
2809 (desc_count < WB_STRIDE)) {
2810 tx_ring->packet_stride++;
2811 } else {
2812 tx_ring->packet_stride = 0;
2813 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2814 do_rs = true;
2815 }
2816 if (do_rs)
2817 tx_ring->packet_stride = 0;
2818
2819 tx_desc->cmd_type_offset_bsz =
2820 build_ctob(td_cmd, td_offset, size, td_tag) |
2821 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2822 I40E_TX_DESC_CMD_EOP) <<
2823 I40E_TXD_QW1_CMD_SHIFT);
2824
Alexander Duycka5e9c572013-09-28 06:00:27 +00002825 /* notify HW of packet */
Anjali Singhai58044742015-09-25 18:26:13 -07002826 if (!tail_bump)
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002827 prefetchw(tx_desc + 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002828
Anjali Singhai58044742015-09-25 18:26:13 -07002829 if (tail_bump) {
2830 /* Force memory writes to complete before letting h/w
2831 * know there are new descriptors to fetch. (Only
2832 * applicable for weak-ordered memory model archs,
2833 * such as IA-64).
2834 */
2835 wmb();
2836 writel(i, tx_ring->tail);
2837 }
2838
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002839 return;
2840
2841dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002842 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002843
2844 /* clear dma mappings for failed tx_bi map */
2845 for (;;) {
2846 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002847 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002848 if (tx_bi == first)
2849 break;
2850 if (i == 0)
2851 i = tx_ring->count;
2852 i--;
2853 }
2854
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002855 tx_ring->next_to_use = i;
2856}
2857
2858/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002859 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2860 * @skb: send buffer
2861 * @tx_ring: ring to send buffer on
2862 *
2863 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2864 * there is not enough descriptors available in this ring since we need at least
2865 * one descriptor.
2866 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002867#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002868inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002869 struct i40e_ring *tx_ring)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002870#else
2871static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
2872 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002873#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002874{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002875 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002876 int count = 0;
2877
2878 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2879 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002880 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002881 * + 1 desc for context descriptor,
2882 * otherwise try next time
2883 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002884 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2885 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002886
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002887 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002888 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002889 tx_ring->tx_stats.tx_busy++;
2890 return 0;
2891 }
2892 return count;
2893}
2894
2895/**
2896 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2897 * @skb: send buffer
2898 * @tx_ring: ring to send buffer on
2899 *
2900 * Returns NETDEV_TX_OK if sent, else an error code
2901 **/
2902static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2903 struct i40e_ring *tx_ring)
2904{
2905 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2906 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2907 struct i40e_tx_buffer *first;
2908 u32 td_offset = 0;
2909 u32 tx_flags = 0;
2910 __be16 protocol;
2911 u32 td_cmd = 0;
2912 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002913 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002914 int tso;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002915
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002916 /* prefetch the data, we'll need it later */
2917 prefetch(skb->data);
2918
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002919 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2920 return NETDEV_TX_BUSY;
2921
2922 /* prepare the xmit flags */
2923 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2924 goto out_drop;
2925
2926 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002927 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002928
2929 /* record the location of the first descriptor for this packet */
2930 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2931
2932 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002933 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002934 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002935 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002936 tx_flags |= I40E_TX_FLAGS_IPV6;
2937
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002938 tso = i40e_tso(tx_ring, skb, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002939
2940 if (tso < 0)
2941 goto out_drop;
2942 else if (tso)
2943 tx_flags |= I40E_TX_FLAGS_TSO;
2944
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002945 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2946
2947 if (tsyn)
2948 tx_flags |= I40E_TX_FLAGS_TSYN;
2949
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002950 if (i40e_chk_linearize(skb, tx_flags)) {
Anjali Singhai71da6192015-02-21 06:42:35 +00002951 if (skb_linearize(skb))
2952 goto out_drop;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002953 tx_ring->tx_stats.tx_linearize++;
2954 }
Jakub Kicinski259afec2014-03-15 14:55:37 +00002955 skb_tx_timestamp(skb);
2956
Alexander Duyckb1941302013-09-28 06:00:32 +00002957 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002958 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2959
Alexander Duyckb1941302013-09-28 06:00:32 +00002960 /* Always offload the checksum, since it's in the data descriptor */
2961 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2962 tx_flags |= I40E_TX_FLAGS_CSUM;
2963
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002964 i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002965 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002966 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002967
2968 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2969 cd_tunneling, cd_l2tag2);
2970
2971 /* Add Flow Director ATR if it's enabled.
2972 *
2973 * NOTE: this must always be directly before the data descriptor.
2974 */
2975 i40e_atr(tx_ring, skb, tx_flags, protocol);
2976
2977 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2978 td_cmd, td_offset);
2979
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002980 return NETDEV_TX_OK;
2981
2982out_drop:
2983 dev_kfree_skb_any(skb);
2984 return NETDEV_TX_OK;
2985}
2986
2987/**
2988 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2989 * @skb: send buffer
2990 * @netdev: network interface device structure
2991 *
2992 * Returns NETDEV_TX_OK if sent, else an error code
2993 **/
2994netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2995{
2996 struct i40e_netdev_priv *np = netdev_priv(netdev);
2997 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00002998 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002999
3000 /* hardware can't handle really short frames, hardware padding works
3001 * beyond this point
3002 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003003 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3004 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003005
3006 return i40e_xmit_frame_ring(skb, tx_ring);
3007}