blob: ace178b393ddd2b6dc8ab3cefd9dc387b387ab1c [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090032#include <drm/ttm/ttm_bo_api.h>
33#include <drm/ttm/ttm_bo_driver.h>
34#include <drm/ttm/ttm_placement.h>
35#include <drm/ttm/ttm_module.h>
36#include <drm/ttm/ttm_page_alloc.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
45#include "amdgpu.h"
46#include "bif/bif_4_1_d.h"
47
48#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
49
50static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
51static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
52
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053
54/*
55 * Global memory.
56 */
57static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
58{
59 return ttm_mem_global_init(ref->object);
60}
61
62static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
63{
64 ttm_mem_global_release(ref->object);
65}
66
Alex Deucher70b5c5a2016-11-15 16:55:53 -050067static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068{
69 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010070 struct amdgpu_ring *ring;
71 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 int r;
73
74 adev->mman.mem_global_referenced = false;
75 global_ref = &adev->mman.mem_global_ref;
76 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
77 global_ref->size = sizeof(struct ttm_mem_global);
78 global_ref->init = &amdgpu_ttm_mem_global_init;
79 global_ref->release = &amdgpu_ttm_mem_global_release;
80 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080081 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082 DRM_ERROR("Failed setting up TTM memory accounting "
83 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080084 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040085 }
86
87 adev->mman.bo_global_ref.mem_glob =
88 adev->mman.mem_global_ref.object;
89 global_ref = &adev->mman.bo_global_ref.ref;
90 global_ref->global_type = DRM_GLOBAL_TTM_BO;
91 global_ref->size = sizeof(struct ttm_bo_global);
92 global_ref->init = &ttm_bo_global_init;
93 global_ref->release = &ttm_bo_global_release;
94 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080095 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040096 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080097 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 }
99
Christian König703297c2016-02-10 14:20:50 +0100100 ring = adev->mman.buffer_funcs_ring;
101 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
102 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
103 rq, amdgpu_sched_jobs);
Huang Ruie9d035e2016-09-07 20:55:42 +0800104 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100105 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800106 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100107 }
108
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100110
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800112
113error_entity:
114 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
115error_bo:
116 drm_global_item_unref(&adev->mman.mem_global_ref);
117error_mem:
118 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119}
120
121static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
122{
123 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100124 amd_sched_entity_fini(adev->mman.entity.sched,
125 &adev->mman.entity);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
127 drm_global_item_unref(&adev->mman.mem_global_ref);
128 adev->mman.mem_global_referenced = false;
129 }
130}
131
132static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
133{
134 return 0;
135}
136
137static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
138 struct ttm_mem_type_manager *man)
139{
140 struct amdgpu_device *adev;
141
Christian Königa7d64de2016-09-15 14:58:48 +0200142 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400143
144 switch (type) {
145 case TTM_PL_SYSTEM:
146 /* System memory */
147 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
148 man->available_caching = TTM_PL_MASK_CACHING;
149 man->default_caching = TTM_PL_FLAG_CACHED;
150 break;
151 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200152 man->func = &amdgpu_gtt_mgr_func;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400153 man->gpu_offset = adev->mc.gtt_start;
154 man->available_caching = TTM_PL_MASK_CACHING;
155 man->default_caching = TTM_PL_FLAG_CACHED;
156 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
157 break;
158 case TTM_PL_VRAM:
159 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200160 man->func = &amdgpu_vram_mgr_func;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400161 man->gpu_offset = adev->mc.vram_start;
162 man->flags = TTM_MEMTYPE_FLAG_FIXED |
163 TTM_MEMTYPE_FLAG_MAPPABLE;
164 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
165 man->default_caching = TTM_PL_FLAG_WC;
166 break;
167 case AMDGPU_PL_GDS:
168 case AMDGPU_PL_GWS:
169 case AMDGPU_PL_OA:
170 /* On-chip GDS memory*/
171 man->func = &ttm_bo_manager_func;
172 man->gpu_offset = 0;
173 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
174 man->available_caching = TTM_PL_FLAG_UNCACHED;
175 man->default_caching = TTM_PL_FLAG_UNCACHED;
176 break;
177 default:
178 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
179 return -EINVAL;
180 }
181 return 0;
182}
183
184static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
185 struct ttm_placement *placement)
186{
Christian Königa7d64de2016-09-15 14:58:48 +0200187 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200188 struct amdgpu_bo *abo;
Arvind Yadav1aaa5602017-07-02 14:43:58 +0530189 static const struct ttm_place placements = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400190 .fpfn = 0,
191 .lpfn = 0,
192 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
193 };
Christian König08291c52016-09-12 16:06:18 +0200194 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400195
196 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
197 placement->placement = &placements;
198 placement->busy_placement = &placements;
199 placement->num_placement = 1;
200 placement->num_busy_placement = 1;
201 return;
202 }
Christian König765e7fb2016-09-15 15:06:50 +0200203 abo = container_of(bo, struct amdgpu_bo, tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400204 switch (bo->mem.mem_type) {
205 case TTM_PL_VRAM:
Huang Ruicbcbea92017-04-11 09:24:56 +0800206 if (adev->mman.buffer_funcs &&
207 adev->mman.buffer_funcs_ring &&
208 adev->mman.buffer_funcs_ring->ready == false) {
Christian König765e7fb2016-09-15 15:06:50 +0200209 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Christian König08291c52016-09-12 16:06:18 +0200210 } else {
Christian König765e7fb2016-09-15 15:06:50 +0200211 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
212 for (i = 0; i < abo->placement.num_placement; ++i) {
213 if (!(abo->placements[i].flags &
Christian König08291c52016-09-12 16:06:18 +0200214 TTM_PL_FLAG_TT))
215 continue;
216
Christian König765e7fb2016-09-15 15:06:50 +0200217 if (abo->placements[i].lpfn)
Christian König08291c52016-09-12 16:06:18 +0200218 continue;
219
220 /* set an upper limit to force directly
221 * allocating address space for the BO.
222 */
Christian König765e7fb2016-09-15 15:06:50 +0200223 abo->placements[i].lpfn =
Christian Königa7d64de2016-09-15 14:58:48 +0200224 adev->mc.gtt_size >> PAGE_SHIFT;
Christian König08291c52016-09-12 16:06:18 +0200225 }
226 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400227 break;
228 case TTM_PL_TT:
229 default:
Christian König765e7fb2016-09-15 15:06:50 +0200230 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400231 }
Christian König765e7fb2016-09-15 15:06:50 +0200232 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400233}
234
235static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
236{
Christian König765e7fb2016-09-15 15:06:50 +0200237 struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400238
Jérôme Glisse054892e2016-04-19 09:07:51 -0400239 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
240 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000241 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200242 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400243}
244
245static void amdgpu_move_null(struct ttm_buffer_object *bo,
246 struct ttm_mem_reg *new_mem)
247{
248 struct ttm_mem_reg *old_mem = &bo->mem;
249
250 BUG_ON(old_mem->mm_node != NULL);
251 *old_mem = *new_mem;
252 new_mem->mm_node = NULL;
253}
254
Christian König92c60d92017-06-29 10:44:39 +0200255static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
256 struct drm_mm_node *mm_node,
257 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400258{
Christian König92c60d92017-06-29 10:44:39 +0200259 uint64_t addr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400260
Christian König92c60d92017-06-29 10:44:39 +0200261 addr = mm_node->start << PAGE_SHIFT;
262 addr += bo->bdev->man[mem->mem_type].gpu_offset;
263 return addr;
Christian König8892f152016-08-17 10:46:52 +0200264}
265
266static int amdgpu_move_blit(struct ttm_buffer_object *bo,
267 bool evict, bool no_wait_gpu,
268 struct ttm_mem_reg *new_mem,
269 struct ttm_mem_reg *old_mem)
270{
Christian Königa7d64de2016-09-15 14:58:48 +0200271 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König8892f152016-08-17 10:46:52 +0200272 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
273
274 struct drm_mm_node *old_mm, *new_mm;
275 uint64_t old_start, old_size, new_start, new_size;
276 unsigned long num_pages;
Dave Airlie220196b2016-10-28 11:33:52 +1000277 struct dma_fence *fence = NULL;
Christian König8892f152016-08-17 10:46:52 +0200278 int r;
279
280 BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
281
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282 if (!ring->ready) {
283 DRM_ERROR("Trying to move memory with ring turned off.\n");
284 return -EINVAL;
285 }
286
Christian König92c60d92017-06-29 10:44:39 +0200287 if (old_mem->mem_type == TTM_PL_TT) {
288 r = amdgpu_ttm_bind(bo, old_mem);
289 if (r)
290 return r;
291 }
Christian König8892f152016-08-17 10:46:52 +0200292
Christian König92c60d92017-06-29 10:44:39 +0200293 old_mm = old_mem->mm_node;
294 old_size = old_mm->size;
295 old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
296
297 if (new_mem->mem_type == TTM_PL_TT) {
298 r = amdgpu_ttm_bind(bo, new_mem);
299 if (r)
300 return r;
301 }
Christian König8892f152016-08-17 10:46:52 +0200302
303 new_mm = new_mem->mm_node;
Christian König8892f152016-08-17 10:46:52 +0200304 new_size = new_mm->size;
Christian König92c60d92017-06-29 10:44:39 +0200305 new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
Christian König8892f152016-08-17 10:46:52 +0200306
307 num_pages = new_mem->num_pages;
308 while (num_pages) {
309 unsigned long cur_pages = min(old_size, new_size);
Dave Airlie220196b2016-10-28 11:33:52 +1000310 struct dma_fence *next;
Christian König8892f152016-08-17 10:46:52 +0200311
312 r = amdgpu_copy_buffer(ring, old_start, new_start,
313 cur_pages * PAGE_SIZE,
Christian Königfc9c8f52017-06-29 11:46:15 +0200314 bo->resv, &next, false, false);
Christian König8892f152016-08-17 10:46:52 +0200315 if (r)
316 goto error;
317
Dave Airlie220196b2016-10-28 11:33:52 +1000318 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200319 fence = next;
320
321 num_pages -= cur_pages;
322 if (!num_pages)
323 break;
324
325 old_size -= cur_pages;
326 if (!old_size) {
Christian König92c60d92017-06-29 10:44:39 +0200327 old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
Christian König8892f152016-08-17 10:46:52 +0200328 old_size = old_mm->size;
329 } else {
330 old_start += cur_pages * PAGE_SIZE;
331 }
332
333 new_size -= cur_pages;
334 if (!new_size) {
Christian König92c60d92017-06-29 10:44:39 +0200335 new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
Christian König8892f152016-08-17 10:46:52 +0200336 new_size = new_mm->size;
337 } else {
338 new_start += cur_pages * PAGE_SIZE;
339 }
340 }
Christian Königce64bc22016-06-15 13:44:05 +0200341
342 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100343 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400344 return r;
Christian König8892f152016-08-17 10:46:52 +0200345
346error:
347 if (fence)
Dave Airlie220196b2016-10-28 11:33:52 +1000348 dma_fence_wait(fence, false);
349 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200350 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400351}
352
353static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
354 bool evict, bool interruptible,
355 bool no_wait_gpu,
356 struct ttm_mem_reg *new_mem)
357{
358 struct amdgpu_device *adev;
359 struct ttm_mem_reg *old_mem = &bo->mem;
360 struct ttm_mem_reg tmp_mem;
361 struct ttm_place placements;
362 struct ttm_placement placement;
363 int r;
364
Christian Königa7d64de2016-09-15 14:58:48 +0200365 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400366 tmp_mem = *new_mem;
367 tmp_mem.mm_node = NULL;
368 placement.num_placement = 1;
369 placement.placement = &placements;
370 placement.num_busy_placement = 1;
371 placement.busy_placement = &placements;
372 placements.fpfn = 0;
Christian König056472f2016-09-12 16:08:52 +0200373 placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400374 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
375 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
376 interruptible, no_wait_gpu);
377 if (unlikely(r)) {
378 return r;
379 }
380
381 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
382 if (unlikely(r)) {
383 goto out_cleanup;
384 }
385
386 r = ttm_tt_bind(bo->ttm, &tmp_mem);
387 if (unlikely(r)) {
388 goto out_cleanup;
389 }
390 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
391 if (unlikely(r)) {
392 goto out_cleanup;
393 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900394 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400395out_cleanup:
396 ttm_bo_mem_put(bo, &tmp_mem);
397 return r;
398}
399
400static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
401 bool evict, bool interruptible,
402 bool no_wait_gpu,
403 struct ttm_mem_reg *new_mem)
404{
405 struct amdgpu_device *adev;
406 struct ttm_mem_reg *old_mem = &bo->mem;
407 struct ttm_mem_reg tmp_mem;
408 struct ttm_placement placement;
409 struct ttm_place placements;
410 int r;
411
Christian Königa7d64de2016-09-15 14:58:48 +0200412 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400413 tmp_mem = *new_mem;
414 tmp_mem.mm_node = NULL;
415 placement.num_placement = 1;
416 placement.placement = &placements;
417 placement.num_busy_placement = 1;
418 placement.busy_placement = &placements;
419 placements.fpfn = 0;
Christian König056472f2016-09-12 16:08:52 +0200420 placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400421 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
422 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
423 interruptible, no_wait_gpu);
424 if (unlikely(r)) {
425 return r;
426 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900427 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400428 if (unlikely(r)) {
429 goto out_cleanup;
430 }
431 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
432 if (unlikely(r)) {
433 goto out_cleanup;
434 }
435out_cleanup:
436 ttm_bo_mem_put(bo, &tmp_mem);
437 return r;
438}
439
440static int amdgpu_bo_move(struct ttm_buffer_object *bo,
441 bool evict, bool interruptible,
442 bool no_wait_gpu,
443 struct ttm_mem_reg *new_mem)
444{
445 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900446 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400447 struct ttm_mem_reg *old_mem = &bo->mem;
448 int r;
449
Michel Dänzer104ece92016-03-28 12:53:02 +0900450 /* Can't move a pinned BO */
451 abo = container_of(bo, struct amdgpu_bo, tbo);
452 if (WARN_ON_ONCE(abo->pin_count > 0))
453 return -EINVAL;
454
Christian Königa7d64de2016-09-15 14:58:48 +0200455 adev = amdgpu_ttm_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200456
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400457 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
458 amdgpu_move_null(bo, new_mem);
459 return 0;
460 }
461 if ((old_mem->mem_type == TTM_PL_TT &&
462 new_mem->mem_type == TTM_PL_SYSTEM) ||
463 (old_mem->mem_type == TTM_PL_SYSTEM &&
464 new_mem->mem_type == TTM_PL_TT)) {
465 /* bind is enough */
466 amdgpu_move_null(bo, new_mem);
467 return 0;
468 }
469 if (adev->mman.buffer_funcs == NULL ||
470 adev->mman.buffer_funcs_ring == NULL ||
471 !adev->mman.buffer_funcs_ring->ready) {
472 /* use memcpy */
473 goto memcpy;
474 }
475
476 if (old_mem->mem_type == TTM_PL_VRAM &&
477 new_mem->mem_type == TTM_PL_SYSTEM) {
478 r = amdgpu_move_vram_ram(bo, evict, interruptible,
479 no_wait_gpu, new_mem);
480 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
481 new_mem->mem_type == TTM_PL_VRAM) {
482 r = amdgpu_move_ram_vram(bo, evict, interruptible,
483 no_wait_gpu, new_mem);
484 } else {
485 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
486 }
487
488 if (r) {
489memcpy:
Michel Dänzer4499f2a2016-08-08 12:28:26 +0900490 r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400491 if (r) {
492 return r;
493 }
494 }
495
496 /* update statistics */
497 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
498 return 0;
499}
500
501static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
502{
503 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Christian Königa7d64de2016-09-15 14:58:48 +0200504 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400505
506 mem->bus.addr = NULL;
507 mem->bus.offset = 0;
508 mem->bus.size = mem->num_pages << PAGE_SHIFT;
509 mem->bus.base = 0;
510 mem->bus.is_iomem = false;
511 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
512 return -EINVAL;
513 switch (mem->mem_type) {
514 case TTM_PL_SYSTEM:
515 /* system memory */
516 return 0;
517 case TTM_PL_TT:
518 break;
519 case TTM_PL_VRAM:
520 mem->bus.offset = mem->start << PAGE_SHIFT;
521 /* check if it's visible */
522 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
523 return -EINVAL;
524 mem->bus.base = adev->mc.aper_base;
525 mem->bus.is_iomem = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526 break;
527 default:
528 return -EINVAL;
529 }
530 return 0;
531}
532
533static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
534{
535}
536
Christian König9bbdcc02017-03-29 11:16:05 +0200537static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
538 unsigned long page_offset)
539{
540 struct drm_mm_node *mm = bo->mem.mm_node;
541 uint64_t size = mm->size;
Dave Airlie01687782017-04-07 05:41:42 +1000542 uint64_t offset = page_offset;
Christian König9bbdcc02017-03-29 11:16:05 +0200543
544 page_offset = do_div(offset, size);
Christian Königecdba5d2017-04-07 10:40:04 +0200545 mm += offset;
Christian König9bbdcc02017-03-29 11:16:05 +0200546 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
547}
548
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400549/*
550 * TTM backend functions.
551 */
Christian König637dd3b2016-03-03 14:24:57 +0100552struct amdgpu_ttm_gup_task_list {
553 struct list_head list;
554 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400555};
556
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400557struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100558 struct ttm_dma_tt ttm;
559 struct amdgpu_device *adev;
560 u64 offset;
561 uint64_t userptr;
562 struct mm_struct *usermm;
563 uint32_t userflags;
564 spinlock_t guptasklock;
565 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100566 atomic_t mmu_invalidations;
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800567 struct list_head list;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400568};
569
Christian König2f568db2016-02-23 12:36:59 +0100570int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400571{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400572 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100573 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100574 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400575 int r;
576
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100577 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
578 flags |= FOLL_WRITE;
579
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400580 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100581 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400582 to prevent problems with writeback */
583 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
584 struct vm_area_struct *vma;
585
586 vma = find_vma(gtt->usermm, gtt->userptr);
587 if (!vma || vma->vm_file || vma->vm_end < end)
588 return -EPERM;
589 }
590
591 do {
592 unsigned num_pages = ttm->num_pages - pinned;
593 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100594 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100595 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400596
Christian König637dd3b2016-03-03 14:24:57 +0100597 guptask.task = current;
598 spin_lock(&gtt->guptasklock);
599 list_add(&guptask.list, &gtt->guptasks);
600 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400601
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100602 r = get_user_pages(userptr, num_pages, flags, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100603
604 spin_lock(&gtt->guptasklock);
605 list_del(&guptask.list);
606 spin_unlock(&gtt->guptasklock);
607
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608 if (r < 0)
609 goto release_pages;
610
611 pinned += r;
612
613 } while (pinned < ttm->num_pages);
614
Christian König2f568db2016-02-23 12:36:59 +0100615 return 0;
616
617release_pages:
618 release_pages(pages, pinned, 0);
619 return r;
620}
621
622/* prepare the sg table with the user pages */
623static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
624{
Christian Königa7d64de2016-09-15 14:58:48 +0200625 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Christian König2f568db2016-02-23 12:36:59 +0100626 struct amdgpu_ttm_tt *gtt = (void *)ttm;
627 unsigned nents;
628 int r;
629
630 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
631 enum dma_data_direction direction = write ?
632 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
633
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400634 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
635 ttm->num_pages << PAGE_SHIFT,
636 GFP_KERNEL);
637 if (r)
638 goto release_sg;
639
640 r = -ENOMEM;
641 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
642 if (nents != ttm->sg->nents)
643 goto release_sg;
644
645 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
646 gtt->ttm.dma_address, ttm->num_pages);
647
648 return 0;
649
650release_sg:
651 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400652 return r;
653}
654
655static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
656{
Christian Königa7d64de2016-09-15 14:58:48 +0200657 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400658 struct amdgpu_ttm_tt *gtt = (void *)ttm;
monk.liudd08fae2015-05-07 14:19:18 -0400659 struct sg_page_iter sg_iter;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400660
661 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
662 enum dma_data_direction direction = write ?
663 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
664
665 /* double check that we don't free the table twice */
666 if (!ttm->sg->sgl)
667 return;
668
669 /* free the sg table and pages again */
670 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
671
monk.liudd08fae2015-05-07 14:19:18 -0400672 for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
673 struct page *page = sg_page_iter_page(&sg_iter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400674 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
675 set_page_dirty(page);
676
677 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300678 put_page(page);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400679 }
680
681 sg_free_table(ttm->sg);
682}
683
Christian König98a7f882017-06-30 10:41:07 +0200684static int amdgpu_ttm_do_bind(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
685{
686 struct amdgpu_ttm_tt *gtt = (void *)ttm;
687 uint64_t flags;
688 int r;
689
690 spin_lock(&gtt->adev->gtt_list_lock);
691 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, mem);
692 gtt->offset = (u64)mem->start << PAGE_SHIFT;
693 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
694 ttm->pages, gtt->ttm.dma_address, flags);
695
696 if (r) {
697 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
698 ttm->num_pages, gtt->offset);
699 goto error_gart_bind;
700 }
701
702 list_add_tail(&gtt->list, &gtt->adev->gtt_list);
703error_gart_bind:
704 spin_unlock(&gtt->adev->gtt_list_lock);
705 return r;
706
707}
708
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400709static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
710 struct ttm_mem_reg *bo_mem)
711{
712 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400713 int r;
714
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800715 if (gtt->userptr) {
716 r = amdgpu_ttm_tt_pin_userptr(ttm);
717 if (r) {
718 DRM_ERROR("failed to pin userptr\n");
719 return r;
720 }
721 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400722 if (!ttm->num_pages) {
723 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
724 ttm->num_pages, bo_mem, ttm);
725 }
726
727 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
728 bo_mem->mem_type == AMDGPU_PL_GWS ||
729 bo_mem->mem_type == AMDGPU_PL_OA)
730 return -EINVAL;
731
Christian König98a7f882017-06-30 10:41:07 +0200732 if (amdgpu_gtt_mgr_is_allocated(bo_mem))
733 r = amdgpu_ttm_do_bind(ttm, bo_mem);
734
735 return r;
Christian Königc855e252016-09-05 17:00:57 +0200736}
737
738bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
739{
740 struct amdgpu_ttm_tt *gtt = (void *)ttm;
741
742 return gtt && !list_empty(&gtt->list);
743}
744
Christian Königbb990bb2016-09-09 16:32:33 +0200745int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
Christian Königc855e252016-09-05 17:00:57 +0200746{
Christian Königbb990bb2016-09-09 16:32:33 +0200747 struct ttm_tt *ttm = bo->ttm;
Christian Königc855e252016-09-05 17:00:57 +0200748 int r;
749
750 if (!ttm || amdgpu_ttm_is_bound(ttm))
751 return 0;
752
Christian Königbb990bb2016-09-09 16:32:33 +0200753 r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
754 NULL, bo_mem);
755 if (r) {
756 DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
757 return r;
758 }
759
Christian König98a7f882017-06-30 10:41:07 +0200760 return amdgpu_ttm_do_bind(ttm, bo_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400761}
762
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800763int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
764{
765 struct amdgpu_ttm_tt *gtt, *tmp;
766 struct ttm_mem_reg bo_mem;
Monk Liu1d1a2cd2017-04-27 17:14:57 +0800767 uint64_t flags;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800768 int r;
769
770 bo_mem.mem_type = TTM_PL_TT;
771 spin_lock(&adev->gtt_list_lock);
772 list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
773 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
774 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
775 gtt->ttm.ttm.pages, gtt->ttm.dma_address,
776 flags);
777 if (r) {
778 spin_unlock(&adev->gtt_list_lock);
Christian König71c76a02016-09-03 16:18:26 +0200779 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
780 gtt->ttm.ttm.num_pages, gtt->offset);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800781 return r;
782 }
783 }
784 spin_unlock(&adev->gtt_list_lock);
785 return 0;
786}
787
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400788static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
789{
790 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Roger.He738f64c2017-05-05 13:27:10 +0800791 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400792
Christian König85a4b572016-09-22 14:19:50 +0200793 if (gtt->userptr)
794 amdgpu_ttm_tt_unpin_userptr(ttm);
795
Christian König78ab0a32016-09-09 15:39:08 +0200796 if (!amdgpu_ttm_is_bound(ttm))
797 return 0;
798
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400799 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800800 spin_lock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800801 r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
802 if (r) {
803 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
804 gtt->ttm.ttm.num_pages, gtt->offset);
805 goto error_unbind;
806 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800807 list_del_init(&gtt->list);
Roger.He738f64c2017-05-05 13:27:10 +0800808error_unbind:
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800809 spin_unlock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800810 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400811}
812
813static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
814{
815 struct amdgpu_ttm_tt *gtt = (void *)ttm;
816
817 ttm_dma_tt_fini(&gtt->ttm);
818 kfree(gtt);
819}
820
821static struct ttm_backend_func amdgpu_backend_func = {
822 .bind = &amdgpu_ttm_backend_bind,
823 .unbind = &amdgpu_ttm_backend_unbind,
824 .destroy = &amdgpu_ttm_backend_destroy,
825};
826
827static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
828 unsigned long size, uint32_t page_flags,
829 struct page *dummy_read_page)
830{
831 struct amdgpu_device *adev;
832 struct amdgpu_ttm_tt *gtt;
833
Christian Königa7d64de2016-09-15 14:58:48 +0200834 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400835
836 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
837 if (gtt == NULL) {
838 return NULL;
839 }
840 gtt->ttm.ttm.func = &amdgpu_backend_func;
841 gtt->adev = adev;
842 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
843 kfree(gtt);
844 return NULL;
845 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800846 INIT_LIST_HEAD(&gtt->list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400847 return &gtt->ttm.ttm;
848}
849
850static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
851{
852 struct amdgpu_device *adev;
853 struct amdgpu_ttm_tt *gtt = (void *)ttm;
854 unsigned i;
855 int r;
856 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
857
858 if (ttm->state != tt_unpopulated)
859 return 0;
860
861 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +0530862 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400863 if (!ttm->sg)
864 return -ENOMEM;
865
866 ttm->page_flags |= TTM_PAGE_FLAG_SG;
867 ttm->state = tt_unbound;
868 return 0;
869 }
870
871 if (slave && ttm->sg) {
872 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
873 gtt->ttm.dma_address, ttm->num_pages);
874 ttm->state = tt_unbound;
875 return 0;
876 }
877
Christian Königa7d64de2016-09-15 14:58:48 +0200878 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400879
880#ifdef CONFIG_SWIOTLB
881 if (swiotlb_nr_tbl()) {
882 return ttm_dma_populate(&gtt->ttm, adev->dev);
883 }
884#endif
885
886 r = ttm_pool_populate(ttm);
887 if (r) {
888 return r;
889 }
890
891 for (i = 0; i < ttm->num_pages; i++) {
892 gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
893 0, PAGE_SIZE,
894 PCI_DMA_BIDIRECTIONAL);
895 if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
Rasmus Villemoes09ccbb72016-02-15 19:41:45 +0100896 while (i--) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400897 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
898 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
899 gtt->ttm.dma_address[i] = 0;
900 }
901 ttm_pool_unpopulate(ttm);
902 return -EFAULT;
903 }
904 }
905 return 0;
906}
907
908static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
909{
910 struct amdgpu_device *adev;
911 struct amdgpu_ttm_tt *gtt = (void *)ttm;
912 unsigned i;
913 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
914
915 if (gtt && gtt->userptr) {
916 kfree(ttm->sg);
917 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
918 return;
919 }
920
921 if (slave)
922 return;
923
Christian Königa7d64de2016-09-15 14:58:48 +0200924 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400925
926#ifdef CONFIG_SWIOTLB
927 if (swiotlb_nr_tbl()) {
928 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
929 return;
930 }
931#endif
932
933 for (i = 0; i < ttm->num_pages; i++) {
934 if (gtt->ttm.dma_address[i]) {
935 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
936 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
937 }
938 }
939
940 ttm_pool_unpopulate(ttm);
941}
942
943int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
944 uint32_t flags)
945{
946 struct amdgpu_ttm_tt *gtt = (void *)ttm;
947
948 if (gtt == NULL)
949 return -EINVAL;
950
951 gtt->userptr = addr;
952 gtt->usermm = current->mm;
953 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +0100954 spin_lock_init(&gtt->guptasklock);
955 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +0100956 atomic_set(&gtt->mmu_invalidations, 0);
Christian König637dd3b2016-03-03 14:24:57 +0100957
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400958 return 0;
959}
960
Christian Königcc325d12016-02-08 11:08:35 +0100961struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400962{
963 struct amdgpu_ttm_tt *gtt = (void *)ttm;
964
965 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +0100966 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400967
Christian Königcc325d12016-02-08 11:08:35 +0100968 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400969}
970
Christian Königcc1de6e2016-02-08 10:57:22 +0100971bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
972 unsigned long end)
973{
974 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +0100975 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +0100976 unsigned long size;
977
Christian König637dd3b2016-03-03 14:24:57 +0100978 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +0100979 return false;
980
981 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
982 if (gtt->userptr > end || gtt->userptr + size <= start)
983 return false;
984
Christian König637dd3b2016-03-03 14:24:57 +0100985 spin_lock(&gtt->guptasklock);
986 list_for_each_entry(entry, &gtt->guptasks, list) {
987 if (entry->task == current) {
988 spin_unlock(&gtt->guptasklock);
989 return false;
990 }
991 }
992 spin_unlock(&gtt->guptasklock);
993
Christian König2f568db2016-02-23 12:36:59 +0100994 atomic_inc(&gtt->mmu_invalidations);
995
Christian Königcc1de6e2016-02-08 10:57:22 +0100996 return true;
997}
998
Christian König2f568db2016-02-23 12:36:59 +0100999bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1000 int *last_invalidated)
1001{
1002 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1003 int prev_invalidated = *last_invalidated;
1004
1005 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1006 return prev_invalidated != *last_invalidated;
1007}
1008
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001009bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1010{
1011 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1012
1013 if (gtt == NULL)
1014 return false;
1015
1016 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1017}
1018
Chunming Zhou6b777602016-09-21 16:19:19 +08001019uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001020 struct ttm_mem_reg *mem)
1021{
Chunming Zhou6b777602016-09-21 16:19:19 +08001022 uint64_t flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001023
1024 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1025 flags |= AMDGPU_PTE_VALID;
1026
Christian König6d999052015-12-04 13:32:55 +01001027 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001028 flags |= AMDGPU_PTE_SYSTEM;
1029
Christian König6d999052015-12-04 13:32:55 +01001030 if (ttm->caching_state == tt_cached)
1031 flags |= AMDGPU_PTE_SNOOPED;
1032 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001033
Alex Xie4b98e0c2017-02-14 12:31:36 -05001034 flags |= adev->gart.gart_pte_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001035 flags |= AMDGPU_PTE_READABLE;
1036
1037 if (!amdgpu_ttm_tt_is_readonly(ttm))
1038 flags |= AMDGPU_PTE_WRITEABLE;
1039
1040 return flags;
1041}
1042
Christian König9982ca62016-10-19 14:44:22 +02001043static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1044 const struct ttm_place *place)
1045{
Christian König4fcae782017-04-20 12:11:47 +02001046 unsigned long num_pages = bo->mem.num_pages;
1047 struct drm_mm_node *node = bo->mem.mm_node;
Christian König9982ca62016-10-19 14:44:22 +02001048
Christian König4fcae782017-04-20 12:11:47 +02001049 if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1050 return ttm_bo_eviction_valuable(bo, place);
1051
1052 switch (bo->mem.mem_type) {
1053 case TTM_PL_TT:
1054 return true;
1055
1056 case TTM_PL_VRAM:
Christian König9982ca62016-10-19 14:44:22 +02001057 /* Check each drm MM node individually */
1058 while (num_pages) {
1059 if (place->fpfn < (node->start + node->size) &&
1060 !(place->lpfn && place->lpfn <= node->start))
1061 return true;
1062
1063 num_pages -= node->size;
1064 ++node;
1065 }
Christian König4fcae782017-04-20 12:11:47 +02001066 break;
Christian König9982ca62016-10-19 14:44:22 +02001067
Christian König4fcae782017-04-20 12:11:47 +02001068 default:
1069 break;
Christian König9982ca62016-10-19 14:44:22 +02001070 }
1071
1072 return ttm_bo_eviction_valuable(bo, place);
1073}
1074
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001075static struct ttm_bo_driver amdgpu_bo_driver = {
1076 .ttm_tt_create = &amdgpu_ttm_tt_create,
1077 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1078 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1079 .invalidate_caches = &amdgpu_invalidate_caches,
1080 .init_mem_type = &amdgpu_init_mem_type,
Christian König9982ca62016-10-19 14:44:22 +02001081 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001082 .evict_flags = &amdgpu_evict_flags,
1083 .move = &amdgpu_bo_move,
1084 .verify_access = &amdgpu_verify_access,
1085 .move_notify = &amdgpu_bo_move_notify,
1086 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1087 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1088 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König9bbdcc02017-03-29 11:16:05 +02001089 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001090};
1091
1092int amdgpu_ttm_init(struct amdgpu_device *adev)
1093{
1094 int r;
1095
Alex Deucher70b5c5a2016-11-15 16:55:53 -05001096 r = amdgpu_ttm_global_init(adev);
1097 if (r) {
1098 return r;
1099 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001100 /* No others user of address space so set it to 0 */
1101 r = ttm_bo_device_init(&adev->mman.bdev,
1102 adev->mman.bo_global_ref.ref.object,
1103 &amdgpu_bo_driver,
1104 adev->ddev->anon_inode->i_mapping,
1105 DRM_FILE_PAGE_OFFSET,
1106 adev->need_dma32);
1107 if (r) {
1108 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1109 return r;
1110 }
1111 adev->mman.initialized = true;
1112 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1113 adev->mc.real_vram_size >> PAGE_SHIFT);
1114 if (r) {
1115 DRM_ERROR("Failed initializing VRAM heap.\n");
1116 return r;
1117 }
1118 /* Change the size here instead of the init above so only lpfn is affected */
1119 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1120
Huang Rui916910a2017-05-31 10:35:42 +08001121 r = amdgpu_bo_create(adev, adev->mc.stolen_size, PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001122 AMDGPU_GEM_DOMAIN_VRAM,
Christian König03f48dd2016-08-15 17:00:22 +02001123 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1124 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König72d76682015-09-03 17:34:59 +02001125 NULL, NULL, &adev->stollen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001126 if (r) {
1127 return r;
1128 }
1129 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1130 if (r)
1131 return r;
1132 r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
1133 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1134 if (r) {
1135 amdgpu_bo_unref(&adev->stollen_vga_memory);
1136 return r;
1137 }
1138 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1139 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
1140 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
1141 adev->mc.gtt_size >> PAGE_SHIFT);
1142 if (r) {
1143 DRM_ERROR("Failed initializing GTT heap.\n");
1144 return r;
1145 }
1146 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1147 (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
1148
1149 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1150 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1151 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1152 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1153 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1154 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1155 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1156 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1157 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1158 /* GDS Memory */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001159 if (adev->gds.mem.total_size) {
1160 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1161 adev->gds.mem.total_size >> PAGE_SHIFT);
1162 if (r) {
1163 DRM_ERROR("Failed initializing GDS heap.\n");
1164 return r;
1165 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001166 }
1167
1168 /* GWS */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001169 if (adev->gds.gws.total_size) {
1170 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1171 adev->gds.gws.total_size >> PAGE_SHIFT);
1172 if (r) {
1173 DRM_ERROR("Failed initializing gws heap.\n");
1174 return r;
1175 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001176 }
1177
1178 /* OA */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001179 if (adev->gds.oa.total_size) {
1180 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1181 adev->gds.oa.total_size >> PAGE_SHIFT);
1182 if (r) {
1183 DRM_ERROR("Failed initializing oa heap.\n");
1184 return r;
1185 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001186 }
1187
1188 r = amdgpu_ttm_debugfs_init(adev);
1189 if (r) {
1190 DRM_ERROR("Failed to init debugfs\n");
1191 return r;
1192 }
1193 return 0;
1194}
1195
1196void amdgpu_ttm_fini(struct amdgpu_device *adev)
1197{
1198 int r;
1199
1200 if (!adev->mman.initialized)
1201 return;
1202 amdgpu_ttm_debugfs_fini(adev);
1203 if (adev->stollen_vga_memory) {
Michel Dänzerc81a1a72017-04-28 17:28:14 +09001204 r = amdgpu_bo_reserve(adev->stollen_vga_memory, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001205 if (r == 0) {
1206 amdgpu_bo_unpin(adev->stollen_vga_memory);
1207 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1208 }
1209 amdgpu_bo_unref(&adev->stollen_vga_memory);
1210 }
1211 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1212 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
Alex Deucherd2d51d82017-03-15 09:45:48 -04001213 if (adev->gds.mem.total_size)
1214 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1215 if (adev->gds.gws.total_size)
1216 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1217 if (adev->gds.oa.total_size)
1218 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001219 ttm_bo_device_release(&adev->mman.bdev);
1220 amdgpu_gart_fini(adev);
1221 amdgpu_ttm_global_fini(adev);
1222 adev->mman.initialized = false;
1223 DRM_INFO("amdgpu: ttm finalized\n");
1224}
1225
1226/* this should only be called at bootup or when userspace
1227 * isn't running */
1228void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1229{
1230 struct ttm_mem_type_manager *man;
1231
1232 if (!adev->mman.initialized)
1233 return;
1234
1235 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1236 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1237 man->size = size >> PAGE_SHIFT;
1238}
1239
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001240int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1241{
1242 struct drm_file *file_priv;
1243 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001244
Christian Könige176fe172015-05-27 10:22:47 +02001245 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001246 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001247
1248 file_priv = filp->private_data;
1249 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001250 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001251 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001252
1253 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001254}
1255
Christian Königfc9c8f52017-06-29 11:46:15 +02001256int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1257 uint64_t dst_offset, uint32_t byte_count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001258 struct reservation_object *resv,
Christian Königfc9c8f52017-06-29 11:46:15 +02001259 struct dma_fence **fence, bool direct_submit,
1260 bool vm_needs_flush)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001261{
1262 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001263 struct amdgpu_job *job;
1264
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001265 uint32_t max_bytes;
1266 unsigned num_loops, num_dw;
1267 unsigned i;
1268 int r;
1269
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001270 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1271 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1272 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1273
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001274 /* for IB padding */
1275 while (num_dw & 0x7)
1276 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001277
Christian Königd71518b2016-02-01 12:20:25 +01001278 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1279 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001280 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001281
Christian Königfc9c8f52017-06-29 11:46:15 +02001282 job->vm_needs_flush = vm_needs_flush;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001283 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001284 r = amdgpu_sync_resv(adev, &job->sync, resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001285 AMDGPU_FENCE_OWNER_UNDEFINED);
1286 if (r) {
1287 DRM_ERROR("sync failed (%d).\n", r);
1288 goto error_free;
1289 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001290 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001291
1292 for (i = 0; i < num_loops; i++) {
1293 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1294
Christian Königd71518b2016-02-01 12:20:25 +01001295 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1296 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001297
1298 src_offset += cur_size_in_bytes;
1299 dst_offset += cur_size_in_bytes;
1300 byte_count -= cur_size_in_bytes;
1301 }
1302
Christian Königd71518b2016-02-01 12:20:25 +01001303 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1304 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001305 if (direct_submit) {
1306 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001307 NULL, fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001308 job->fence = dma_fence_get(*fence);
Chunming Zhoue24db982016-08-15 10:46:04 +08001309 if (r)
1310 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1311 amdgpu_job_free(job);
1312 } else {
1313 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1314 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1315 if (r)
1316 goto error_free;
1317 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001318
Chunming Zhoue24db982016-08-15 10:46:04 +08001319 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001320
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001321error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001322 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001323 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001324}
1325
Flora Cui59b4a972016-07-19 16:48:22 +08001326int amdgpu_fill_buffer(struct amdgpu_bo *bo,
Christian Königf29224a62016-11-17 12:06:38 +01001327 uint32_t src_data,
1328 struct reservation_object *resv,
1329 struct dma_fence **fence)
Flora Cui59b4a972016-07-19 16:48:22 +08001330{
Christian Königa7d64de2016-09-15 14:58:48 +02001331 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian Königf29224a62016-11-17 12:06:38 +01001332 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
Flora Cui59b4a972016-07-19 16:48:22 +08001333 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1334
Christian Königf29224a62016-11-17 12:06:38 +01001335 struct drm_mm_node *mm_node;
1336 unsigned long num_pages;
Flora Cui59b4a972016-07-19 16:48:22 +08001337 unsigned int num_loops, num_dw;
Christian Königf29224a62016-11-17 12:06:38 +01001338
1339 struct amdgpu_job *job;
Flora Cui59b4a972016-07-19 16:48:22 +08001340 int r;
1341
Christian Königf29224a62016-11-17 12:06:38 +01001342 if (!ring->ready) {
1343 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1344 return -EINVAL;
1345 }
1346
Christian König92c60d92017-06-29 10:44:39 +02001347 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
1348 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
1349 if (r)
1350 return r;
1351 }
1352
Christian Königf29224a62016-11-17 12:06:38 +01001353 num_pages = bo->tbo.num_pages;
1354 mm_node = bo->tbo.mem.mm_node;
1355 num_loops = 0;
1356 while (num_pages) {
1357 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1358
1359 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1360 num_pages -= mm_node->size;
1361 ++mm_node;
1362 }
Flora Cui59b4a972016-07-19 16:48:22 +08001363 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
1364
1365 /* for IB padding */
Christian Königf29224a62016-11-17 12:06:38 +01001366 num_dw += 64;
Flora Cui59b4a972016-07-19 16:48:22 +08001367
1368 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1369 if (r)
1370 return r;
1371
1372 if (resv) {
1373 r = amdgpu_sync_resv(adev, &job->sync, resv,
Christian Königf29224a62016-11-17 12:06:38 +01001374 AMDGPU_FENCE_OWNER_UNDEFINED);
Flora Cui59b4a972016-07-19 16:48:22 +08001375 if (r) {
1376 DRM_ERROR("sync failed (%d).\n", r);
1377 goto error_free;
1378 }
1379 }
1380
Christian Königf29224a62016-11-17 12:06:38 +01001381 num_pages = bo->tbo.num_pages;
1382 mm_node = bo->tbo.mem.mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001383
Christian Königf29224a62016-11-17 12:06:38 +01001384 while (num_pages) {
1385 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1386 uint64_t dst_addr;
Flora Cui59b4a972016-07-19 16:48:22 +08001387
Christian König92c60d92017-06-29 10:44:39 +02001388 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
Christian Königf29224a62016-11-17 12:06:38 +01001389 while (byte_count) {
1390 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1391
1392 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
1393 dst_addr, cur_size_in_bytes);
1394
1395 dst_addr += cur_size_in_bytes;
1396 byte_count -= cur_size_in_bytes;
1397 }
1398
1399 num_pages -= mm_node->size;
1400 ++mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001401 }
1402
1403 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1404 WARN_ON(job->ibs[0].length_dw > num_dw);
1405 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
Christian Königf29224a62016-11-17 12:06:38 +01001406 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Flora Cui59b4a972016-07-19 16:48:22 +08001407 if (r)
1408 goto error_free;
1409
1410 return 0;
1411
1412error_free:
1413 amdgpu_job_free(job);
1414 return r;
1415}
1416
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001417#if defined(CONFIG_DEBUG_FS)
1418
Chunming Zhou05a72a22017-04-13 16:16:51 +08001419extern void amdgpu_gtt_mgr_print(struct seq_file *m, struct ttm_mem_type_manager
1420 *man);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001421static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1422{
1423 struct drm_info_node *node = (struct drm_info_node *)m->private;
1424 unsigned ttm_pl = *(int *)node->info_ent->data;
1425 struct drm_device *dev = node->minor->dev;
1426 struct amdgpu_device *adev = dev->dev_private;
1427 struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001428 struct ttm_bo_global *glob = adev->mman.bdev.glob;
Daniel Vetterb5c37142016-12-29 12:09:24 +01001429 struct drm_printer p = drm_seq_file_printer(m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001430
1431 spin_lock(&glob->lru_lock);
Daniel Vetterb5c37142016-12-29 12:09:24 +01001432 drm_mm_print(mm, &p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001433 spin_unlock(&glob->lru_lock);
Chunming Zhou05a72a22017-04-13 16:16:51 +08001434 switch (ttm_pl) {
1435 case TTM_PL_VRAM:
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001436 seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001437 adev->mman.bdev.man[ttm_pl].size,
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001438 (u64)atomic64_read(&adev->vram_usage) >> 20,
1439 (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
Chunming Zhou05a72a22017-04-13 16:16:51 +08001440 break;
1441 case TTM_PL_TT:
1442 amdgpu_gtt_mgr_print(m, &adev->mman.bdev.man[TTM_PL_TT]);
1443 break;
1444 }
Daniel Vetterb5c37142016-12-29 12:09:24 +01001445 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001446}
1447
1448static int ttm_pl_vram = TTM_PL_VRAM;
1449static int ttm_pl_tt = TTM_PL_TT;
1450
Nils Wallménius06ab6832016-05-02 12:46:15 -04001451static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001452 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1453 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1454 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1455#ifdef CONFIG_SWIOTLB
1456 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1457#endif
1458};
1459
1460static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1461 size_t size, loff_t *pos)
1462{
Al Viro45063092016-12-04 18:24:56 -05001463 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001464 ssize_t result = 0;
1465 int r;
1466
1467 if (size & 0x3 || *pos & 0x3)
1468 return -EINVAL;
1469
Tom St Denis9156e722017-05-23 11:35:22 -04001470 if (*pos >= adev->mc.mc_vram_size)
1471 return -ENXIO;
1472
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001473 while (size) {
1474 unsigned long flags;
1475 uint32_t value;
1476
1477 if (*pos >= adev->mc.mc_vram_size)
1478 return result;
1479
1480 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1481 WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1482 WREG32(mmMM_INDEX_HI, *pos >> 31);
1483 value = RREG32(mmMM_DATA);
1484 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1485
1486 r = put_user(value, (uint32_t *)buf);
1487 if (r)
1488 return r;
1489
1490 result += 4;
1491 buf += 4;
1492 *pos += 4;
1493 size -= 4;
1494 }
1495
1496 return result;
1497}
1498
1499static const struct file_operations amdgpu_ttm_vram_fops = {
1500 .owner = THIS_MODULE,
1501 .read = amdgpu_ttm_vram_read,
1502 .llseek = default_llseek
1503};
1504
Christian Königa1d29472016-03-30 14:42:57 +02001505#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1506
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001507static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1508 size_t size, loff_t *pos)
1509{
Al Viro45063092016-12-04 18:24:56 -05001510 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001511 ssize_t result = 0;
1512 int r;
1513
1514 while (size) {
1515 loff_t p = *pos / PAGE_SIZE;
1516 unsigned off = *pos & ~PAGE_MASK;
1517 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1518 struct page *page;
1519 void *ptr;
1520
1521 if (p >= adev->gart.num_cpu_pages)
1522 return result;
1523
1524 page = adev->gart.pages[p];
1525 if (page) {
1526 ptr = kmap(page);
1527 ptr += off;
1528
1529 r = copy_to_user(buf, ptr, cur_size);
1530 kunmap(adev->gart.pages[p]);
1531 } else
1532 r = clear_user(buf, cur_size);
1533
1534 if (r)
1535 return -EFAULT;
1536
1537 result += cur_size;
1538 buf += cur_size;
1539 *pos += cur_size;
1540 size -= cur_size;
1541 }
1542
1543 return result;
1544}
1545
1546static const struct file_operations amdgpu_ttm_gtt_fops = {
1547 .owner = THIS_MODULE,
1548 .read = amdgpu_ttm_gtt_read,
1549 .llseek = default_llseek
1550};
1551
1552#endif
1553
Christian Königa1d29472016-03-30 14:42:57 +02001554#endif
1555
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001556static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1557{
1558#if defined(CONFIG_DEBUG_FS)
1559 unsigned count;
1560
1561 struct drm_minor *minor = adev->ddev->primary;
1562 struct dentry *ent, *root = minor->debugfs_root;
1563
1564 ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
1565 adev, &amdgpu_ttm_vram_fops);
1566 if (IS_ERR(ent))
1567 return PTR_ERR(ent);
1568 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1569 adev->mman.vram = ent;
1570
Christian Königa1d29472016-03-30 14:42:57 +02001571#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001572 ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
1573 adev, &amdgpu_ttm_gtt_fops);
1574 if (IS_ERR(ent))
1575 return PTR_ERR(ent);
1576 i_size_write(ent->d_inode, adev->mc.gtt_size);
1577 adev->mman.gtt = ent;
1578
Christian Königa1d29472016-03-30 14:42:57 +02001579#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001580 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1581
1582#ifdef CONFIG_SWIOTLB
1583 if (!swiotlb_nr_tbl())
1584 --count;
1585#endif
1586
1587 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1588#else
1589
1590 return 0;
1591#endif
1592}
1593
1594static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1595{
1596#if defined(CONFIG_DEBUG_FS)
1597
1598 debugfs_remove(adev->mman.vram);
1599 adev->mman.vram = NULL;
1600
Christian Königa1d29472016-03-30 14:42:57 +02001601#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001602 debugfs_remove(adev->mman.gtt);
1603 adev->mman.gtt = NULL;
1604#endif
Christian Königa1d29472016-03-30 14:42:57 +02001605
1606#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001607}