blob: fb3ce9eefca75b2c868f5b81f09b380410f496a2 [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
25 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000026 * Documentation: ARM DDI 0218E == PL081
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000028 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020030 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
Linus Walleije8689e62010-09-28 15:57:37 +020069 * Global TODO:
70 * - Break out common code from arch/arm/mach-s3c64xx and share
71 */
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000072#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020073#include <linux/amba/pl08x.h>
74#include <linux/debugfs.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053075#include <linux/delay.h>
76#include <linux/device.h>
77#include <linux/dmaengine.h>
78#include <linux/dmapool.h>
Vinod Koul8516f522011-09-02 16:43:44 +053079#include <linux/dma-mapping.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053080#include <linux/init.h>
81#include <linux/interrupt.h>
82#include <linux/module.h>
Viresh Kumarb7b60182011-08-05 15:32:33 +053083#include <linux/pm_runtime.h>
Linus Walleije8689e62010-09-28 15:57:37 +020084#include <linux/seq_file.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053085#include <linux/slab.h>
Alessandro Rubini3a95b9f2012-11-24 00:22:56 +000086#include <linux/amba/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020087
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000088#include "dmaengine.h"
Russell King01d8dc62012-05-26 14:04:29 +010089#include "virt-dma.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000090
Linus Walleije8689e62010-09-28 15:57:37 +020091#define DRIVER_NAME "pl08xdmac"
92
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +010093static struct amba_driver pl08x_amba_driver;
Russell Kingb23f2042012-05-16 10:48:44 +010094struct pl08x_driver_data;
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +010095
Linus Walleije8689e62010-09-28 15:57:37 +020096/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000097 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020098 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000099 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleijaffa1152012-04-12 09:01:49 +0200100 * @nomadik: whether the channels have Nomadik security extension bits
101 * that need to be checked for permission before use and some registers are
102 * missing
Linus Walleije8689e62010-09-28 15:57:37 +0200103 */
104struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +0200105 u8 channels;
106 bool dualmaster;
Linus Walleijaffa1152012-04-12 09:01:49 +0200107 bool nomadik;
Linus Walleije8689e62010-09-28 15:57:37 +0200108};
109
110/*
111 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000112 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000113 * start & end do not - their bus bit info is in cctl. Also note that these
114 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200115 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000116struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000117 u32 src;
118 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000119 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200120 u32 cctl;
121};
122
123/**
Russell Kingb23f2042012-05-16 10:48:44 +0100124 * struct pl08x_bus_data - information of source or destination
125 * busses for a transfer
126 * @addr: current address
127 * @maxwidth: the maximum width of a transfer on this bus
128 * @buswidth: the width of this bus in bytes: 1, 2 or 4
129 */
130struct pl08x_bus_data {
131 dma_addr_t addr;
132 u8 maxwidth;
133 u8 buswidth;
134};
135
Andre Przywara1c38b282013-08-19 12:19:28 +0200136#define IS_BUS_ALIGNED(bus) IS_ALIGNED((bus)->addr, (bus)->buswidth)
137
Russell Kingb23f2042012-05-16 10:48:44 +0100138/**
139 * struct pl08x_phy_chan - holder for the physical channels
140 * @id: physical index to this channel
141 * @lock: a lock to use when altering an instance of this struct
Russell Kingb23f2042012-05-16 10:48:44 +0100142 * @serving: the virtual channel currently being served by this physical
143 * channel
Russell Kingad0de2a2012-05-25 11:15:15 +0100144 * @locked: channel unavailable for the system, e.g. dedicated to secure
145 * world
Russell Kingb23f2042012-05-16 10:48:44 +0100146 */
147struct pl08x_phy_chan {
148 unsigned int id;
149 void __iomem *base;
150 spinlock_t lock;
Russell Kingb23f2042012-05-16 10:48:44 +0100151 struct pl08x_dma_chan *serving;
Russell Kingad0de2a2012-05-25 11:15:15 +0100152 bool locked;
Russell Kingb23f2042012-05-16 10:48:44 +0100153};
154
155/**
156 * struct pl08x_sg - structure containing data per sg
157 * @src_addr: src address of sg
158 * @dst_addr: dst address of sg
159 * @len: transfer len in bytes
160 * @node: node for txd's dsg_list
161 */
162struct pl08x_sg {
163 dma_addr_t src_addr;
164 dma_addr_t dst_addr;
165 size_t len;
166 struct list_head node;
167};
168
169/**
170 * struct pl08x_txd - wrapper for struct dma_async_tx_descriptor
Russell King01d8dc62012-05-26 14:04:29 +0100171 * @vd: virtual DMA descriptor
Russell Kingb23f2042012-05-16 10:48:44 +0100172 * @dsg_list: list of children sg's
Russell Kingb23f2042012-05-16 10:48:44 +0100173 * @llis_bus: DMA memory address (physical) start for the LLIs
174 * @llis_va: virtual memory address start for the LLIs
175 * @cctl: control reg values for current txd
176 * @ccfg: config reg values for current txd
Russell King18536132012-05-26 14:42:23 +0100177 * @done: this marks completed descriptors, which should not have their
178 * mux released.
Russell Kingb23f2042012-05-16 10:48:44 +0100179 */
180struct pl08x_txd {
Russell King01d8dc62012-05-26 14:04:29 +0100181 struct virt_dma_desc vd;
Russell Kingb23f2042012-05-16 10:48:44 +0100182 struct list_head dsg_list;
Russell Kingb23f2042012-05-16 10:48:44 +0100183 dma_addr_t llis_bus;
184 struct pl08x_lli *llis_va;
185 /* Default cctl value for LLIs */
186 u32 cctl;
187 /*
188 * Settings to be put into the physical channel when we
189 * trigger this txd. Other registers are in llis_va[0].
190 */
191 u32 ccfg;
Russell King18536132012-05-26 14:42:23 +0100192 bool done;
Russell Kingb23f2042012-05-16 10:48:44 +0100193};
194
195/**
196 * struct pl08x_dma_chan_state - holds the PL08x specific virtual channel
197 * states
198 * @PL08X_CHAN_IDLE: the channel is idle
199 * @PL08X_CHAN_RUNNING: the channel has allocated a physical transport
200 * channel and is running a transfer on it
201 * @PL08X_CHAN_PAUSED: the channel has allocated a physical transport
202 * channel, but the transfer is currently paused
203 * @PL08X_CHAN_WAITING: the channel is waiting for a physical transport
204 * channel to become available (only pertains to memcpy channels)
205 */
206enum pl08x_dma_chan_state {
207 PL08X_CHAN_IDLE,
208 PL08X_CHAN_RUNNING,
209 PL08X_CHAN_PAUSED,
210 PL08X_CHAN_WAITING,
211};
212
213/**
214 * struct pl08x_dma_chan - this structure wraps a DMA ENGINE channel
Russell King01d8dc62012-05-26 14:04:29 +0100215 * @vc: wrappped virtual channel
Russell Kingb23f2042012-05-16 10:48:44 +0100216 * @phychan: the physical channel utilized by this channel, if there is one
Russell Kingb23f2042012-05-16 10:48:44 +0100217 * @name: name of channel
218 * @cd: channel platform data
219 * @runtime_addr: address for RX/TX according to the runtime config
Russell Kingb23f2042012-05-16 10:48:44 +0100220 * @at: active transaction on this channel
221 * @lock: a lock for this channel data
222 * @host: a pointer to the host (internal use)
223 * @state: whether the channel is idle, paused, running etc
224 * @slave: whether this channel is a device (slave) or for memcpy
Russell Kingad0de2a2012-05-25 11:15:15 +0100225 * @signal: the physical DMA request signal which this channel is using
Russell King5e2479b2012-05-25 11:32:45 +0100226 * @mux_use: count of descriptors using this DMA request signal setting
Russell Kingb23f2042012-05-16 10:48:44 +0100227 */
228struct pl08x_dma_chan {
Russell King01d8dc62012-05-26 14:04:29 +0100229 struct virt_dma_chan vc;
Russell Kingb23f2042012-05-16 10:48:44 +0100230 struct pl08x_phy_chan *phychan;
Russell King550ec362012-05-28 10:18:55 +0100231 const char *name;
Russell Kingb23f2042012-05-16 10:48:44 +0100232 const struct pl08x_channel_data *cd;
Russell Kinged91c132012-05-16 11:02:40 +0100233 struct dma_slave_config cfg;
Russell Kingb23f2042012-05-16 10:48:44 +0100234 struct pl08x_txd *at;
Russell Kingb23f2042012-05-16 10:48:44 +0100235 struct pl08x_driver_data *host;
236 enum pl08x_dma_chan_state state;
237 bool slave;
Russell Kingad0de2a2012-05-25 11:15:15 +0100238 int signal;
Russell King5e2479b2012-05-25 11:32:45 +0100239 unsigned mux_use;
Russell Kingb23f2042012-05-16 10:48:44 +0100240};
241
242/**
Linus Walleije8689e62010-09-28 15:57:37 +0200243 * struct pl08x_driver_data - the local state holder for the PL08x
244 * @slave: slave engine for this instance
245 * @memcpy: memcpy engine for this instance
246 * @base: virtual memory base (remapped) for the PL08x
247 * @adev: the corresponding AMBA (PrimeCell) bus entry
248 * @vd: vendor data for this PL08x variant
249 * @pd: platform data passed in from the platform/machine
250 * @phy_chans: array of data for the physical channels
251 * @pool: a pool for the LLI descriptors
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530252 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
253 * fetches
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000254 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200255 * @lock: a spinlock for this struct
256 */
257struct pl08x_driver_data {
258 struct dma_device slave;
259 struct dma_device memcpy;
260 void __iomem *base;
261 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000262 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200263 struct pl08x_platform_data *pd;
264 struct pl08x_phy_chan *phy_chans;
265 struct dma_pool *pool;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000266 u8 lli_buses;
267 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200268};
269
270/*
271 * PL08X specific defines
272 */
273
Linus Walleije8689e62010-09-28 15:57:37 +0200274/* Size (bytes) of each LLI buffer allocated for one transfer */
275# define PL08X_LLI_TSFR_SIZE 0x2000
276
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000277/* Maximum times we call dma_pool_alloc on this pool without freeing */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000278#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200279#define PL08X_ALIGN 8
280
281static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
282{
Russell King01d8dc62012-05-26 14:04:29 +0100283 return container_of(chan, struct pl08x_dma_chan, vc.chan);
Linus Walleije8689e62010-09-28 15:57:37 +0200284}
285
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000286static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
287{
Russell King01d8dc62012-05-26 14:04:29 +0100288 return container_of(tx, struct pl08x_txd, vd.tx);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000289}
290
Linus Walleije8689e62010-09-28 15:57:37 +0200291/*
Russell King6b16c8b2012-05-25 11:10:58 +0100292 * Mux handling.
293 *
294 * This gives us the DMA request input to the PL08x primecell which the
295 * peripheral described by the channel data will be routed to, possibly
296 * via a board/SoC specific external MUX. One important point to note
297 * here is that this does not depend on the physical channel.
298 */
Russell Kingad0de2a2012-05-25 11:15:15 +0100299static int pl08x_request_mux(struct pl08x_dma_chan *plchan)
Russell King6b16c8b2012-05-25 11:10:58 +0100300{
301 const struct pl08x_platform_data *pd = plchan->host->pd;
302 int ret;
303
Mark Brownd7cabee2013-06-19 20:38:28 +0100304 if (plchan->mux_use++ == 0 && pd->get_xfer_signal) {
305 ret = pd->get_xfer_signal(plchan->cd);
Russell King5e2479b2012-05-25 11:32:45 +0100306 if (ret < 0) {
307 plchan->mux_use = 0;
Russell King6b16c8b2012-05-25 11:10:58 +0100308 return ret;
Russell King5e2479b2012-05-25 11:32:45 +0100309 }
Russell King6b16c8b2012-05-25 11:10:58 +0100310
Russell Kingad0de2a2012-05-25 11:15:15 +0100311 plchan->signal = ret;
Russell King6b16c8b2012-05-25 11:10:58 +0100312 }
313 return 0;
314}
315
316static void pl08x_release_mux(struct pl08x_dma_chan *plchan)
317{
318 const struct pl08x_platform_data *pd = plchan->host->pd;
319
Russell King5e2479b2012-05-25 11:32:45 +0100320 if (plchan->signal >= 0) {
321 WARN_ON(plchan->mux_use == 0);
322
Mark Brownd7cabee2013-06-19 20:38:28 +0100323 if (--plchan->mux_use == 0 && pd->put_xfer_signal) {
324 pd->put_xfer_signal(plchan->cd, plchan->signal);
Russell King5e2479b2012-05-25 11:32:45 +0100325 plchan->signal = -1;
326 }
Russell King6b16c8b2012-05-25 11:10:58 +0100327 }
328}
329
330/*
Linus Walleije8689e62010-09-28 15:57:37 +0200331 * Physical channel handling
332 */
333
334/* Whether a certain channel is busy or not */
335static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
336{
337 unsigned int val;
338
339 val = readl(ch->base + PL080_CH_CONFIG);
340 return val & PL080_CONFIG_ACTIVE;
341}
342
343/*
344 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000345 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000346 * been set when the LLIs were constructed. Poke them into the hardware
347 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200348 */
Russell Kingeab82532012-05-25 12:32:00 +0100349static void pl08x_start_next_txd(struct pl08x_dma_chan *plchan)
Linus Walleije8689e62010-09-28 15:57:37 +0200350{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000351 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200352 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King879f1272012-05-26 14:27:40 +0100353 struct virt_dma_desc *vd = vchan_next_desc(&plchan->vc);
354 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
Russell Kingeab82532012-05-25 12:32:00 +0100355 struct pl08x_lli *lli;
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000356 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000357
Russell King879f1272012-05-26 14:27:40 +0100358 list_del(&txd->vd.node);
Russell Kingeab82532012-05-25 12:32:00 +0100359
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000360 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200361
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000362 /* Wait for channel inactive */
363 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000364 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200365
Russell Kingeab82532012-05-25 12:32:00 +0100366 lli = &txd->llis_va[0];
367
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000368 dev_vdbg(&pl08x->adev->dev,
369 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000370 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
371 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000372 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200373
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000374 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
375 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
376 writel(lli->lli, phychan->base + PL080_CH_LLI);
377 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000378 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000379
380 /* Enable the DMA channel */
381 /* Do not access config register until channel shows as disabled */
382 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
383 cpu_relax();
384
385 /* Do not access config register until channel shows as inactive */
386 val = readl(phychan->base + PL080_CH_CONFIG);
387 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
388 val = readl(phychan->base + PL080_CH_CONFIG);
389
390 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200391}
392
393/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000394 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200395 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000396 * For M->P transfers, pause the DMAC first and then stop the peripheral -
397 * the FIFO can only drain if the peripheral is still requesting data.
398 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200399 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000400 * For P->M transfers, disable the peripheral first to stop it filling
401 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200402 */
403static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
404{
405 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000406 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200407
408 /* Set the HALT bit and wait for the FIFO to drain */
409 val = readl(ch->base + PL080_CH_CONFIG);
410 val |= PL080_CONFIG_HALT;
411 writel(val, ch->base + PL080_CH_CONFIG);
412
413 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000414 for (timeout = 1000; timeout; timeout--) {
415 if (!pl08x_phy_channel_busy(ch))
416 break;
417 udelay(1);
418 }
419 if (pl08x_phy_channel_busy(ch))
420 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200421}
422
423static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
424{
425 u32 val;
426
427 /* Clear the HALT bit */
428 val = readl(ch->base + PL080_CH_CONFIG);
429 val &= ~PL080_CONFIG_HALT;
430 writel(val, ch->base + PL080_CH_CONFIG);
431}
432
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000433/*
434 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
435 * clears any pending interrupt status. This should not be used for
436 * an on-going transfer, but as a method of shutting down a channel
437 * (eg, when it's no longer used) or terminating a transfer.
438 */
439static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
440 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200441{
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000442 u32 val = readl(ch->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200443
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000444 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
445 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200446
Linus Walleije8689e62010-09-28 15:57:37 +0200447 writel(val, ch->base + PL080_CH_CONFIG);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000448
449 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
450 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200451}
452
453static inline u32 get_bytes_in_cctl(u32 cctl)
454{
455 /* The source width defines the number of bytes */
456 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
457
458 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
459 case PL080_WIDTH_8BIT:
460 break;
461 case PL080_WIDTH_16BIT:
462 bytes *= 2;
463 break;
464 case PL080_WIDTH_32BIT:
465 bytes *= 4;
466 break;
467 }
468 return bytes;
469}
470
471/* The channel should be paused when calling this */
472static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
473{
474 struct pl08x_phy_chan *ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200475 struct pl08x_txd *txd;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000476 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +0200477
Linus Walleije8689e62010-09-28 15:57:37 +0200478 ch = plchan->phychan;
479 txd = plchan->at;
480
481 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000482 * Follow the LLIs to get the number of remaining
483 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200484 */
485 if (ch && txd) {
Russell King - ARM Linux4c0df6a2011-01-03 22:36:50 +0000486 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200487
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000488 /* First get the remaining bytes in the active transfer */
Linus Walleije8689e62010-09-28 15:57:37 +0200489 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
490
491 if (clli) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000492 struct pl08x_lli *llis_va = txd->llis_va;
493 dma_addr_t llis_bus = txd->llis_bus;
494 int index;
Linus Walleije8689e62010-09-28 15:57:37 +0200495
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000496 BUG_ON(clli < llis_bus || clli >= llis_bus +
497 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200498
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000499 /*
500 * Locate the next LLI - as this is an array,
501 * it's simple maths to find.
502 */
503 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
504
505 for (; index < MAX_NUM_TSFR_LLIS; index++) {
506 bytes += get_bytes_in_cctl(llis_va[index].cctl);
507
Linus Walleije8689e62010-09-28 15:57:37 +0200508 /*
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000509 * A LLI pointer of 0 terminates the LLI list
Linus Walleije8689e62010-09-28 15:57:37 +0200510 */
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000511 if (!llis_va[index].lli)
512 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200513 }
514 }
515 }
516
Linus Walleije8689e62010-09-28 15:57:37 +0200517 return bytes;
518}
519
520/*
521 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000522 *
523 * Try to locate a physical channel to be used for this transfer. If all
524 * are taken return NULL and the requester will have to cope by using
525 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200526 */
527static struct pl08x_phy_chan *
528pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
529 struct pl08x_dma_chan *virt_chan)
530{
531 struct pl08x_phy_chan *ch = NULL;
532 unsigned long flags;
533 int i;
534
Linus Walleije8689e62010-09-28 15:57:37 +0200535 for (i = 0; i < pl08x->vd->channels; i++) {
536 ch = &pl08x->phy_chans[i];
537
538 spin_lock_irqsave(&ch->lock, flags);
539
Linus Walleijaffa1152012-04-12 09:01:49 +0200540 if (!ch->locked && !ch->serving) {
Linus Walleije8689e62010-09-28 15:57:37 +0200541 ch->serving = virt_chan;
Linus Walleije8689e62010-09-28 15:57:37 +0200542 spin_unlock_irqrestore(&ch->lock, flags);
543 break;
544 }
545
546 spin_unlock_irqrestore(&ch->lock, flags);
547 }
548
549 if (i == pl08x->vd->channels) {
550 /* No physical channel available, cope with it */
551 return NULL;
552 }
553
554 return ch;
555}
556
Russell Kinga5a488d2012-05-26 13:54:15 +0100557/* Mark the physical channel as free. Note, this write is atomic. */
Linus Walleije8689e62010-09-28 15:57:37 +0200558static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
559 struct pl08x_phy_chan *ch)
560{
Linus Walleije8689e62010-09-28 15:57:37 +0200561 ch->serving = NULL;
Russell Kinga5a488d2012-05-26 13:54:15 +0100562}
563
564/*
565 * Try to allocate a physical channel. When successful, assign it to
566 * this virtual channel, and initiate the next descriptor. The
567 * virtual channel lock must be held at this point.
568 */
569static void pl08x_phy_alloc_and_start(struct pl08x_dma_chan *plchan)
570{
571 struct pl08x_driver_data *pl08x = plchan->host;
572 struct pl08x_phy_chan *ch;
573
574 ch = pl08x_get_phy_channel(pl08x, plchan);
575 if (!ch) {
576 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
577 plchan->state = PL08X_CHAN_WAITING;
578 return;
579 }
580
581 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d for xfer on %s\n",
582 ch->id, plchan->name);
583
584 plchan->phychan = ch;
585 plchan->state = PL08X_CHAN_RUNNING;
586 pl08x_start_next_txd(plchan);
587}
588
589static void pl08x_phy_reassign_start(struct pl08x_phy_chan *ch,
590 struct pl08x_dma_chan *plchan)
591{
592 struct pl08x_driver_data *pl08x = plchan->host;
593
594 dev_dbg(&pl08x->adev->dev, "reassigned physical channel %d for xfer on %s\n",
595 ch->id, plchan->name);
596
597 /*
598 * We do this without taking the lock; we're really only concerned
599 * about whether this pointer is NULL or not, and we're guaranteed
600 * that this will only be called when it _already_ is non-NULL.
601 */
602 ch->serving = plchan;
603 plchan->phychan = ch;
604 plchan->state = PL08X_CHAN_RUNNING;
605 pl08x_start_next_txd(plchan);
606}
607
608/*
609 * Free a physical DMA channel, potentially reallocating it to another
610 * virtual channel if we have any pending.
611 */
612static void pl08x_phy_free(struct pl08x_dma_chan *plchan)
613{
614 struct pl08x_driver_data *pl08x = plchan->host;
615 struct pl08x_dma_chan *p, *next;
616
617 retry:
618 next = NULL;
619
620 /* Find a waiting virtual channel for the next transfer. */
Russell King01d8dc62012-05-26 14:04:29 +0100621 list_for_each_entry(p, &pl08x->memcpy.channels, vc.chan.device_node)
Russell Kinga5a488d2012-05-26 13:54:15 +0100622 if (p->state == PL08X_CHAN_WAITING) {
623 next = p;
624 break;
625 }
626
627 if (!next) {
Russell King01d8dc62012-05-26 14:04:29 +0100628 list_for_each_entry(p, &pl08x->slave.channels, vc.chan.device_node)
Russell Kinga5a488d2012-05-26 13:54:15 +0100629 if (p->state == PL08X_CHAN_WAITING) {
630 next = p;
631 break;
632 }
633 }
634
635 /* Ensure that the physical channel is stopped */
636 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
637
638 if (next) {
639 bool success;
640
641 /*
642 * Eww. We know this isn't going to deadlock
643 * but lockdep probably doesn't.
644 */
Russell King083be282012-05-26 14:09:53 +0100645 spin_lock(&next->vc.lock);
Russell Kinga5a488d2012-05-26 13:54:15 +0100646 /* Re-check the state now that we have the lock */
647 success = next->state == PL08X_CHAN_WAITING;
648 if (success)
649 pl08x_phy_reassign_start(plchan->phychan, next);
Russell King083be282012-05-26 14:09:53 +0100650 spin_unlock(&next->vc.lock);
Russell Kinga5a488d2012-05-26 13:54:15 +0100651
652 /* If the state changed, try to find another channel */
653 if (!success)
654 goto retry;
655 } else {
656 /* No more jobs, so free up the physical channel */
657 pl08x_put_phy_channel(pl08x, plchan->phychan);
658 }
659
660 plchan->phychan = NULL;
661 plchan->state = PL08X_CHAN_IDLE;
Linus Walleije8689e62010-09-28 15:57:37 +0200662}
663
664/*
665 * LLI handling
666 */
667
668static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
669{
670 switch (coded) {
671 case PL080_WIDTH_8BIT:
672 return 1;
673 case PL080_WIDTH_16BIT:
674 return 2;
675 case PL080_WIDTH_32BIT:
676 return 4;
677 default:
678 break;
679 }
680 BUG();
681 return 0;
682}
683
684static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000685 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200686{
687 u32 retbits = cctl;
688
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000689 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200690 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
691 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
692 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
693
694 /* Then set the bits according to the parameters */
695 switch (srcwidth) {
696 case 1:
697 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
698 break;
699 case 2:
700 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
701 break;
702 case 4:
703 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
704 break;
705 default:
706 BUG();
707 break;
708 }
709
710 switch (dstwidth) {
711 case 1:
712 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
713 break;
714 case 2:
715 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
716 break;
717 case 4:
718 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
719 break;
720 default:
721 BUG();
722 break;
723 }
724
725 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
726 return retbits;
727}
728
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000729struct pl08x_lli_build_data {
730 struct pl08x_txd *txd;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000731 struct pl08x_bus_data srcbus;
732 struct pl08x_bus_data dstbus;
733 size_t remainder;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100734 u32 lli_bus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000735};
736
Linus Walleije8689e62010-09-28 15:57:37 +0200737/*
Viresh Kumar0532e6f2011-08-05 15:32:31 +0530738 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
739 * victim in case src & dest are not similarly aligned. i.e. If after aligning
740 * masters address with width requirements of transfer (by sending few byte by
741 * byte data), slave is still not aligned, then its width will be reduced to
742 * BYTE.
743 * - prefers the destination bus if both available
Viresh Kumar036f05f2011-08-05 15:32:41 +0530744 * - prefers bus with fixed address (i.e. peripheral)
Linus Walleije8689e62010-09-28 15:57:37 +0200745 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000746static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
747 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200748{
749 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000750 *mbus = &bd->dstbus;
751 *sbus = &bd->srcbus;
Viresh Kumar036f05f2011-08-05 15:32:41 +0530752 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
753 *mbus = &bd->srcbus;
754 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200755 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530756 if (bd->dstbus.buswidth >= bd->srcbus.buswidth) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000757 *mbus = &bd->dstbus;
758 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200759 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530760 *mbus = &bd->srcbus;
761 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200762 }
763 }
764}
765
766/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000767 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200768 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000769static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
770 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200771{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000772 struct pl08x_lli *llis_va = bd->txd->llis_va;
773 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200774
775 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
776
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000777 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000778 llis_va[num_llis].src = bd->srcbus.addr;
779 llis_va[num_llis].dst = bd->dstbus.addr;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530780 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
781 sizeof(struct pl08x_lli);
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100782 llis_va[num_llis].lli |= bd->lli_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200783
784 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000785 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200786 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000787 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200788
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000789 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000790
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000791 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200792}
793
Viresh Kumar03af5002011-08-05 15:32:39 +0530794static inline void prep_byte_width_lli(struct pl08x_lli_build_data *bd,
795 u32 *cctl, u32 len, int num_llis, size_t *total_bytes)
Linus Walleije8689e62010-09-28 15:57:37 +0200796{
Viresh Kumar03af5002011-08-05 15:32:39 +0530797 *cctl = pl08x_cctl_bits(*cctl, 1, 1, len);
798 pl08x_fill_lli_for_desc(bd, num_llis, len, *cctl);
799 (*total_bytes) += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200800}
801
802/*
803 * This fills in the table of LLIs for the transfer descriptor
804 * Note that we assume we never have to change the burst sizes
805 * Return 0 for error
806 */
807static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
808 struct pl08x_txd *txd)
809{
Linus Walleije8689e62010-09-28 15:57:37 +0200810 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000811 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200812 int num_llis = 0;
Viresh Kumar03af5002011-08-05 15:32:39 +0530813 u32 cctl, early_bytes = 0;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530814 size_t max_bytes_per_lli, total_bytes;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000815 struct pl08x_lli *llis_va;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530816 struct pl08x_sg *dsg;
Linus Walleije8689e62010-09-28 15:57:37 +0200817
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530818 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200819 if (!txd->llis_va) {
820 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
821 return 0;
822 }
823
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000824 bd.txd = txd;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100825 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530826 cctl = txd->cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000827
Linus Walleije8689e62010-09-28 15:57:37 +0200828 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000829 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200830 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
831 PL080_CONTROL_SWIDTH_SHIFT);
832
833 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000834 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200835 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
836 PL080_CONTROL_DWIDTH_SHIFT);
837
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530838 list_for_each_entry(dsg, &txd->dsg_list, node) {
839 total_bytes = 0;
840 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200841
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530842 bd.srcbus.addr = dsg->src_addr;
843 bd.dstbus.addr = dsg->dst_addr;
844 bd.remainder = dsg->len;
845 bd.srcbus.buswidth = bd.srcbus.maxwidth;
846 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200847
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530848 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200849
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530850 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n",
851 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
852 bd.srcbus.buswidth,
853 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
854 bd.dstbus.buswidth,
855 bd.remainder);
856 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
857 mbus == &bd.srcbus ? "src" : "dst",
858 sbus == &bd.srcbus ? "src" : "dst");
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100859
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530860 /*
861 * Zero length is only allowed if all these requirements are
862 * met:
863 * - flow controller is peripheral.
864 * - src.addr is aligned to src.width
865 * - dst.addr is aligned to dst.width
866 *
867 * sg_len == 1 should be true, as there can be two cases here:
868 *
869 * - Memory addresses are contiguous and are not scattered.
870 * Here, Only one sg will be passed by user driver, with
871 * memory address and zero length. We pass this to controller
872 * and after the transfer it will receive the last burst
873 * request from peripheral and so transfer finishes.
874 *
875 * - Memory addresses are scattered and are not contiguous.
876 * Here, Obviously as DMA controller doesn't know when a lli's
877 * transfer gets over, it can't load next lli. So in this
878 * case, there has to be an assumption that only one lli is
879 * supported. Thus, we can't have scattered addresses.
880 */
881 if (!bd.remainder) {
882 u32 fc = (txd->ccfg & PL080_CONFIG_FLOW_CONTROL_MASK) >>
883 PL080_CONFIG_FLOW_CONTROL_SHIFT;
884 if (!((fc >= PL080_FLOW_SRC2DST_DST) &&
Viresh Kumar0a235652011-08-05 15:32:42 +0530885 (fc <= PL080_FLOW_SRC2DST_SRC))) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530886 dev_err(&pl08x->adev->dev, "%s sg len can't be zero",
887 __func__);
888 return 0;
889 }
Linus Walleije8689e62010-09-28 15:57:37 +0200890
Andre Przywara1c38b282013-08-19 12:19:28 +0200891 if (!IS_BUS_ALIGNED(&bd.srcbus) ||
892 !IS_BUS_ALIGNED(&bd.dstbus)) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530893 dev_err(&pl08x->adev->dev,
894 "%s src & dst address must be aligned to src"
895 " & dst width if peripheral is flow controller",
896 __func__);
897 return 0;
898 }
Linus Walleije8689e62010-09-28 15:57:37 +0200899
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530900 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530901 bd.dstbus.buswidth, 0);
902 pl08x_fill_lli_for_desc(&bd, num_llis++, 0, cctl);
903 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200904 }
905
906 /*
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530907 * Send byte by byte for following cases
908 * - Less than a bus width available
909 * - until master bus is aligned
Linus Walleije8689e62010-09-28 15:57:37 +0200910 */
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530911 if (bd.remainder < mbus->buswidth)
912 early_bytes = bd.remainder;
Andre Przywara1c38b282013-08-19 12:19:28 +0200913 else if (!IS_BUS_ALIGNED(mbus)) {
914 early_bytes = mbus->buswidth -
915 (mbus->addr & (mbus->buswidth - 1));
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530916 if ((bd.remainder - early_bytes) < mbus->buswidth)
917 early_bytes = bd.remainder;
Linus Walleije8689e62010-09-28 15:57:37 +0200918 }
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530919
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530920 if (early_bytes) {
921 dev_vdbg(&pl08x->adev->dev,
922 "%s byte width LLIs (remain 0x%08x)\n",
923 __func__, bd.remainder);
924 prep_byte_width_lli(&bd, &cctl, early_bytes, num_llis++,
925 &total_bytes);
926 }
Linus Walleije8689e62010-09-28 15:57:37 +0200927
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530928 if (bd.remainder) {
929 /*
930 * Master now aligned
931 * - if slave is not then we must set its width down
932 */
Andre Przywara1c38b282013-08-19 12:19:28 +0200933 if (!IS_BUS_ALIGNED(sbus)) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530934 dev_dbg(&pl08x->adev->dev,
935 "%s set down bus width to one byte\n",
936 __func__);
937
938 sbus->buswidth = 1;
939 }
940
941 /*
942 * Bytes transferred = tsize * src width, not
943 * MIN(buswidths)
944 */
945 max_bytes_per_lli = bd.srcbus.buswidth *
946 PL080_CONTROL_TRANSFER_SIZE_MASK;
947 dev_vdbg(&pl08x->adev->dev,
948 "%s max bytes per lli = %zu\n",
949 __func__, max_bytes_per_lli);
950
951 /*
952 * Make largest possible LLIs until less than one bus
953 * width left
954 */
955 while (bd.remainder > (mbus->buswidth - 1)) {
956 size_t lli_len, tsize, width;
957
958 /*
959 * If enough left try to send max possible,
960 * otherwise try to send the remainder
961 */
962 lli_len = min(bd.remainder, max_bytes_per_lli);
963
964 /*
965 * Check against maximum bus alignment:
966 * Calculate actual transfer size in relation to
967 * bus width an get a maximum remainder of the
968 * highest bus width - 1
969 */
970 width = max(mbus->buswidth, sbus->buswidth);
971 lli_len = (lli_len / width) * width;
972 tsize = lli_len / bd.srcbus.buswidth;
973
974 dev_vdbg(&pl08x->adev->dev,
975 "%s fill lli with single lli chunk of "
976 "size 0x%08zx (remainder 0x%08zx)\n",
977 __func__, lli_len, bd.remainder);
978
979 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
980 bd.dstbus.buswidth, tsize);
981 pl08x_fill_lli_for_desc(&bd, num_llis++,
982 lli_len, cctl);
983 total_bytes += lli_len;
984 }
985
986 /*
987 * Send any odd bytes
988 */
989 if (bd.remainder) {
990 dev_vdbg(&pl08x->adev->dev,
991 "%s align with boundary, send odd bytes (remain %zu)\n",
992 __func__, bd.remainder);
993 prep_byte_width_lli(&bd, &cctl, bd.remainder,
994 num_llis++, &total_bytes);
995 }
996 }
997
998 if (total_bytes != dsg->len) {
999 dev_err(&pl08x->adev->dev,
1000 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
1001 __func__, total_bytes, dsg->len);
1002 return 0;
1003 }
1004
1005 if (num_llis >= MAX_NUM_TSFR_LLIS) {
1006 dev_err(&pl08x->adev->dev,
1007 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
1008 __func__, (u32) MAX_NUM_TSFR_LLIS);
1009 return 0;
1010 }
Linus Walleije8689e62010-09-28 15:57:37 +02001011 }
Linus Walleije8689e62010-09-28 15:57:37 +02001012
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001013 llis_va = txd->llis_va;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001014 /* The final LLI terminates the LLI. */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +00001015 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001016 /* The final LLI element shall also fire an interrupt. */
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001017 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +02001018
Linus Walleije8689e62010-09-28 15:57:37 +02001019#ifdef VERBOSE_DEBUG
1020 {
1021 int i;
1022
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +01001023 dev_vdbg(&pl08x->adev->dev,
1024 "%-3s %-9s %-10s %-10s %-10s %s\n",
1025 "lli", "", "csrc", "cdst", "clli", "cctl");
Linus Walleije8689e62010-09-28 15:57:37 +02001026 for (i = 0; i < num_llis; i++) {
1027 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +01001028 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1029 i, &llis_va[i], llis_va[i].src,
1030 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
Linus Walleije8689e62010-09-28 15:57:37 +02001031 );
1032 }
1033 }
1034#endif
1035
1036 return num_llis;
1037}
1038
Linus Walleije8689e62010-09-28 15:57:37 +02001039static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
1040 struct pl08x_txd *txd)
1041{
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301042 struct pl08x_sg *dsg, *_dsg;
1043
Viresh Kumarc1205642011-08-05 15:32:44 +05301044 if (txd->llis_va)
1045 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +02001046
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301047 list_for_each_entry_safe(dsg, _dsg, &txd->dsg_list, node) {
1048 list_del(&dsg->node);
1049 kfree(dsg);
1050 }
1051
Linus Walleije8689e62010-09-28 15:57:37 +02001052 kfree(txd);
1053}
1054
Russell King18536132012-05-26 14:42:23 +01001055static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1056{
1057 struct device *dev = txd->vd.tx.chan->device->dev;
1058 struct pl08x_sg *dsg;
1059
1060 if (!(txd->vd.tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1061 if (txd->vd.tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1062 list_for_each_entry(dsg, &txd->dsg_list, node)
1063 dma_unmap_single(dev, dsg->src_addr, dsg->len,
1064 DMA_TO_DEVICE);
1065 else {
1066 list_for_each_entry(dsg, &txd->dsg_list, node)
1067 dma_unmap_page(dev, dsg->src_addr, dsg->len,
1068 DMA_TO_DEVICE);
1069 }
1070 }
1071 if (!(txd->vd.tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1072 if (txd->vd.tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1073 list_for_each_entry(dsg, &txd->dsg_list, node)
1074 dma_unmap_single(dev, dsg->dst_addr, dsg->len,
1075 DMA_FROM_DEVICE);
1076 else
1077 list_for_each_entry(dsg, &txd->dsg_list, node)
1078 dma_unmap_page(dev, dsg->dst_addr, dsg->len,
1079 DMA_FROM_DEVICE);
1080 }
1081}
1082
1083static void pl08x_desc_free(struct virt_dma_desc *vd)
1084{
1085 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
1086 struct pl08x_dma_chan *plchan = to_pl08x_chan(vd->tx.chan);
Russell King18536132012-05-26 14:42:23 +01001087
1088 if (!plchan->slave)
1089 pl08x_unmap_buffers(txd);
1090
1091 if (!txd->done)
1092 pl08x_release_mux(plchan);
1093
Russell King18536132012-05-26 14:42:23 +01001094 pl08x_free_txd(plchan->host, txd);
Russell King18536132012-05-26 14:42:23 +01001095}
1096
Linus Walleije8689e62010-09-28 15:57:37 +02001097static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
1098 struct pl08x_dma_chan *plchan)
1099{
Russell Kingea160562012-05-25 13:10:36 +01001100 LIST_HEAD(head);
Linus Walleije8689e62010-09-28 15:57:37 +02001101
Russell King879f1272012-05-26 14:27:40 +01001102 vchan_get_all_descriptors(&plchan->vc, &head);
Akinobu Mita91998262012-10-28 00:49:31 +09001103 vchan_dma_desc_free_list(&plchan->vc, &head);
Linus Walleije8689e62010-09-28 15:57:37 +02001104}
1105
1106/*
1107 * The DMA ENGINE API
1108 */
1109static int pl08x_alloc_chan_resources(struct dma_chan *chan)
1110{
1111 return 0;
1112}
1113
1114static void pl08x_free_chan_resources(struct dma_chan *chan)
1115{
Russell Kinga0686822012-05-26 17:00:49 +01001116 /* Ensure all queued descriptors are freed */
1117 vchan_free_chan_resources(to_virt_chan(chan));
Linus Walleije8689e62010-09-28 15:57:37 +02001118}
1119
Linus Walleije8689e62010-09-28 15:57:37 +02001120static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
1121 struct dma_chan *chan, unsigned long flags)
1122{
1123 struct dma_async_tx_descriptor *retval = NULL;
1124
1125 return retval;
1126}
1127
1128/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001129 * Code accessing dma_async_is_complete() in a tight loop may give problems.
1130 * If slaves are relying on interrupts to signal completion this function
1131 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +02001132 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301133static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
1134 dma_cookie_t cookie, struct dma_tx_state *txstate)
Linus Walleije8689e62010-09-28 15:57:37 +02001135{
1136 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Russell King06e885b2012-05-26 15:05:52 +01001137 struct virt_dma_desc *vd;
1138 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001139 enum dma_status ret;
Russell King06e885b2012-05-26 15:05:52 +01001140 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001141
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001142 ret = dma_cookie_status(chan, cookie, txstate);
1143 if (ret == DMA_SUCCESS)
Linus Walleije8689e62010-09-28 15:57:37 +02001144 return ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001145
1146 /*
Russell King06e885b2012-05-26 15:05:52 +01001147 * There's no point calculating the residue if there's
1148 * no txstate to store the value.
1149 */
1150 if (!txstate) {
1151 if (plchan->state == PL08X_CHAN_PAUSED)
1152 ret = DMA_PAUSED;
1153 return ret;
1154 }
1155
1156 spin_lock_irqsave(&plchan->vc.lock, flags);
1157 ret = dma_cookie_status(chan, cookie, txstate);
1158 if (ret != DMA_SUCCESS) {
1159 vd = vchan_find_desc(&plchan->vc, cookie);
1160 if (vd) {
1161 /* On the issued list, so hasn't been processed yet */
1162 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
1163 struct pl08x_sg *dsg;
1164
1165 list_for_each_entry(dsg, &txd->dsg_list, node)
1166 bytes += dsg->len;
1167 } else {
1168 bytes = pl08x_getbytes_chan(plchan);
1169 }
1170 }
1171 spin_unlock_irqrestore(&plchan->vc.lock, flags);
1172
1173 /*
Linus Walleije8689e62010-09-28 15:57:37 +02001174 * This cookie not complete yet
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001175 * Get number of bytes left in the active transactions and queue
Linus Walleije8689e62010-09-28 15:57:37 +02001176 */
Russell King06e885b2012-05-26 15:05:52 +01001177 dma_set_residue(txstate, bytes);
Linus Walleije8689e62010-09-28 15:57:37 +02001178
Russell King06e885b2012-05-26 15:05:52 +01001179 if (plchan->state == PL08X_CHAN_PAUSED && ret == DMA_IN_PROGRESS)
1180 ret = DMA_PAUSED;
Linus Walleije8689e62010-09-28 15:57:37 +02001181
1182 /* Whether waiting or running, we're in progress */
Russell King06e885b2012-05-26 15:05:52 +01001183 return ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001184}
1185
1186/* PrimeCell DMA extension */
1187struct burst_table {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001188 u32 burstwords;
Linus Walleije8689e62010-09-28 15:57:37 +02001189 u32 reg;
1190};
1191
1192static const struct burst_table burst_sizes[] = {
1193 {
1194 .burstwords = 256,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001195 .reg = PL080_BSIZE_256,
Linus Walleije8689e62010-09-28 15:57:37 +02001196 },
1197 {
1198 .burstwords = 128,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001199 .reg = PL080_BSIZE_128,
Linus Walleije8689e62010-09-28 15:57:37 +02001200 },
1201 {
1202 .burstwords = 64,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001203 .reg = PL080_BSIZE_64,
Linus Walleije8689e62010-09-28 15:57:37 +02001204 },
1205 {
1206 .burstwords = 32,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001207 .reg = PL080_BSIZE_32,
Linus Walleije8689e62010-09-28 15:57:37 +02001208 },
1209 {
1210 .burstwords = 16,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001211 .reg = PL080_BSIZE_16,
Linus Walleije8689e62010-09-28 15:57:37 +02001212 },
1213 {
1214 .burstwords = 8,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001215 .reg = PL080_BSIZE_8,
Linus Walleije8689e62010-09-28 15:57:37 +02001216 },
1217 {
1218 .burstwords = 4,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001219 .reg = PL080_BSIZE_4,
Linus Walleije8689e62010-09-28 15:57:37 +02001220 },
1221 {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001222 .burstwords = 0,
1223 .reg = PL080_BSIZE_1,
Linus Walleije8689e62010-09-28 15:57:37 +02001224 },
1225};
1226
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001227/*
1228 * Given the source and destination available bus masks, select which
1229 * will be routed to each port. We try to have source and destination
1230 * on separate ports, but always respect the allowable settings.
1231 */
1232static u32 pl08x_select_bus(u8 src, u8 dst)
1233{
1234 u32 cctl = 0;
1235
1236 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1237 cctl |= PL080_CONTROL_DST_AHB2;
1238 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1239 cctl |= PL080_CONTROL_SRC_AHB2;
1240
1241 return cctl;
1242}
1243
Russell King - ARM Linuxf14c4262011-07-21 17:12:47 +01001244static u32 pl08x_cctl(u32 cctl)
1245{
1246 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1247 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1248 PL080_CONTROL_PROT_MASK);
1249
1250 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1251 return cctl | PL080_CONTROL_PROT_SYS;
1252}
1253
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001254static u32 pl08x_width(enum dma_slave_buswidth width)
1255{
1256 switch (width) {
1257 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1258 return PL080_WIDTH_8BIT;
1259 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1260 return PL080_WIDTH_16BIT;
1261 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1262 return PL080_WIDTH_32BIT;
Vinod Koulf32807f2011-07-25 19:22:01 +05301263 default:
1264 return ~0;
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001265 }
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001266}
1267
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001268static u32 pl08x_burst(u32 maxburst)
1269{
1270 int i;
1271
1272 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1273 if (burst_sizes[i].burstwords <= maxburst)
1274 break;
1275
1276 return burst_sizes[i].reg;
1277}
1278
Russell King9862ba12012-05-16 11:16:03 +01001279static u32 pl08x_get_cctl(struct pl08x_dma_chan *plchan,
1280 enum dma_slave_buswidth addr_width, u32 maxburst)
1281{
1282 u32 width, burst, cctl = 0;
1283
1284 width = pl08x_width(addr_width);
1285 if (width == ~0)
1286 return ~0;
1287
1288 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1289 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1290
1291 /*
1292 * If this channel will only request single transfers, set this
1293 * down to ONE element. Also select one element if no maxburst
1294 * is specified.
1295 */
1296 if (plchan->cd->single)
1297 maxburst = 1;
1298
1299 burst = pl08x_burst(maxburst);
1300 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1301 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
1302
1303 return pl08x_cctl(cctl);
1304}
1305
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001306static int dma_set_runtime_config(struct dma_chan *chan,
1307 struct dma_slave_config *config)
Linus Walleije8689e62010-09-28 15:57:37 +02001308{
1309 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001310
Russell King - ARM Linuxb7f758652011-01-03 22:46:17 +00001311 if (!plchan->slave)
1312 return -EINVAL;
1313
Russell Kingdc8d5f82012-05-16 12:20:55 +01001314 /* Reject definitely invalid configurations */
1315 if (config->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
1316 config->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001317 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001318
Russell Kinged91c132012-05-16 11:02:40 +01001319 plchan->cfg = *config;
1320
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001321 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001322}
1323
1324/*
1325 * Slave transactions callback to the slave device to allow
1326 * synchronization of slave DMA signals with the DMAC enable
1327 */
1328static void pl08x_issue_pending(struct dma_chan *chan)
1329{
1330 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001331 unsigned long flags;
1332
Russell King083be282012-05-26 14:09:53 +01001333 spin_lock_irqsave(&plchan->vc.lock, flags);
Russell King879f1272012-05-26 14:27:40 +01001334 if (vchan_issue_pending(&plchan->vc)) {
Russell Kinga5a488d2012-05-26 13:54:15 +01001335 if (!plchan->phychan && plchan->state != PL08X_CHAN_WAITING)
1336 pl08x_phy_alloc_and_start(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001337 }
Russell King083be282012-05-26 14:09:53 +01001338 spin_unlock_irqrestore(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001339}
1340
Russell King879f1272012-05-26 14:27:40 +01001341static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001342{
Viresh Kumarb201c112011-08-05 15:32:29 +05301343 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001344
1345 if (txd) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301346 INIT_LIST_HEAD(&txd->dsg_list);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001347
1348 /* Always enable error and terminal interrupts */
1349 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1350 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001351 }
1352 return txd;
1353}
1354
Linus Walleije8689e62010-09-28 15:57:37 +02001355/*
1356 * Initialize a descriptor to be used by memcpy submit
1357 */
1358static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1359 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1360 size_t len, unsigned long flags)
1361{
1362 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1363 struct pl08x_driver_data *pl08x = plchan->host;
1364 struct pl08x_txd *txd;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301365 struct pl08x_sg *dsg;
Linus Walleije8689e62010-09-28 15:57:37 +02001366 int ret;
1367
Russell King879f1272012-05-26 14:27:40 +01001368 txd = pl08x_get_txd(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001369 if (!txd) {
1370 dev_err(&pl08x->adev->dev,
1371 "%s no memory for descriptor\n", __func__);
1372 return NULL;
1373 }
1374
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301375 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1376 if (!dsg) {
1377 pl08x_free_txd(pl08x, txd);
1378 dev_err(&pl08x->adev->dev, "%s no memory for pl080 sg\n",
1379 __func__);
1380 return NULL;
1381 }
1382 list_add_tail(&dsg->node, &txd->dsg_list);
1383
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301384 dsg->src_addr = src;
1385 dsg->dst_addr = dest;
1386 dsg->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001387
1388 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001389 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001390 txd->cctl = pl08x->pd->memcpy_channel.cctl_memcpy &
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001391 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001392
Linus Walleije8689e62010-09-28 15:57:37 +02001393 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001394 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001395
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001396 if (pl08x->vd->dualmaster)
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001397 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1398 pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001399
Russell Kingaa4afb72012-05-26 15:43:00 +01001400 ret = pl08x_fill_llis_for_desc(plchan->host, txd);
1401 if (!ret) {
1402 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001403 return NULL;
Russell Kingaa4afb72012-05-26 15:43:00 +01001404 }
Linus Walleije8689e62010-09-28 15:57:37 +02001405
Russell King879f1272012-05-26 14:27:40 +01001406 return vchan_tx_prep(&plchan->vc, &txd->vd, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001407}
1408
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001409static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001410 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301411 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001412 unsigned long flags, void *context)
Linus Walleije8689e62010-09-28 15:57:37 +02001413{
1414 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1415 struct pl08x_driver_data *pl08x = plchan->host;
1416 struct pl08x_txd *txd;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301417 struct pl08x_sg *dsg;
1418 struct scatterlist *sg;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001419 enum dma_slave_buswidth addr_width;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301420 dma_addr_t slave_addr;
Viresh Kumar0a235652011-08-05 15:32:42 +05301421 int ret, tmp;
Russell King409ec8d2012-05-16 11:08:43 +01001422 u8 src_buses, dst_buses;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001423 u32 maxburst, cctl;
Linus Walleije8689e62010-09-28 15:57:37 +02001424
Linus Walleije8689e62010-09-28 15:57:37 +02001425 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001426 __func__, sg_dma_len(sgl), plchan->name);
Linus Walleije8689e62010-09-28 15:57:37 +02001427
Russell King879f1272012-05-26 14:27:40 +01001428 txd = pl08x_get_txd(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001429 if (!txd) {
1430 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1431 return NULL;
1432 }
1433
Linus Walleije8689e62010-09-28 15:57:37 +02001434 /*
1435 * Set up addresses, the PrimeCell configured address
1436 * will take precedence since this may configure the
1437 * channel target address dynamically at runtime.
1438 */
Vinod Kouldb8196d2011-10-13 22:34:23 +05301439 if (direction == DMA_MEM_TO_DEV) {
Russell Kingdc8d5f82012-05-16 12:20:55 +01001440 cctl = PL080_CONTROL_SRC_INCR;
Russell Kinged91c132012-05-16 11:02:40 +01001441 slave_addr = plchan->cfg.dst_addr;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001442 addr_width = plchan->cfg.dst_addr_width;
1443 maxburst = plchan->cfg.dst_maxburst;
Russell King409ec8d2012-05-16 11:08:43 +01001444 src_buses = pl08x->mem_buses;
1445 dst_buses = plchan->cd->periph_buses;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301446 } else if (direction == DMA_DEV_TO_MEM) {
Russell Kingdc8d5f82012-05-16 12:20:55 +01001447 cctl = PL080_CONTROL_DST_INCR;
Russell Kinged91c132012-05-16 11:02:40 +01001448 slave_addr = plchan->cfg.src_addr;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001449 addr_width = plchan->cfg.src_addr_width;
1450 maxburst = plchan->cfg.src_maxburst;
Russell King409ec8d2012-05-16 11:08:43 +01001451 src_buses = plchan->cd->periph_buses;
1452 dst_buses = pl08x->mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +02001453 } else {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301454 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001455 dev_err(&pl08x->adev->dev,
1456 "%s direction unsupported\n", __func__);
1457 return NULL;
1458 }
Linus Walleije8689e62010-09-28 15:57:37 +02001459
Russell Kingdc8d5f82012-05-16 12:20:55 +01001460 cctl |= pl08x_get_cctl(plchan, addr_width, maxburst);
Russell King800d6832012-05-16 11:33:31 +01001461 if (cctl == ~0) {
1462 pl08x_free_txd(pl08x, txd);
1463 dev_err(&pl08x->adev->dev,
1464 "DMA slave configuration botched?\n");
1465 return NULL;
1466 }
1467
Russell King409ec8d2012-05-16 11:08:43 +01001468 txd->cctl = cctl | pl08x_select_bus(src_buses, dst_buses);
1469
Russell King95442b22012-05-16 11:05:09 +01001470 if (plchan->cfg.device_fc)
Vinod Kouldb8196d2011-10-13 22:34:23 +05301471 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER_PER :
Viresh Kumar0a235652011-08-05 15:32:42 +05301472 PL080_FLOW_PER2MEM_PER;
1473 else
Vinod Kouldb8196d2011-10-13 22:34:23 +05301474 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER :
Viresh Kumar0a235652011-08-05 15:32:42 +05301475 PL080_FLOW_PER2MEM;
1476
1477 txd->ccfg |= tmp << PL080_CONFIG_FLOW_CONTROL_SHIFT;
1478
Russell Kingc48d4962012-05-25 11:48:51 +01001479 ret = pl08x_request_mux(plchan);
1480 if (ret < 0) {
1481 pl08x_free_txd(pl08x, txd);
1482 dev_dbg(&pl08x->adev->dev,
1483 "unable to mux for transfer on %s due to platform restrictions\n",
1484 plchan->name);
1485 return NULL;
1486 }
1487
1488 dev_dbg(&pl08x->adev->dev, "allocated DMA request signal %d for xfer on %s\n",
1489 plchan->signal, plchan->name);
1490
1491 /* Assign the flow control signal to this channel */
1492 if (direction == DMA_MEM_TO_DEV)
1493 txd->ccfg |= plchan->signal << PL080_CONFIG_DST_SEL_SHIFT;
1494 else
1495 txd->ccfg |= plchan->signal << PL080_CONFIG_SRC_SEL_SHIFT;
1496
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301497 for_each_sg(sgl, sg, sg_len, tmp) {
1498 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1499 if (!dsg) {
Russell Kingc48d4962012-05-25 11:48:51 +01001500 pl08x_release_mux(plchan);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301501 pl08x_free_txd(pl08x, txd);
1502 dev_err(&pl08x->adev->dev, "%s no mem for pl080 sg\n",
1503 __func__);
1504 return NULL;
1505 }
1506 list_add_tail(&dsg->node, &txd->dsg_list);
1507
1508 dsg->len = sg_dma_len(sg);
Vinod Kouldb8196d2011-10-13 22:34:23 +05301509 if (direction == DMA_MEM_TO_DEV) {
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +02001510 dsg->src_addr = sg_dma_address(sg);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301511 dsg->dst_addr = slave_addr;
1512 } else {
1513 dsg->src_addr = slave_addr;
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +02001514 dsg->dst_addr = sg_dma_address(sg);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301515 }
1516 }
1517
Russell Kingaa4afb72012-05-26 15:43:00 +01001518 ret = pl08x_fill_llis_for_desc(plchan->host, txd);
1519 if (!ret) {
1520 pl08x_release_mux(plchan);
1521 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001522 return NULL;
Russell Kingaa4afb72012-05-26 15:43:00 +01001523 }
Linus Walleije8689e62010-09-28 15:57:37 +02001524
Russell King879f1272012-05-26 14:27:40 +01001525 return vchan_tx_prep(&plchan->vc, &txd->vd, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001526}
1527
1528static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1529 unsigned long arg)
1530{
1531 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1532 struct pl08x_driver_data *pl08x = plchan->host;
1533 unsigned long flags;
1534 int ret = 0;
1535
1536 /* Controls applicable to inactive channels */
1537 if (cmd == DMA_SLAVE_CONFIG) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001538 return dma_set_runtime_config(chan,
1539 (struct dma_slave_config *)arg);
Linus Walleije8689e62010-09-28 15:57:37 +02001540 }
1541
1542 /*
1543 * Anything succeeds on channels with no physical allocation and
1544 * no queued transfers.
1545 */
Russell King083be282012-05-26 14:09:53 +01001546 spin_lock_irqsave(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001547 if (!plchan->phychan && !plchan->at) {
Russell King083be282012-05-26 14:09:53 +01001548 spin_unlock_irqrestore(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001549 return 0;
1550 }
1551
1552 switch (cmd) {
1553 case DMA_TERMINATE_ALL:
1554 plchan->state = PL08X_CHAN_IDLE;
1555
1556 if (plchan->phychan) {
Linus Walleije8689e62010-09-28 15:57:37 +02001557 /*
1558 * Mark physical channel as free and free any slave
1559 * signal
1560 */
Russell Kinga5a488d2012-05-26 13:54:15 +01001561 pl08x_phy_free(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001562 }
Linus Walleije8689e62010-09-28 15:57:37 +02001563 /* Dequeue jobs and free LLIs */
1564 if (plchan->at) {
Russell King18536132012-05-26 14:42:23 +01001565 pl08x_desc_free(&plchan->at->vd);
Linus Walleije8689e62010-09-28 15:57:37 +02001566 plchan->at = NULL;
1567 }
1568 /* Dequeue jobs not yet fired as well */
1569 pl08x_free_txd_list(pl08x, plchan);
1570 break;
1571 case DMA_PAUSE:
1572 pl08x_pause_phy_chan(plchan->phychan);
1573 plchan->state = PL08X_CHAN_PAUSED;
1574 break;
1575 case DMA_RESUME:
1576 pl08x_resume_phy_chan(plchan->phychan);
1577 plchan->state = PL08X_CHAN_RUNNING;
1578 break;
1579 default:
1580 /* Unknown command */
1581 ret = -ENXIO;
1582 break;
1583 }
1584
Russell King083be282012-05-26 14:09:53 +01001585 spin_unlock_irqrestore(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001586
1587 return ret;
1588}
1589
1590bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1591{
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +01001592 struct pl08x_dma_chan *plchan;
Linus Walleije8689e62010-09-28 15:57:37 +02001593 char *name = chan_id;
1594
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +01001595 /* Reject channels for devices not bound to this driver */
1596 if (chan->device->dev->driver != &pl08x_amba_driver.drv)
1597 return false;
1598
1599 plchan = to_pl08x_chan(chan);
1600
Linus Walleije8689e62010-09-28 15:57:37 +02001601 /* Check that the channel is not taken! */
1602 if (!strcmp(plchan->name, name))
1603 return true;
1604
1605 return false;
1606}
1607
1608/*
1609 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001610 * TODO: turn this bit on/off depending on the number of physical channels
1611 * actually used, if it is zero... well shut it off. That will save some
1612 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001613 */
1614static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1615{
Linus Walleijaffa1152012-04-12 09:01:49 +02001616 /* The Nomadik variant does not have the config register */
1617 if (pl08x->vd->nomadik)
1618 return;
Viresh Kumar48a59ef2011-08-05 15:32:34 +05301619 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +02001620}
1621
Linus Walleije8689e62010-09-28 15:57:37 +02001622static irqreturn_t pl08x_irq(int irq, void *dev)
1623{
1624 struct pl08x_driver_data *pl08x = dev;
Viresh Kumar28da2832011-08-05 15:32:36 +05301625 u32 mask = 0, err, tc, i;
Linus Walleije8689e62010-09-28 15:57:37 +02001626
Viresh Kumar28da2832011-08-05 15:32:36 +05301627 /* check & clear - ERR & TC interrupts */
1628 err = readl(pl08x->base + PL080_ERR_STATUS);
1629 if (err) {
1630 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1631 __func__, err);
1632 writel(err, pl08x->base + PL080_ERR_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +02001633 }
Linus Walleijd29bf012012-04-09 22:53:21 +02001634 tc = readl(pl08x->base + PL080_TC_STATUS);
Viresh Kumar28da2832011-08-05 15:32:36 +05301635 if (tc)
1636 writel(tc, pl08x->base + PL080_TC_CLEAR);
1637
1638 if (!err && !tc)
1639 return IRQ_NONE;
1640
Linus Walleije8689e62010-09-28 15:57:37 +02001641 for (i = 0; i < pl08x->vd->channels; i++) {
Viresh Kumar28da2832011-08-05 15:32:36 +05301642 if (((1 << i) & err) || ((1 << i) & tc)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001643 /* Locate physical channel */
1644 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1645 struct pl08x_dma_chan *plchan = phychan->serving;
Russell Kinga936e792012-05-25 10:51:19 +01001646 struct pl08x_txd *tx;
Linus Walleije8689e62010-09-28 15:57:37 +02001647
Viresh Kumar28da2832011-08-05 15:32:36 +05301648 if (!plchan) {
1649 dev_err(&pl08x->adev->dev,
1650 "%s Error TC interrupt on unused channel: 0x%08x\n",
1651 __func__, i);
1652 continue;
1653 }
1654
Russell King083be282012-05-26 14:09:53 +01001655 spin_lock(&plchan->vc.lock);
Russell Kinga936e792012-05-25 10:51:19 +01001656 tx = plchan->at;
1657 if (tx) {
1658 plchan->at = NULL;
Russell Kingc48d4962012-05-25 11:48:51 +01001659 /*
1660 * This descriptor is done, release its mux
1661 * reservation.
1662 */
1663 pl08x_release_mux(plchan);
Russell King18536132012-05-26 14:42:23 +01001664 tx->done = true;
1665 vchan_cookie_complete(&tx->vd);
Russell Kingc33b6442012-05-25 15:41:13 +01001666
Russell Kinga5a488d2012-05-26 13:54:15 +01001667 /*
1668 * And start the next descriptor (if any),
1669 * otherwise free this channel.
1670 */
Russell King879f1272012-05-26 14:27:40 +01001671 if (vchan_next_desc(&plchan->vc))
Russell Kingc33b6442012-05-25 15:41:13 +01001672 pl08x_start_next_txd(plchan);
Russell Kinga5a488d2012-05-26 13:54:15 +01001673 else
1674 pl08x_phy_free(plchan);
Russell Kinga936e792012-05-25 10:51:19 +01001675 }
Russell King083be282012-05-26 14:09:53 +01001676 spin_unlock(&plchan->vc.lock);
Russell Kinga936e792012-05-25 10:51:19 +01001677
Linus Walleije8689e62010-09-28 15:57:37 +02001678 mask |= (1 << i);
1679 }
1680 }
Linus Walleije8689e62010-09-28 15:57:37 +02001681
1682 return mask ? IRQ_HANDLED : IRQ_NONE;
1683}
1684
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001685static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1686{
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001687 chan->slave = true;
1688 chan->name = chan->cd->bus_id;
Russell Kinged91c132012-05-16 11:02:40 +01001689 chan->cfg.src_addr = chan->cd->addr;
1690 chan->cfg.dst_addr = chan->cd->addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001691}
1692
Linus Walleije8689e62010-09-28 15:57:37 +02001693/*
1694 * Initialise the DMAC memcpy/slave channels.
1695 * Make a local wrapper to hold required data
1696 */
1697static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301698 struct dma_device *dmadev, unsigned int channels, bool slave)
Linus Walleije8689e62010-09-28 15:57:37 +02001699{
1700 struct pl08x_dma_chan *chan;
1701 int i;
1702
1703 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001704
Linus Walleije8689e62010-09-28 15:57:37 +02001705 /*
1706 * Register as many many memcpy as we have physical channels,
1707 * we won't always be able to use all but the code will have
1708 * to cope with that situation.
1709 */
1710 for (i = 0; i < channels; i++) {
Viresh Kumarb201c112011-08-05 15:32:29 +05301711 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001712 if (!chan) {
1713 dev_err(&pl08x->adev->dev,
1714 "%s no memory for channel\n", __func__);
1715 return -ENOMEM;
1716 }
1717
1718 chan->host = pl08x;
1719 chan->state = PL08X_CHAN_IDLE;
Russell Kingad0de2a2012-05-25 11:15:15 +01001720 chan->signal = -1;
Linus Walleije8689e62010-09-28 15:57:37 +02001721
1722 if (slave) {
Linus Walleije8689e62010-09-28 15:57:37 +02001723 chan->cd = &pl08x->pd->slave_channels[i];
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001724 pl08x_dma_slave_init(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001725 } else {
1726 chan->cd = &pl08x->pd->memcpy_channel;
1727 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1728 if (!chan->name) {
1729 kfree(chan);
1730 return -ENOMEM;
1731 }
1732 }
Viresh Kumar175a5e62011-08-05 15:32:32 +05301733 dev_dbg(&pl08x->adev->dev,
Linus Walleije8689e62010-09-28 15:57:37 +02001734 "initialize virtual channel \"%s\"\n",
1735 chan->name);
1736
Russell King18536132012-05-26 14:42:23 +01001737 chan->vc.desc_free = pl08x_desc_free;
Russell King083be282012-05-26 14:09:53 +01001738 vchan_init(&chan->vc, dmadev);
Linus Walleije8689e62010-09-28 15:57:37 +02001739 }
1740 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1741 i, slave ? "slave" : "memcpy");
1742 return i;
1743}
1744
1745static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1746{
1747 struct pl08x_dma_chan *chan = NULL;
1748 struct pl08x_dma_chan *next;
1749
1750 list_for_each_entry_safe(chan,
Russell King01d8dc62012-05-26 14:04:29 +01001751 next, &dmadev->channels, vc.chan.device_node) {
1752 list_del(&chan->vc.chan.device_node);
Linus Walleije8689e62010-09-28 15:57:37 +02001753 kfree(chan);
1754 }
1755}
1756
1757#ifdef CONFIG_DEBUG_FS
1758static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1759{
1760 switch (state) {
1761 case PL08X_CHAN_IDLE:
1762 return "idle";
1763 case PL08X_CHAN_RUNNING:
1764 return "running";
1765 case PL08X_CHAN_PAUSED:
1766 return "paused";
1767 case PL08X_CHAN_WAITING:
1768 return "waiting";
1769 default:
1770 break;
1771 }
1772 return "UNKNOWN STATE";
1773}
1774
1775static int pl08x_debugfs_show(struct seq_file *s, void *data)
1776{
1777 struct pl08x_driver_data *pl08x = s->private;
1778 struct pl08x_dma_chan *chan;
1779 struct pl08x_phy_chan *ch;
1780 unsigned long flags;
1781 int i;
1782
1783 seq_printf(s, "PL08x physical channels:\n");
1784 seq_printf(s, "CHANNEL:\tUSER:\n");
1785 seq_printf(s, "--------\t-----\n");
1786 for (i = 0; i < pl08x->vd->channels; i++) {
1787 struct pl08x_dma_chan *virt_chan;
1788
1789 ch = &pl08x->phy_chans[i];
1790
1791 spin_lock_irqsave(&ch->lock, flags);
1792 virt_chan = ch->serving;
1793
Linus Walleijaffa1152012-04-12 09:01:49 +02001794 seq_printf(s, "%d\t\t%s%s\n",
1795 ch->id,
1796 virt_chan ? virt_chan->name : "(none)",
1797 ch->locked ? " LOCKED" : "");
Linus Walleije8689e62010-09-28 15:57:37 +02001798
1799 spin_unlock_irqrestore(&ch->lock, flags);
1800 }
1801
1802 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1803 seq_printf(s, "CHANNEL:\tSTATE:\n");
1804 seq_printf(s, "--------\t------\n");
Russell King01d8dc62012-05-26 14:04:29 +01001805 list_for_each_entry(chan, &pl08x->memcpy.channels, vc.chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001806 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001807 pl08x_state_str(chan->state));
1808 }
1809
1810 seq_printf(s, "\nPL08x virtual slave channels:\n");
1811 seq_printf(s, "CHANNEL:\tSTATE:\n");
1812 seq_printf(s, "--------\t------\n");
Russell King01d8dc62012-05-26 14:04:29 +01001813 list_for_each_entry(chan, &pl08x->slave.channels, vc.chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001814 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001815 pl08x_state_str(chan->state));
1816 }
1817
1818 return 0;
1819}
1820
1821static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1822{
1823 return single_open(file, pl08x_debugfs_show, inode->i_private);
1824}
1825
1826static const struct file_operations pl08x_debugfs_operations = {
1827 .open = pl08x_debugfs_open,
1828 .read = seq_read,
1829 .llseek = seq_lseek,
1830 .release = single_release,
1831};
1832
1833static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1834{
1835 /* Expose a simple debugfs interface to view all clocks */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301836 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1837 S_IFREG | S_IRUGO, NULL, pl08x,
1838 &pl08x_debugfs_operations);
Linus Walleije8689e62010-09-28 15:57:37 +02001839}
1840
1841#else
1842static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1843{
1844}
1845#endif
1846
Russell Kingaa25afa2011-02-19 15:55:00 +00001847static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02001848{
1849 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00001850 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001851 int ret = 0;
1852 int i;
1853
1854 ret = amba_request_regions(adev, NULL);
1855 if (ret)
1856 return ret;
1857
1858 /* Create the driver state holder */
Viresh Kumarb201c112011-08-05 15:32:29 +05301859 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001860 if (!pl08x) {
1861 ret = -ENOMEM;
1862 goto out_no_pl08x;
1863 }
1864
1865 /* Initialize memcpy engine */
1866 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1867 pl08x->memcpy.dev = &adev->dev;
1868 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1869 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1870 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1871 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1872 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1873 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1874 pl08x->memcpy.device_control = pl08x_control;
1875
1876 /* Initialize slave engine */
1877 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1878 pl08x->slave.dev = &adev->dev;
1879 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1880 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1881 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1882 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1883 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1884 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1885 pl08x->slave.device_control = pl08x_control;
1886
1887 /* Get the platform data */
1888 pl08x->pd = dev_get_platdata(&adev->dev);
1889 if (!pl08x->pd) {
1890 dev_err(&adev->dev, "no platform data supplied\n");
Julia Lawall983d7be2012-08-14 14:58:32 +02001891 ret = -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001892 goto out_no_platdata;
1893 }
1894
1895 /* Assign useful pointers to the driver state */
1896 pl08x->adev = adev;
1897 pl08x->vd = vd;
1898
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001899 /* By default, AHB1 only. If dualmaster, from platform */
1900 pl08x->lli_buses = PL08X_AHB1;
1901 pl08x->mem_buses = PL08X_AHB1;
1902 if (pl08x->vd->dualmaster) {
1903 pl08x->lli_buses = pl08x->pd->lli_buses;
1904 pl08x->mem_buses = pl08x->pd->mem_buses;
1905 }
1906
Linus Walleije8689e62010-09-28 15:57:37 +02001907 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1908 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1909 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1910 if (!pl08x->pool) {
1911 ret = -ENOMEM;
1912 goto out_no_lli_pool;
1913 }
1914
Linus Walleije8689e62010-09-28 15:57:37 +02001915 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1916 if (!pl08x->base) {
1917 ret = -ENOMEM;
1918 goto out_no_ioremap;
1919 }
1920
1921 /* Turn on the PL08x */
1922 pl08x_ensure_on(pl08x);
1923
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001924 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02001925 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1926 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1927
1928 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001929 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001930 if (ret) {
1931 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1932 __func__, adev->irq[0]);
1933 goto out_no_irq;
1934 }
1935
1936 /* Initialize physical channels */
Linus Walleijaffa1152012-04-12 09:01:49 +02001937 pl08x->phy_chans = kzalloc((vd->channels * sizeof(*pl08x->phy_chans)),
Linus Walleije8689e62010-09-28 15:57:37 +02001938 GFP_KERNEL);
1939 if (!pl08x->phy_chans) {
1940 dev_err(&adev->dev, "%s failed to allocate "
1941 "physical channel holders\n",
1942 __func__);
Julia Lawall983d7be2012-08-14 14:58:32 +02001943 ret = -ENOMEM;
Linus Walleije8689e62010-09-28 15:57:37 +02001944 goto out_no_phychans;
1945 }
1946
1947 for (i = 0; i < vd->channels; i++) {
1948 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1949
1950 ch->id = i;
1951 ch->base = pl08x->base + PL080_Cx_BASE(i);
1952 spin_lock_init(&ch->lock);
Linus Walleijaffa1152012-04-12 09:01:49 +02001953
1954 /*
1955 * Nomadik variants can have channels that are locked
1956 * down for the secure world only. Lock up these channels
1957 * by perpetually serving a dummy virtual channel.
1958 */
1959 if (vd->nomadik) {
1960 u32 val;
1961
1962 val = readl(ch->base + PL080_CH_CONFIG);
1963 if (val & (PL080N_CONFIG_ITPROT | PL080N_CONFIG_SECPROT)) {
1964 dev_info(&adev->dev, "physical channel %d reserved for secure access only\n", i);
1965 ch->locked = true;
1966 }
1967 }
1968
Viresh Kumar175a5e62011-08-05 15:32:32 +05301969 dev_dbg(&adev->dev, "physical channel %d is %s\n",
1970 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
Linus Walleije8689e62010-09-28 15:57:37 +02001971 }
1972
1973 /* Register as many memcpy channels as there are physical channels */
1974 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1975 pl08x->vd->channels, false);
1976 if (ret <= 0) {
1977 dev_warn(&pl08x->adev->dev,
1978 "%s failed to enumerate memcpy channels - %d\n",
1979 __func__, ret);
1980 goto out_no_memcpy;
1981 }
1982 pl08x->memcpy.chancnt = ret;
1983
1984 /* Register slave channels */
1985 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301986 pl08x->pd->num_slave_channels, true);
Linus Walleije8689e62010-09-28 15:57:37 +02001987 if (ret <= 0) {
1988 dev_warn(&pl08x->adev->dev,
1989 "%s failed to enumerate slave channels - %d\n",
1990 __func__, ret);
1991 goto out_no_slave;
1992 }
1993 pl08x->slave.chancnt = ret;
1994
1995 ret = dma_async_device_register(&pl08x->memcpy);
1996 if (ret) {
1997 dev_warn(&pl08x->adev->dev,
1998 "%s failed to register memcpy as an async device - %d\n",
1999 __func__, ret);
2000 goto out_no_memcpy_reg;
2001 }
2002
2003 ret = dma_async_device_register(&pl08x->slave);
2004 if (ret) {
2005 dev_warn(&pl08x->adev->dev,
2006 "%s failed to register slave as an async device - %d\n",
2007 __func__, ret);
2008 goto out_no_slave_reg;
2009 }
2010
2011 amba_set_drvdata(adev, pl08x);
2012 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00002013 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
2014 amba_part(adev), amba_rev(adev),
2015 (unsigned long long)adev->res.start, adev->irq[0]);
Viresh Kumarb7b60182011-08-05 15:32:33 +05302016
Linus Walleije8689e62010-09-28 15:57:37 +02002017 return 0;
2018
2019out_no_slave_reg:
2020 dma_async_device_unregister(&pl08x->memcpy);
2021out_no_memcpy_reg:
2022 pl08x_free_virtual_channels(&pl08x->slave);
2023out_no_slave:
2024 pl08x_free_virtual_channels(&pl08x->memcpy);
2025out_no_memcpy:
2026 kfree(pl08x->phy_chans);
2027out_no_phychans:
2028 free_irq(adev->irq[0], pl08x);
2029out_no_irq:
2030 iounmap(pl08x->base);
2031out_no_ioremap:
2032 dma_pool_destroy(pl08x->pool);
2033out_no_lli_pool:
2034out_no_platdata:
2035 kfree(pl08x);
2036out_no_pl08x:
2037 amba_release_regions(adev);
2038 return ret;
2039}
2040
2041/* PL080 has 8 channels and the PL080 have just 2 */
2042static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002043 .channels = 8,
2044 .dualmaster = true,
2045};
2046
Linus Walleijaffa1152012-04-12 09:01:49 +02002047static struct vendor_data vendor_nomadik = {
2048 .channels = 8,
2049 .dualmaster = true,
2050 .nomadik = true,
2051};
2052
Linus Walleije8689e62010-09-28 15:57:37 +02002053static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002054 .channels = 2,
2055 .dualmaster = false,
2056};
2057
2058static struct amba_id pl08x_ids[] = {
2059 /* PL080 */
2060 {
2061 .id = 0x00041080,
2062 .mask = 0x000fffff,
2063 .data = &vendor_pl080,
2064 },
2065 /* PL081 */
2066 {
2067 .id = 0x00041081,
2068 .mask = 0x000fffff,
2069 .data = &vendor_pl081,
2070 },
2071 /* Nomadik 8815 PL080 variant */
2072 {
Linus Walleijaffa1152012-04-12 09:01:49 +02002073 .id = 0x00280080,
Linus Walleije8689e62010-09-28 15:57:37 +02002074 .mask = 0x00ffffff,
Linus Walleijaffa1152012-04-12 09:01:49 +02002075 .data = &vendor_nomadik,
Linus Walleije8689e62010-09-28 15:57:37 +02002076 },
2077 { 0, 0 },
2078};
2079
Dave Martin037566d2011-10-05 15:15:20 +01002080MODULE_DEVICE_TABLE(amba, pl08x_ids);
2081
Linus Walleije8689e62010-09-28 15:57:37 +02002082static struct amba_driver pl08x_amba_driver = {
2083 .drv.name = DRIVER_NAME,
2084 .id_table = pl08x_ids,
2085 .probe = pl08x_probe,
2086};
2087
2088static int __init pl08x_init(void)
2089{
2090 int retval;
2091 retval = amba_driver_register(&pl08x_amba_driver);
2092 if (retval)
2093 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00002094 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02002095 retval);
2096 return retval;
2097}
2098subsys_initcall(pl08x_init);